Home
last modified time | relevance | path

Searched refs:YCLK_POST_DIV_MASK (Results 1 – 12 of 12) sorted by relevance

/drivers/gpu/drm/radeon/
Drv740d.h53 #define YCLK_POST_DIV_MASK (3 << 17) macro
Drv740_dpm.c213 YCLK_POST_DIV_MASK | in rv740_populate_mclk_value()
230 YCLK_POST_DIV_MASK | in rv740_populate_mclk_value()
Drv770d.h126 #define YCLK_POST_DIV_MASK (3 << 17) macro
Dnid.h568 #define YCLK_POST_DIV_MASK (3 << 17) macro
Dcypress_dpm.c515 YCLK_POST_DIV_MASK | in cypress_populate_mclk_value()
532 YCLK_POST_DIV_MASK | in cypress_populate_mclk_value()
Dsid.h625 #define YCLK_POST_DIV_MASK (7 << 0) macro
Dcikd.h750 #define YCLK_POST_DIV_MASK (7 << 0) macro
Drv770_dpm.c429 YCLK_POST_DIV_MASK | in rv770_populate_mclk_value()
457 YCLK_POST_DIV_MASK | in rv770_populate_mclk_value()
Devergreend.h106 #define YCLK_POST_DIV_MASK (3 << 17) macro
Dni_dpm.c2198 YCLK_POST_DIV_MASK | in ni_populate_mclk_value()
2215 YCLK_POST_DIV_MASK | in ni_populate_mclk_value()
Dsi_dpm.c4955 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK; in si_populate_mclk_value()
4959 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK); in si_populate_mclk_value()
Dci_dpm.c2794 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK; in ci_calculate_mclk_params()
2798 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK); in ci_calculate_mclk_params()