Home
last modified time | relevance | path

Searched refs:M32R_ICUCR_IEN (Results 1 – 10 of 10) sorted by relevance

/arch/m32r/platforms/m32104ut/
Dsetup.c37 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_m32104ut_irq()
81 cu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN | M32R_ICUCR_ISMOD11; in init_IRQ()
88 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
95 icu_data[M32R_IRQ_SIO0_R].icucr = M32R_ICUCR_IEN; in init_IRQ()
101 icu_data[M32R_IRQ_SIO0_S].icucr = M32R_ICUCR_IEN; in init_IRQ()
/arch/m32r/platforms/mappi2/
Dsetup.c44 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_mappi2_irq()
80 icu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10; in init_IRQ()
87 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
126 icu_data[PLD_IRQ_CFIREQ].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD01; in init_IRQ()
133 icu_data[PLD_IRQ_CFC_INSERT].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD00; in init_IRQ()
139 icu_data[PLD_IRQ_CFC_EJECT].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10; in init_IRQ()
/arch/m32r/platforms/mappi3/
Dsetup.c44 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_mappi3_irq()
79 icu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10; in init_IRQ()
86 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
125 icu_data[PLD_IRQ_CFIREQ].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD01; in init_IRQ()
132 icu_data[PLD_IRQ_CFC_INSERT].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD00; in init_IRQ()
140 icu_data[PLD_IRQ_IDEIREQ].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10; in init_IRQ()
/arch/m32r/platforms/mappi/
Dsetup.c36 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_mappi_irq()
79 icu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD11; in init_IRQ()
86 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
119 icu_data[M32R_IRQ_INT1].icucr = M32R_ICUCR_IEN | M32R_ICUCR_ISMOD00; in init_IRQ()
125 icu_data[M32R_IRQ_INT2].icucr = M32R_ICUCR_IEN | M32R_ICUCR_ISMOD00; in init_IRQ()
/arch/m32r/platforms/oaks32r/
Dsetup.c35 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_oaks32r_irq()
78 icu_data[M32R_IRQ_INT3].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10; in init_IRQ()
85 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
/arch/m32r/platforms/m32700ut/
Dsetup.c43 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_m32700ut_irq()
270 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
339 icu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD11; in init_IRQ()
346 icu_data[M32R_IRQ_INT1].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD11; in init_IRQ()
361 icu_data[M32R_IRQ_INT2].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD01; in init_IRQ()
370 icu_data[M32R_IRQ_INT3].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10; in init_IRQ()
/arch/m32r/platforms/opsput/
Dsetup.c44 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_opsput_irq()
270 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
339 icu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD11; in init_IRQ()
346 icu_data[M32R_IRQ_INT1].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD11; in init_IRQ()
360 icu_data[M32R_IRQ_INT2].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD01; in init_IRQ()
369 icu_data[M32R_IRQ_INT3].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10; in init_IRQ()
/arch/m32r/platforms/usrv/
Dsetup.c35 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6; in enable_mappi_irq()
142 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN; in init_IRQ()
/arch/m32r/include/asm/
Dm32r_mp_fpga.h259 #define M32R_ICUCR_IEN (1UL<<12) /* b19: Interrupt enable */ macro
Dm32102.h223 #define M32R_ICUCR_IEN (1UL<<12) /* b19: Interrupt enable */ macro