• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /**
2  * core.h - DesignWare USB3 DRD Core Header
3  *
4  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
5  *
6  * Authors: Felipe Balbi <balbi@ti.com>,
7  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8  *
9  * This program is free software: you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2  of
11  * the License as published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  */
18 
19 #ifndef __DRIVERS_USB_DWC3_CORE_H
20 #define __DRIVERS_USB_DWC3_CORE_H
21 
22 #include <linux/device.h>
23 #include <linux/spinlock.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/mm.h>
28 #include <linux/debugfs.h>
29 
30 #include <linux/usb/ch9.h>
31 #include <linux/usb/gadget.h>
32 #include <linux/usb/otg.h>
33 #include <linux/ulpi/interface.h>
34 
35 #include <linux/phy/phy.h>
36 
37 #define DWC3_MSG_MAX	500
38 
39 /* Global constants */
40 #define DWC3_ZLP_BUF_SIZE	1024	/* size of a superspeed bulk */
41 #define DWC3_EP0_BOUNCE_SIZE	512
42 #define DWC3_ENDPOINTS_NUM	32
43 #define DWC3_XHCI_RESOURCES_NUM	2
44 
45 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
46 #define DWC3_EVENT_BUFFERS_SIZE	4096
47 #define DWC3_EVENT_TYPE_MASK	0xfe
48 
49 #define DWC3_EVENT_TYPE_DEV	0
50 #define DWC3_EVENT_TYPE_CARKIT	3
51 #define DWC3_EVENT_TYPE_I2C	4
52 
53 #define DWC3_DEVICE_EVENT_DISCONNECT		0
54 #define DWC3_DEVICE_EVENT_RESET			1
55 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
56 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
57 #define DWC3_DEVICE_EVENT_WAKEUP		4
58 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
59 #define DWC3_DEVICE_EVENT_EOPF			6
60 #define DWC3_DEVICE_EVENT_SOF			7
61 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
62 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
63 #define DWC3_DEVICE_EVENT_OVERFLOW		11
64 
65 #define DWC3_GEVNTCOUNT_MASK	0xfffc
66 #define DWC3_GSNPSID_MASK	0xffff0000
67 #define DWC3_GSNPSREV_MASK	0xffff
68 
69 /* DWC3 registers memory space boundries */
70 #define DWC3_XHCI_REGS_START		0x0
71 #define DWC3_XHCI_REGS_END		0x7fff
72 #define DWC3_GLOBALS_REGS_START		0xc100
73 #define DWC3_GLOBALS_REGS_END		0xc6ff
74 #define DWC3_DEVICE_REGS_START		0xc700
75 #define DWC3_DEVICE_REGS_END		0xcbff
76 #define DWC3_OTG_REGS_START		0xcc00
77 #define DWC3_OTG_REGS_END		0xccff
78 
79 /* Global Registers */
80 #define DWC3_GSBUSCFG0		0xc100
81 #define DWC3_GSBUSCFG1		0xc104
82 #define DWC3_GTXTHRCFG		0xc108
83 #define DWC3_GRXTHRCFG		0xc10c
84 #define DWC3_GCTL		0xc110
85 #define DWC3_GEVTEN		0xc114
86 #define DWC3_GSTS		0xc118
87 #define DWC3_GUCTL1		0xc11c
88 #define DWC3_GSNPSID		0xc120
89 #define DWC3_GGPIO		0xc124
90 #define DWC3_GUID		0xc128
91 #define DWC3_GUCTL		0xc12c
92 #define DWC3_GBUSERRADDR0	0xc130
93 #define DWC3_GBUSERRADDR1	0xc134
94 #define DWC3_GPRTBIMAP0		0xc138
95 #define DWC3_GPRTBIMAP1		0xc13c
96 #define DWC3_GHWPARAMS0		0xc140
97 #define DWC3_GHWPARAMS1		0xc144
98 #define DWC3_GHWPARAMS2		0xc148
99 #define DWC3_GHWPARAMS3		0xc14c
100 #define DWC3_GHWPARAMS4		0xc150
101 #define DWC3_GHWPARAMS5		0xc154
102 #define DWC3_GHWPARAMS6		0xc158
103 #define DWC3_GHWPARAMS7		0xc15c
104 #define DWC3_GDBGFIFOSPACE	0xc160
105 #define DWC3_GDBGLTSSM		0xc164
106 #define DWC3_GPRTBIMAP_HS0	0xc180
107 #define DWC3_GPRTBIMAP_HS1	0xc184
108 #define DWC3_GPRTBIMAP_FS0	0xc188
109 #define DWC3_GPRTBIMAP_FS1	0xc18c
110 #define DWC3_GUCTL2		0xc19c
111 
112 #define DWC3_VER_NUMBER		0xc1a0
113 #define DWC3_VER_TYPE		0xc1a4
114 
115 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + (n * 0x04))
116 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + (n * 0x04))
117 
118 #define DWC3_GUSB2PHYACC(n)	(0xc280 + (n * 0x04))
119 
120 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + (n * 0x04))
121 
122 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + (n * 0x04))
123 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + (n * 0x04))
124 
125 #define DWC3_GEVNTADRLO(n)	(0xc400 + (n * 0x10))
126 #define DWC3_GEVNTADRHI(n)	(0xc404 + (n * 0x10))
127 #define DWC3_GEVNTSIZ(n)	(0xc408 + (n * 0x10))
128 #define DWC3_GEVNTCOUNT(n)	(0xc40c + (n * 0x10))
129 
130 #define DWC3_GHWPARAMS8		0xc600
131 #define DWC3_GFLADJ		0xc630
132 
133 /* Device Registers */
134 #define DWC3_DCFG		0xc700
135 #define DWC3_DCTL		0xc704
136 #define DWC3_DEVTEN		0xc708
137 #define DWC3_DSTS		0xc70c
138 #define DWC3_DGCMDPAR		0xc710
139 #define DWC3_DGCMD		0xc714
140 #define DWC3_DALEPENA		0xc720
141 
142 #define DWC3_DEP_BASE(n)	(0xc800 + (n * 0x10))
143 #define DWC3_DEPCMDPAR2		0x00
144 #define DWC3_DEPCMDPAR1		0x04
145 #define DWC3_DEPCMDPAR0		0x08
146 #define DWC3_DEPCMD		0x0c
147 
148 /* OTG Registers */
149 #define DWC3_OCFG		0xcc00
150 #define DWC3_OCTL		0xcc04
151 #define DWC3_OEVT		0xcc08
152 #define DWC3_OEVTEN		0xcc0C
153 #define DWC3_OSTS		0xcc10
154 
155 /* Bit fields */
156 
157 /* Global Debug Queue/FIFO Space Available Register */
158 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
159 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
160 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
161 
162 #define DWC3_TXFIFOQ		0
163 #define DWC3_RXFIFOQ		1
164 #define DWC3_TXREQQ		2
165 #define DWC3_RXREQQ		3
166 #define DWC3_RXINFOQ		4
167 #define DWC3_PSTATQ		5
168 #define DWC3_DESCFETCHQ		6
169 #define DWC3_EVENTQ		7
170 #define DWC3_AUXEVENTQ		8
171 
172 /* Global RX Threshold Configuration Register */
173 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
174 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
175 #define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
176 
177 /* Global Configuration Register */
178 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
179 #define DWC3_GCTL_U2RSTECN	(1 << 16)
180 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
181 #define DWC3_GCTL_CLK_BUS	(0)
182 #define DWC3_GCTL_CLK_PIPE	(1)
183 #define DWC3_GCTL_CLK_PIPEHALF	(2)
184 #define DWC3_GCTL_CLK_MASK	(3)
185 
186 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
187 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
188 #define DWC3_GCTL_PRTCAP_HOST	1
189 #define DWC3_GCTL_PRTCAP_DEVICE	2
190 #define DWC3_GCTL_PRTCAP_OTG	3
191 
192 #define DWC3_GCTL_CORESOFTRESET		(1 << 11)
193 #define DWC3_GCTL_SOFITPSYNC		(1 << 10)
194 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
195 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
196 #define DWC3_GCTL_DISSCRAMBLE		(1 << 3)
197 #define DWC3_GCTL_U2EXIT_LFPS		(1 << 2)
198 #define DWC3_GCTL_GBLHIBERNATIONEN	(1 << 1)
199 #define DWC3_GCTL_DSBLCLKGTNG		(1 << 0)
200 
201 /* Global USB2 PHY Configuration Register */
202 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	(1 << 31)
203 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	(1 << 30)
204 #define DWC3_GUSB2PHYCFG_SUSPHY		(1 << 6)
205 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	(1 << 4)
206 #define DWC3_GUSB2PHYCFG_ENBLSLPM	(1 << 8)
207 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
208 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
209 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
210 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
211 #define USBTRDTIM_UTMI_8_BIT		9
212 #define USBTRDTIM_UTMI_16_BIT		5
213 #define UTMI_PHYIF_16_BIT		1
214 #define UTMI_PHYIF_8_BIT		0
215 
216 /* Global USB2 PHY Vendor Control Register */
217 #define DWC3_GUSB2PHYACC_NEWREGREQ	(1 << 25)
218 #define DWC3_GUSB2PHYACC_BUSY		(1 << 23)
219 #define DWC3_GUSB2PHYACC_WRITE		(1 << 22)
220 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
221 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
222 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
223 
224 /* Global USB3 PIPE Control Register */
225 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	(1 << 31)
226 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	(1 << 29)
227 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	(1 << 28)
228 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	(1 << 27)
229 #define DWC3_GUSB3PIPECTL_REQP1P2P3	(1 << 24)
230 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
231 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
232 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
233 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	(1 << 18)
234 #define DWC3_GUSB3PIPECTL_SUSPHY	(1 << 17)
235 #define DWC3_GUSB3PIPECTL_LFPSFILT	(1 << 9)
236 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	(1 << 8)
237 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
238 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
239 
240 /* Global TX Fifo Size Register */
241 #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
242 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
243 
244 /* Global Event Size Registers */
245 #define DWC3_GEVNTSIZ_INTMASK		(1 << 31)
246 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
247 
248 /* Global HWPARAMS0 Register */
249 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
250 #define DWC3_GHWPARAMS0_MODE_GADGET	0
251 #define DWC3_GHWPARAMS0_MODE_HOST	1
252 #define DWC3_GHWPARAMS0_MODE_DRD	2
253 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
254 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
255 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
256 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
257 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
258 
259 /* Global HWPARAMS1 Register */
260 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
261 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
262 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
263 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
264 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
265 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
266 
267 /* Global HWPARAMS3 Register */
268 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
269 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
270 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
271 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
272 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
273 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
274 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
275 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
276 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
277 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
278 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
279 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
280 
281 /* Global HWPARAMS4 Register */
282 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
283 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
284 
285 /* Global HWPARAMS6 Register */
286 #define DWC3_GHWPARAMS6_EN_FPGA			(1 << 7)
287 
288 /* Global HWPARAMS7 Register */
289 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
290 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
291 
292 /* Global Frame Length Adjustment Register */
293 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		(1 << 7)
294 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
295 
296 /* Global User Control Register 2 */
297 #define DWC3_GUCTL2_RST_ACTBITLATER		(1 << 14)
298 
299 /* Device Configuration Register */
300 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
301 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
302 
303 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
304 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
305 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
306 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
307 #define DWC3_DCFG_FULLSPEED	(1 << 0)
308 #define DWC3_DCFG_LOWSPEED	(2 << 0)
309 
310 #define DWC3_DCFG_NUMP_SHIFT	17
311 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
312 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
313 #define DWC3_DCFG_LPM_CAP	(1 << 22)
314 
315 /* Device Control Register */
316 #define DWC3_DCTL_RUN_STOP	(1 << 31)
317 #define DWC3_DCTL_CSFTRST	(1 << 30)
318 #define DWC3_DCTL_LSFTRST	(1 << 29)
319 
320 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
321 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
322 
323 #define DWC3_DCTL_APPL1RES	(1 << 23)
324 
325 /* These apply for core versions 1.87a and earlier */
326 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
327 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
328 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
329 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
330 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
331 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
332 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
333 
334 /* These apply for core versions 1.94a and later */
335 #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
336 #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
337 
338 #define DWC3_DCTL_KEEP_CONNECT		(1 << 19)
339 #define DWC3_DCTL_L1_HIBER_EN		(1 << 18)
340 #define DWC3_DCTL_CRS			(1 << 17)
341 #define DWC3_DCTL_CSS			(1 << 16)
342 
343 #define DWC3_DCTL_INITU2ENA		(1 << 12)
344 #define DWC3_DCTL_ACCEPTU2ENA		(1 << 11)
345 #define DWC3_DCTL_INITU1ENA		(1 << 10)
346 #define DWC3_DCTL_ACCEPTU1ENA		(1 << 9)
347 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
348 
349 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
350 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
351 
352 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
353 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
354 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
355 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
356 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
357 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
358 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
359 
360 /* Device Event Enable Register */
361 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	(1 << 12)
362 #define DWC3_DEVTEN_EVNTOVERFLOWEN	(1 << 11)
363 #define DWC3_DEVTEN_CMDCMPLTEN		(1 << 10)
364 #define DWC3_DEVTEN_ERRTICERREN		(1 << 9)
365 #define DWC3_DEVTEN_SOFEN		(1 << 7)
366 #define DWC3_DEVTEN_EOPFEN		(1 << 6)
367 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	(1 << 5)
368 #define DWC3_DEVTEN_WKUPEVTEN		(1 << 4)
369 #define DWC3_DEVTEN_ULSTCNGEN		(1 << 3)
370 #define DWC3_DEVTEN_CONNECTDONEEN	(1 << 2)
371 #define DWC3_DEVTEN_USBRSTEN		(1 << 1)
372 #define DWC3_DEVTEN_DISCONNEVTEN	(1 << 0)
373 
374 /* Device Status Register */
375 #define DWC3_DSTS_DCNRD			(1 << 29)
376 
377 /* This applies for core versions 1.87a and earlier */
378 #define DWC3_DSTS_PWRUPREQ		(1 << 24)
379 
380 /* These apply for core versions 1.94a and later */
381 #define DWC3_DSTS_RSS			(1 << 25)
382 #define DWC3_DSTS_SSS			(1 << 24)
383 
384 #define DWC3_DSTS_COREIDLE		(1 << 23)
385 #define DWC3_DSTS_DEVCTRLHLT		(1 << 22)
386 
387 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
388 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
389 
390 #define DWC3_DSTS_RXFIFOEMPTY		(1 << 17)
391 
392 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
393 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
394 
395 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
396 
397 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
398 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
399 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
400 #define DWC3_DSTS_FULLSPEED		(1 << 0)
401 #define DWC3_DSTS_LOWSPEED		(2 << 0)
402 
403 /* Device Generic Command Register */
404 #define DWC3_DGCMD_SET_LMP		0x01
405 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
406 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
407 
408 /* These apply for core versions 1.94a and later */
409 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
410 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
411 
412 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
413 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
414 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
415 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
416 
417 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
418 #define DWC3_DGCMD_CMDACT		(1 << 10)
419 #define DWC3_DGCMD_CMDIOC		(1 << 8)
420 
421 /* Device Generic Command Parameter Register */
422 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	(1 << 0)
423 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
424 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
425 #define DWC3_DGCMDPAR_TX_FIFO			(1 << 5)
426 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
427 #define DWC3_DGCMDPAR_LOOPBACK_ENA		(1 << 0)
428 
429 /* Device Endpoint Command Register */
430 #define DWC3_DEPCMD_PARAM_SHIFT		16
431 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
432 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
433 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
434 #define DWC3_DEPCMD_HIPRI_FORCERM	(1 << 11)
435 #define DWC3_DEPCMD_CLEARPENDIN		(1 << 11)
436 #define DWC3_DEPCMD_CMDACT		(1 << 10)
437 #define DWC3_DEPCMD_CMDIOC		(1 << 8)
438 
439 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
440 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
441 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
442 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
443 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
444 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
445 /* This applies for core versions 1.90a and earlier */
446 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
447 /* This applies for core versions 1.94a and later */
448 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
449 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
450 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
451 
452 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
453 #define DWC3_DALEPENA_EP(n)		(1 << n)
454 
455 #define DWC3_DEPCMD_TYPE_CONTROL	0
456 #define DWC3_DEPCMD_TYPE_ISOC		1
457 #define DWC3_DEPCMD_TYPE_BULK		2
458 #define DWC3_DEPCMD_TYPE_INTR		3
459 
460 /* Structures */
461 
462 struct dwc3_trb;
463 
464 /**
465  * struct dwc3_event_buffer - Software event buffer representation
466  * @buf: _THE_ buffer
467  * @length: size of this buffer
468  * @lpos: event offset
469  * @count: cache of last read event count register
470  * @flags: flags related to this event buffer
471  * @dma: dma_addr_t
472  * @dwc: pointer to DWC controller
473  */
474 struct dwc3_event_buffer {
475 	void			*buf;
476 	unsigned		length;
477 	unsigned int		lpos;
478 	unsigned int		count;
479 	unsigned int		flags;
480 
481 #define DWC3_EVENT_PENDING	BIT(0)
482 
483 	dma_addr_t		dma;
484 
485 	struct dwc3		*dwc;
486 };
487 
488 #define DWC3_EP_FLAG_STALLED	(1 << 0)
489 #define DWC3_EP_FLAG_WEDGED	(1 << 1)
490 
491 #define DWC3_EP_DIRECTION_TX	true
492 #define DWC3_EP_DIRECTION_RX	false
493 
494 #define DWC3_TRB_NUM		256
495 
496 /**
497  * struct dwc3_ep - device side endpoint representation
498  * @endpoint: usb endpoint
499  * @pending_list: list of pending requests for this endpoint
500  * @started_list: list of started requests on this endpoint
501  * @lock: spinlock for endpoint request queue traversal
502  * @regs: pointer to first endpoint register
503  * @trb_pool: array of transaction buffers
504  * @trb_pool_dma: dma address of @trb_pool
505  * @trb_enqueue: enqueue 'pointer' into TRB array
506  * @trb_dequeue: dequeue 'pointer' into TRB array
507  * @desc: usb_endpoint_descriptor pointer
508  * @dwc: pointer to DWC controller
509  * @saved_state: ep state saved during hibernation
510  * @flags: endpoint flags (wedged, stalled, ...)
511  * @number: endpoint number (1 - 15)
512  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
513  * @resource_index: Resource transfer index
514  * @interval: the interval on which the ISOC transfer is started
515  * @allocated_requests: number of requests allocated
516  * @queued_requests: number of requests queued for transfer
517  * @name: a human readable name e.g. ep1out-bulk
518  * @direction: true for TX, false for RX
519  * @stream_capable: true when streams are enabled
520  */
521 struct dwc3_ep {
522 	struct usb_ep		endpoint;
523 	struct list_head	pending_list;
524 	struct list_head	started_list;
525 
526 	spinlock_t		lock;
527 	void __iomem		*regs;
528 
529 	struct dwc3_trb		*trb_pool;
530 	dma_addr_t		trb_pool_dma;
531 	const struct usb_ss_ep_comp_descriptor *comp_desc;
532 	struct dwc3		*dwc;
533 
534 	u32			saved_state;
535 	unsigned		flags;
536 #define DWC3_EP_ENABLED		(1 << 0)
537 #define DWC3_EP_STALL		(1 << 1)
538 #define DWC3_EP_WEDGE		(1 << 2)
539 #define DWC3_EP_BUSY		(1 << 4)
540 #define DWC3_EP_PENDING_REQUEST	(1 << 5)
541 #define DWC3_EP_MISSED_ISOC	(1 << 6)
542 
543 	/* This last one is specific to EP0 */
544 #define DWC3_EP0_DIR_IN		(1 << 31)
545 
546 	/*
547 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
548 	 * use a u8 type here. If anybody decides to increase number of TRBs to
549 	 * anything larger than 256 - I can't see why people would want to do
550 	 * this though - then this type needs to be changed.
551 	 *
552 	 * By using u8 types we ensure that our % operator when incrementing
553 	 * enqueue and dequeue get optimized away by the compiler.
554 	 */
555 	u8			trb_enqueue;
556 	u8			trb_dequeue;
557 
558 	u8			number;
559 	u8			type;
560 	u8			resource_index;
561 	u32			allocated_requests;
562 	u32			queued_requests;
563 	u32			interval;
564 
565 	char			name[20];
566 
567 	unsigned		direction:1;
568 	unsigned		stream_capable:1;
569 };
570 
571 enum dwc3_phy {
572 	DWC3_PHY_UNKNOWN = 0,
573 	DWC3_PHY_USB3,
574 	DWC3_PHY_USB2,
575 };
576 
577 enum dwc3_ep0_next {
578 	DWC3_EP0_UNKNOWN = 0,
579 	DWC3_EP0_COMPLETE,
580 	DWC3_EP0_NRDY_DATA,
581 	DWC3_EP0_NRDY_STATUS,
582 };
583 
584 enum dwc3_ep0_state {
585 	EP0_UNCONNECTED		= 0,
586 	EP0_SETUP_PHASE,
587 	EP0_DATA_PHASE,
588 	EP0_STATUS_PHASE,
589 };
590 
591 enum dwc3_link_state {
592 	/* In SuperSpeed */
593 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
594 	DWC3_LINK_STATE_U1		= 0x01,
595 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
596 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
597 	DWC3_LINK_STATE_SS_DIS		= 0x04,
598 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
599 	DWC3_LINK_STATE_SS_INACT	= 0x06,
600 	DWC3_LINK_STATE_POLL		= 0x07,
601 	DWC3_LINK_STATE_RECOV		= 0x08,
602 	DWC3_LINK_STATE_HRESET		= 0x09,
603 	DWC3_LINK_STATE_CMPLY		= 0x0a,
604 	DWC3_LINK_STATE_LPBK		= 0x0b,
605 	DWC3_LINK_STATE_RESET		= 0x0e,
606 	DWC3_LINK_STATE_RESUME		= 0x0f,
607 	DWC3_LINK_STATE_MASK		= 0x0f,
608 };
609 
610 /* TRB Length, PCM and Status */
611 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
612 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
613 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
614 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
615 
616 #define DWC3_TRBSTS_OK			0
617 #define DWC3_TRBSTS_MISSED_ISOC		1
618 #define DWC3_TRBSTS_SETUP_PENDING	2
619 #define DWC3_TRB_STS_XFER_IN_PROG	4
620 
621 /* TRB Control */
622 #define DWC3_TRB_CTRL_HWO		(1 << 0)
623 #define DWC3_TRB_CTRL_LST		(1 << 1)
624 #define DWC3_TRB_CTRL_CHN		(1 << 2)
625 #define DWC3_TRB_CTRL_CSP		(1 << 3)
626 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
627 #define DWC3_TRB_CTRL_ISP_IMI		(1 << 10)
628 #define DWC3_TRB_CTRL_IOC		(1 << 11)
629 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
630 
631 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
632 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
633 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
634 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
635 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
636 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
637 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
638 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
639 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
640 
641 /**
642  * struct dwc3_trb - transfer request block (hw format)
643  * @bpl: DW0-3
644  * @bph: DW4-7
645  * @size: DW8-B
646  * @trl: DWC-F
647  */
648 struct dwc3_trb {
649 	u32		bpl;
650 	u32		bph;
651 	u32		size;
652 	u32		ctrl;
653 } __packed;
654 
655 /**
656  * dwc3_hwparams - copy of HWPARAMS registers
657  * @hwparams0 - GHWPARAMS0
658  * @hwparams1 - GHWPARAMS1
659  * @hwparams2 - GHWPARAMS2
660  * @hwparams3 - GHWPARAMS3
661  * @hwparams4 - GHWPARAMS4
662  * @hwparams5 - GHWPARAMS5
663  * @hwparams6 - GHWPARAMS6
664  * @hwparams7 - GHWPARAMS7
665  * @hwparams8 - GHWPARAMS8
666  */
667 struct dwc3_hwparams {
668 	u32	hwparams0;
669 	u32	hwparams1;
670 	u32	hwparams2;
671 	u32	hwparams3;
672 	u32	hwparams4;
673 	u32	hwparams5;
674 	u32	hwparams6;
675 	u32	hwparams7;
676 	u32	hwparams8;
677 };
678 
679 /* HWPARAMS0 */
680 #define DWC3_MODE(n)		((n) & 0x7)
681 
682 #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
683 
684 /* HWPARAMS1 */
685 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
686 
687 /* HWPARAMS3 */
688 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
689 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
690 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
691 			(DWC3_NUM_EPS_MASK)) >> 12)
692 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
693 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
694 
695 /* HWPARAMS7 */
696 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
697 
698 /**
699  * struct dwc3_request - representation of a transfer request
700  * @request: struct usb_request to be transferred
701  * @list: a list_head used for request queueing
702  * @dep: struct dwc3_ep owning this request
703  * @sg: pointer to first incomplete sg
704  * @num_pending_sgs: counter to pending sgs
705  * @first_trb_index: index to first trb used by this request
706  * @epnum: endpoint number to which this request refers
707  * @trb: pointer to struct dwc3_trb
708  * @trb_dma: DMA address of @trb
709  * @direction: IN or OUT direction flag
710  * @mapped: true when request has been dma-mapped
711  * @queued: true when request has been queued to HW
712  */
713 struct dwc3_request {
714 	struct usb_request	request;
715 	struct list_head	list;
716 	struct dwc3_ep		*dep;
717 	struct scatterlist	*sg;
718 
719 	unsigned		num_pending_sgs;
720 	u8			first_trb_index;
721 	u8			epnum;
722 	struct dwc3_trb		*trb;
723 	dma_addr_t		trb_dma;
724 
725 	unsigned		direction:1;
726 	unsigned		mapped:1;
727 	unsigned		started:1;
728 };
729 
730 /*
731  * struct dwc3_scratchpad_array - hibernation scratchpad array
732  * (format defined by hw)
733  */
734 struct dwc3_scratchpad_array {
735 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
736 };
737 
738 /**
739  * struct dwc3 - representation of our controller
740  * @ctrl_req: usb control request which is used for ep0
741  * @ep0_trb: trb which is used for the ctrl_req
742  * @ep0_bounce: bounce buffer for ep0
743  * @zlp_buf: used when request->zero is set
744  * @setup_buf: used while precessing STD USB requests
745  * @ctrl_req_addr: dma address of ctrl_req
746  * @ep0_trb: dma address of ep0_trb
747  * @ep0_usb_req: dummy req used while handling STD USB requests
748  * @ep0_bounce_addr: dma address of ep0_bounce
749  * @scratch_addr: dma address of scratchbuf
750  * @lock: for synchronizing
751  * @dev: pointer to our struct device
752  * @xhci: pointer to our xHCI child
753  * @event_buffer_list: a list of event buffers
754  * @gadget: device side representation of the peripheral controller
755  * @gadget_driver: pointer to the gadget driver
756  * @regs: base address for our registers
757  * @regs_size: address space size
758  * @fladj: frame length adjustment
759  * @irq_gadget: peripheral controller's IRQ number
760  * @nr_scratch: number of scratch buffers
761  * @u1u2: only used on revisions <1.83a for workaround
762  * @maximum_speed: maximum speed requested (mainly for testing purposes)
763  * @revision: revision register contents
764  * @dr_mode: requested mode of operation
765  * @hsphy_mode: UTMI phy mode, one of following:
766  *		- USBPHY_INTERFACE_MODE_UTMI
767  *		- USBPHY_INTERFACE_MODE_UTMIW
768  * @usb2_phy: pointer to USB2 PHY
769  * @usb3_phy: pointer to USB3 PHY
770  * @usb2_generic_phy: pointer to USB2 PHY
771  * @usb3_generic_phy: pointer to USB3 PHY
772  * @ulpi: pointer to ulpi interface
773  * @dcfg: saved contents of DCFG register
774  * @gctl: saved contents of GCTL register
775  * @isoch_delay: wValue from Set Isochronous Delay request;
776  * @u2sel: parameter from Set SEL request.
777  * @u2pel: parameter from Set SEL request.
778  * @u1sel: parameter from Set SEL request.
779  * @u1pel: parameter from Set SEL request.
780  * @num_out_eps: number of out endpoints
781  * @num_in_eps: number of in endpoints
782  * @ep0_next_event: hold the next expected event
783  * @ep0state: state of endpoint zero
784  * @link_state: link state
785  * @speed: device speed (super, high, full, low)
786  * @mem: points to start of memory which is used for this struct.
787  * @hwparams: copy of hwparams registers
788  * @root: debugfs root folder pointer
789  * @regset: debugfs pointer to regdump file
790  * @test_mode: true when we're entering a USB test mode
791  * @test_mode_nr: test feature selector
792  * @lpm_nyet_threshold: LPM NYET response threshold
793  * @hird_threshold: HIRD threshold
794  * @hsphy_interface: "utmi" or "ulpi"
795  * @connected: true when we're connected to a host, false otherwise
796  * @delayed_status: true when gadget driver asks for delayed status
797  * @ep0_bounced: true when we used bounce buffer
798  * @ep0_expect_in: true when we expect a DATA IN transfer
799  * @has_hibernation: true when dwc3 was configured with Hibernation
800  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
801  *			there's now way for software to detect this in runtime.
802  * @is_utmi_l1_suspend: the core asserts output signal
803  * 	0	- utmi_sleep_n
804  * 	1	- utmi_l1_suspend_n
805  * @is_fpga: true when we are using the FPGA board
806  * @pending_events: true when we have pending IRQs to be handled
807  * @pullups_connected: true when Run/Stop bit is set
808  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
809  * @start_config_issued: true when StartConfig command has been issued
810  * @three_stage_setup: set if we perform a three phase setup
811  * @usb3_lpm_capable: set if hadrware supports Link Power Management
812  * @disable_scramble_quirk: set if we enable the disable scramble quirk
813  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
814  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
815  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
816  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
817  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
818  * @lfps_filter_quirk: set if we enable LFPS filter quirk
819  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
820  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
821  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
822  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
823  *                      disabling the suspend signal to the PHY.
824  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
825  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
826  *			provide a free-running PHY clock.
827  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
828  *			change quirk.
829  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
830  * @tx_de_emphasis: Tx de-emphasis value
831  * 	0	- -6dB de-emphasis
832  * 	1	- -3.5dB de-emphasis
833  * 	2	- No de-emphasis
834  * 	3	- Reserved
835  */
836 struct dwc3 {
837 	struct usb_ctrlrequest	*ctrl_req;
838 	struct dwc3_trb		*ep0_trb;
839 	void			*ep0_bounce;
840 	void			*zlp_buf;
841 	void			*scratchbuf;
842 	u8			*setup_buf;
843 	dma_addr_t		ctrl_req_addr;
844 	dma_addr_t		ep0_trb_addr;
845 	dma_addr_t		ep0_bounce_addr;
846 	dma_addr_t		scratch_addr;
847 	struct dwc3_request	ep0_usb_req;
848 
849 	/* device lock */
850 	spinlock_t		lock;
851 
852 	struct device		*dev;
853 
854 	struct platform_device	*xhci;
855 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
856 
857 	struct dwc3_event_buffer *ev_buf;
858 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
859 
860 	struct usb_gadget	gadget;
861 	struct usb_gadget_driver *gadget_driver;
862 
863 	struct usb_phy		*usb2_phy;
864 	struct usb_phy		*usb3_phy;
865 
866 	struct phy		*usb2_generic_phy;
867 	struct phy		*usb3_generic_phy;
868 
869 	struct ulpi		*ulpi;
870 
871 	void __iomem		*regs;
872 	size_t			regs_size;
873 
874 	enum usb_dr_mode	dr_mode;
875 	enum usb_phy_interface	hsphy_mode;
876 
877 	u32			fladj;
878 	u32			irq_gadget;
879 	u32			nr_scratch;
880 	u32			u1u2;
881 	u32			maximum_speed;
882 
883 	/*
884 	 * All 3.1 IP version constants are greater than the 3.0 IP
885 	 * version constants. This works for most version checks in
886 	 * dwc3. However, in the future, this may not apply as
887 	 * features may be developed on newer versions of the 3.0 IP
888 	 * that are not in the 3.1 IP.
889 	 */
890 	u32			revision;
891 
892 #define DWC3_REVISION_173A	0x5533173a
893 #define DWC3_REVISION_175A	0x5533175a
894 #define DWC3_REVISION_180A	0x5533180a
895 #define DWC3_REVISION_183A	0x5533183a
896 #define DWC3_REVISION_185A	0x5533185a
897 #define DWC3_REVISION_187A	0x5533187a
898 #define DWC3_REVISION_188A	0x5533188a
899 #define DWC3_REVISION_190A	0x5533190a
900 #define DWC3_REVISION_194A	0x5533194a
901 #define DWC3_REVISION_200A	0x5533200a
902 #define DWC3_REVISION_202A	0x5533202a
903 #define DWC3_REVISION_210A	0x5533210a
904 #define DWC3_REVISION_220A	0x5533220a
905 #define DWC3_REVISION_230A	0x5533230a
906 #define DWC3_REVISION_240A	0x5533240a
907 #define DWC3_REVISION_250A	0x5533250a
908 #define DWC3_REVISION_260A	0x5533260a
909 #define DWC3_REVISION_270A	0x5533270a
910 #define DWC3_REVISION_280A	0x5533280a
911 #define DWC3_REVISION_300A	0x5533300a
912 #define DWC3_REVISION_310A	0x5533310a
913 
914 /*
915  * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
916  * just so dwc31 revisions are always larger than dwc3.
917  */
918 #define DWC3_REVISION_IS_DWC31		0x80000000
919 #define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
920 
921 	enum dwc3_ep0_next	ep0_next_event;
922 	enum dwc3_ep0_state	ep0state;
923 	enum dwc3_link_state	link_state;
924 
925 	u16			isoch_delay;
926 	u16			u2sel;
927 	u16			u2pel;
928 	u8			u1sel;
929 	u8			u1pel;
930 
931 	u8			speed;
932 
933 	u8			num_out_eps;
934 	u8			num_in_eps;
935 
936 	void			*mem;
937 
938 	struct dwc3_hwparams	hwparams;
939 	struct dentry		*root;
940 	struct debugfs_regset32	*regset;
941 
942 	u8			test_mode;
943 	u8			test_mode_nr;
944 	u8			lpm_nyet_threshold;
945 	u8			hird_threshold;
946 
947 	const char		*hsphy_interface;
948 
949 	unsigned		connected:1;
950 	unsigned		delayed_status:1;
951 	unsigned		ep0_bounced:1;
952 	unsigned		ep0_expect_in:1;
953 	unsigned		has_hibernation:1;
954 	unsigned		has_lpm_erratum:1;
955 	unsigned		is_utmi_l1_suspend:1;
956 	unsigned		is_fpga:1;
957 	unsigned		pending_events:1;
958 	unsigned		pullups_connected:1;
959 	unsigned		setup_packet_pending:1;
960 	unsigned		three_stage_setup:1;
961 	unsigned		usb3_lpm_capable:1;
962 
963 	unsigned		disable_scramble_quirk:1;
964 	unsigned		u2exit_lfps_quirk:1;
965 	unsigned		u2ss_inp3_quirk:1;
966 	unsigned		req_p1p2p3_quirk:1;
967 	unsigned                del_p1p2p3_quirk:1;
968 	unsigned		del_phy_power_chg_quirk:1;
969 	unsigned		lfps_filter_quirk:1;
970 	unsigned		rx_detect_poll_quirk:1;
971 	unsigned		dis_u3_susphy_quirk:1;
972 	unsigned		dis_u2_susphy_quirk:1;
973 	unsigned		dis_enblslpm_quirk:1;
974 	unsigned		dis_rxdet_inp3_quirk:1;
975 	unsigned		dis_u2_freeclk_exists_quirk:1;
976 	unsigned		dis_del_phy_power_chg_quirk:1;
977 
978 	unsigned		tx_de_emphasis_quirk:1;
979 	unsigned		tx_de_emphasis:2;
980 };
981 
982 /* -------------------------------------------------------------------------- */
983 
984 /* -------------------------------------------------------------------------- */
985 
986 struct dwc3_event_type {
987 	u32	is_devspec:1;
988 	u32	type:7;
989 	u32	reserved8_31:24;
990 } __packed;
991 
992 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
993 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
994 #define DWC3_DEPEVT_XFERNOTREADY	0x03
995 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
996 #define DWC3_DEPEVT_STREAMEVT		0x06
997 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
998 
999 /**
1000  * struct dwc3_event_depvt - Device Endpoint Events
1001  * @one_bit: indicates this is an endpoint event (not used)
1002  * @endpoint_number: number of the endpoint
1003  * @endpoint_event: The event we have:
1004  *	0x00	- Reserved
1005  *	0x01	- XferComplete
1006  *	0x02	- XferInProgress
1007  *	0x03	- XferNotReady
1008  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1009  *	0x05	- Reserved
1010  *	0x06	- StreamEvt
1011  *	0x07	- EPCmdCmplt
1012  * @reserved11_10: Reserved, don't use.
1013  * @status: Indicates the status of the event. Refer to databook for
1014  *	more information.
1015  * @parameters: Parameters of the current event. Refer to databook for
1016  *	more information.
1017  */
1018 struct dwc3_event_depevt {
1019 	u32	one_bit:1;
1020 	u32	endpoint_number:5;
1021 	u32	endpoint_event:4;
1022 	u32	reserved11_10:2;
1023 	u32	status:4;
1024 
1025 /* Within XferNotReady */
1026 #define DEPEVT_STATUS_TRANSFER_ACTIVE	(1 << 3)
1027 
1028 /* Within XferComplete */
1029 #define DEPEVT_STATUS_BUSERR	(1 << 0)
1030 #define DEPEVT_STATUS_SHORT	(1 << 1)
1031 #define DEPEVT_STATUS_IOC	(1 << 2)
1032 #define DEPEVT_STATUS_LST	(1 << 3)
1033 
1034 /* Stream event only */
1035 #define DEPEVT_STREAMEVT_FOUND		1
1036 #define DEPEVT_STREAMEVT_NOTFOUND	2
1037 
1038 /* Control-only Status */
1039 #define DEPEVT_STATUS_CONTROL_DATA	1
1040 #define DEPEVT_STATUS_CONTROL_STATUS	2
1041 
1042 /* In response to Start Transfer */
1043 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1044 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1045 
1046 	u32	parameters:16;
1047 } __packed;
1048 
1049 /**
1050  * struct dwc3_event_devt - Device Events
1051  * @one_bit: indicates this is a non-endpoint event (not used)
1052  * @device_event: indicates it's a device event. Should read as 0x00
1053  * @type: indicates the type of device event.
1054  *	0	- DisconnEvt
1055  *	1	- USBRst
1056  *	2	- ConnectDone
1057  *	3	- ULStChng
1058  *	4	- WkUpEvt
1059  *	5	- Reserved
1060  *	6	- EOPF
1061  *	7	- SOF
1062  *	8	- Reserved
1063  *	9	- ErrticErr
1064  *	10	- CmdCmplt
1065  *	11	- EvntOverflow
1066  *	12	- VndrDevTstRcved
1067  * @reserved15_12: Reserved, not used
1068  * @event_info: Information about this event
1069  * @reserved31_25: Reserved, not used
1070  */
1071 struct dwc3_event_devt {
1072 	u32	one_bit:1;
1073 	u32	device_event:7;
1074 	u32	type:4;
1075 	u32	reserved15_12:4;
1076 	u32	event_info:9;
1077 	u32	reserved31_25:7;
1078 } __packed;
1079 
1080 /**
1081  * struct dwc3_event_gevt - Other Core Events
1082  * @one_bit: indicates this is a non-endpoint event (not used)
1083  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1084  * @phy_port_number: self-explanatory
1085  * @reserved31_12: Reserved, not used.
1086  */
1087 struct dwc3_event_gevt {
1088 	u32	one_bit:1;
1089 	u32	device_event:7;
1090 	u32	phy_port_number:4;
1091 	u32	reserved31_12:20;
1092 } __packed;
1093 
1094 /**
1095  * union dwc3_event - representation of Event Buffer contents
1096  * @raw: raw 32-bit event
1097  * @type: the type of the event
1098  * @depevt: Device Endpoint Event
1099  * @devt: Device Event
1100  * @gevt: Global Event
1101  */
1102 union dwc3_event {
1103 	u32				raw;
1104 	struct dwc3_event_type		type;
1105 	struct dwc3_event_depevt	depevt;
1106 	struct dwc3_event_devt		devt;
1107 	struct dwc3_event_gevt		gevt;
1108 };
1109 
1110 /**
1111  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1112  * parameters
1113  * @param2: third parameter
1114  * @param1: second parameter
1115  * @param0: first parameter
1116  */
1117 struct dwc3_gadget_ep_cmd_params {
1118 	u32	param2;
1119 	u32	param1;
1120 	u32	param0;
1121 };
1122 
1123 /*
1124  * DWC3 Features to be used as Driver Data
1125  */
1126 
1127 #define DWC3_HAS_PERIPHERAL		BIT(0)
1128 #define DWC3_HAS_XHCI			BIT(1)
1129 #define DWC3_HAS_OTG			BIT(3)
1130 
1131 /* prototypes */
1132 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1133 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1134 
1135 /* check whether we are on the DWC_usb31 core */
dwc3_is_usb31(struct dwc3 * dwc)1136 static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1137 {
1138 	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1139 }
1140 
1141 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1142 int dwc3_host_init(struct dwc3 *dwc);
1143 void dwc3_host_exit(struct dwc3 *dwc);
1144 #else
dwc3_host_init(struct dwc3 * dwc)1145 static inline int dwc3_host_init(struct dwc3 *dwc)
1146 { return 0; }
dwc3_host_exit(struct dwc3 * dwc)1147 static inline void dwc3_host_exit(struct dwc3 *dwc)
1148 { }
1149 #endif
1150 
1151 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1152 int dwc3_gadget_init(struct dwc3 *dwc);
1153 void dwc3_gadget_exit(struct dwc3 *dwc);
1154 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1155 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1156 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1157 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1158 		struct dwc3_gadget_ep_cmd_params *params);
1159 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1160 #else
dwc3_gadget_init(struct dwc3 * dwc)1161 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1162 { return 0; }
dwc3_gadget_exit(struct dwc3 * dwc)1163 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1164 { }
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)1165 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1166 { return 0; }
dwc3_gadget_get_link_state(struct dwc3 * dwc)1167 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1168 { return 0; }
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)1169 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1170 		enum dwc3_link_state state)
1171 { return 0; }
1172 
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned cmd,struct dwc3_gadget_ep_cmd_params * params)1173 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1174 		struct dwc3_gadget_ep_cmd_params *params)
1175 { return 0; }
dwc3_send_gadget_generic_command(struct dwc3 * dwc,int cmd,u32 param)1176 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1177 		int cmd, u32 param)
1178 { return 0; }
1179 #endif
1180 
1181 /* power management interface */
1182 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1183 int dwc3_gadget_suspend(struct dwc3 *dwc);
1184 int dwc3_gadget_resume(struct dwc3 *dwc);
1185 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1186 #else
dwc3_gadget_suspend(struct dwc3 * dwc)1187 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1188 {
1189 	return 0;
1190 }
1191 
dwc3_gadget_resume(struct dwc3 * dwc)1192 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1193 {
1194 	return 0;
1195 }
1196 
dwc3_gadget_process_pending_events(struct dwc3 * dwc)1197 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1198 {
1199 }
1200 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1201 
1202 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1203 int dwc3_ulpi_init(struct dwc3 *dwc);
1204 void dwc3_ulpi_exit(struct dwc3 *dwc);
1205 #else
dwc3_ulpi_init(struct dwc3 * dwc)1206 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1207 { return 0; }
dwc3_ulpi_exit(struct dwc3 * dwc)1208 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1209 { }
1210 #endif
1211 
1212 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1213