• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Driver for the Synopsys DesignWare DMA Controller
3  *
4  * Copyright (C) 2007 Atmel Corporation
5  * Copyright (C) 2010-2011 ST Microelectronics
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License version 2 as
9  * published by the Free Software Foundation.
10  */
11 #ifndef _PLATFORM_DATA_DMA_DW_H
12 #define _PLATFORM_DATA_DMA_DW_H
13 
14 #include <linux/device.h>
15 
16 #define DW_DMA_MAX_NR_MASTERS	4
17 
18 /**
19  * struct dw_dma_slave - Controller-specific information about a slave
20  *
21  * @dma_dev:	required DMA master device
22  * @src_id:	src request line
23  * @dst_id:	dst request line
24  * @m_master:	memory master for transfers on allocated channel
25  * @p_master:	peripheral master for transfers on allocated channel
26  * @hs_polarity:set active low polarity of handshake interface
27  */
28 struct dw_dma_slave {
29 	struct device		*dma_dev;
30 	u8			src_id;
31 	u8			dst_id;
32 	u8			m_master;
33 	u8			p_master;
34 	bool			hs_polarity;
35 };
36 
37 /**
38  * struct dw_dma_platform_data - Controller configuration parameters
39  * @nr_channels: Number of channels supported by hardware (max 8)
40  * @is_private: The device channels should be marked as private and not for
41  *	by the general purpose DMA channel allocator.
42  * @is_memcpy: The device channels do support memory-to-memory transfers.
43  * @is_nollp: The device channels does not support multi block transfers.
44  * @chan_allocation_order: Allocate channels starting from 0 or 7
45  * @chan_priority: Set channel priority increasing from 0 to 7 or 7 to 0.
46  * @block_size: Maximum block size supported by the controller
47  * @nr_masters: Number of AHB masters supported by the controller
48  * @data_width: Maximum data width supported by hardware per AHB master
49  *		(in bytes, power of 2)
50  */
51 struct dw_dma_platform_data {
52 	unsigned int	nr_channels;
53 	bool		is_private;
54 	bool		is_memcpy;
55 	bool		is_nollp;
56 #define CHAN_ALLOCATION_ASCENDING	0	/* zero to seven */
57 #define CHAN_ALLOCATION_DESCENDING	1	/* seven to zero */
58 	unsigned char	chan_allocation_order;
59 #define CHAN_PRIORITY_ASCENDING		0	/* chan0 highest */
60 #define CHAN_PRIORITY_DESCENDING	1	/* chan7 highest */
61 	unsigned char	chan_priority;
62 	unsigned int	block_size;
63 	unsigned char	nr_masters;
64 	unsigned char	data_width[DW_DMA_MAX_NR_MASTERS];
65 };
66 
67 #endif /* _PLATFORM_DATA_DMA_DW_H */
68