/drivers/scsi/qla2xxx/ |
D | qla_fw.h | 26 #define PDO_FORCE_ADISC BIT_1 38 #define PDF_HARD_ADDR BIT_1 408 #define BD_READ_DATA BIT_1 447 #define CF_READ_DATA BIT_1 489 #define TMF_READ_DATA BIT_1 855 #define TCF_TARGET_RESET BIT_1 972 #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */ 1042 #define GPDX_DATA_INOUT (BIT_1|BIT_0) 1050 #define GPEX_ENABLE (BIT_1|BIT_0) 1173 #define MDBS_ID_ACQUIRED BIT_1 [all …]
|
D | qla_def.h | 62 #define BIT_1 0x2 macro 146 #define IDC_PEG_HALT_STATUS_CHANGE BIT_1 166 #define QLA83XX_IDC_GRACEFUL_RESET BIT_1 320 #define SRB_LOGIN_COND_PLOGI BIT_1 347 #define SRB_FXDISC_RESP_DMA_VALID BIT_1 449 #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */ 467 #define NVR_SELECT BIT_1 724 #define MBX_DMA_OUT BIT_1 737 #define MBX_DMA_OUT BIT_1 850 #define FO1_AE_ALL_LIP_RESET BIT_1 [all …]
|
D | qla_init.c | 2012 swing = ha->fw_seriallink_options[2] & (BIT_2 | BIT_1 | BIT_0); in qla2x00_update_fw_options() 2016 (BIT_3 | BIT_2 | BIT_1 | BIT_0); in qla2x00_update_fw_options() 2026 ((rx_sens & (BIT_1 | BIT_0)) << 2) | in qla2x00_update_fw_options() 2027 (tx_sens & (BIT_1 | BIT_0)); in qla2x00_update_fw_options() 2032 emphasis = ha->fw_seriallink_options[3] & (BIT_1 | BIT_0); in qla2x00_update_fw_options() 2034 (BIT_3 | BIT_2 | BIT_1 | BIT_0); in qla2x00_update_fw_options() 2044 ((rx_sens & (BIT_1 | BIT_0)) << 2) | in qla2x00_update_fw_options() 2045 (tx_sens & (BIT_1 | BIT_0)); in qla2x00_update_fw_options() 2289 mid_init_cb->options = cpu_to_le16(BIT_1); in qla2x00_init_rings() 2700 nv->firmware_options[0] = BIT_2 | BIT_1; in qla2x00_nvram_config() [all …]
|
D | qla_tmpl.h | 59 #define CAPTURE_FLAG_PHYS_VIRT BIT_1
|
D | qla_target.h | 160 #define NOTIFY24XX_FLAGS_GLOBAL_TPRLO BIT_1 304 #define ATIO_EXEC_READ BIT_1 544 #define CTIO7_FLAGS_DATA_IN BIT_1 /* data to initiator */
|
D | qla_mbx.c | 1613 mc.mb[1] = BIT_1 | BIT_3; in qla2x00_get_node_name_list() 2041 mcp->mb[1] = BIT_1; in qla2x00_lip_reset() 2175 if (opt & BIT_1) in qla24xx_login_fabric() 2235 mb[1] |= BIT_1; in qla24xx_login_fabric() 2244 mb[10] |= BIT_1; /* Class 3. */ in qla24xx_login_fabric() 3584 mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0); in qla2x00_set_idma_speed() 3586 mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0); in qla2x00_set_idma_speed() 3901 rval = BIT_1; in qla2x00_send_change_request() 3904 rval = BIT_1; in qla2x00_send_change_request() 5077 mcp->mb[2] = BIT_1; in qla24xx_set_fcp_prio()
|
D | qla_target.c | 3780 cmd->cmd_flags |= BIT_1; in __qlt_do_work() 6412 ct_req->req.rff_id.fc4_feature = BIT_0 | BIT_1; in qlt_rff_id() 6416 ct_req->req.rff_id.fc4_feature = BIT_1; in qlt_rff_id() 6615 tmp &= ~(BIT_3 | BIT_2 | BIT_1 | BIT_0); in qlt_24xx_config_nvram_stage2() 6713 tmp &= ~(BIT_3 | BIT_2 | BIT_1 | BIT_0); in qlt_81xx_config_nvram_stage2()
|
D | qla_isr.c | 1322 else if (le16_to_cpu(mbx->mb1) & BIT_1) in qla2x00_mbx_iocb_entry() 2120 if (unlikely((state_flags & BIT_1) && (sp->type == SRB_BIDI_CMD))) { in qla2x00_status_entry()
|
D | qla_attr.c | 598 addr, offset, SFP_BLOCK_SIZE, BIT_1); in qla2x00_sysfs_read_sfp()
|
/drivers/scsi/ |
D | qla1280.h | 27 #define BIT_1 0x2 macro 130 #define ISP_CFG0_1020A BIT_1 /* ISP1020A */ 144 #define ISP_EN_INT BIT_1 /* ISP enable interrupts. */ 151 #define PCI_INT BIT_1 /* PCI interrupt */ 156 #define NV_SELECT BIT_1 168 #define CDMA_CONF_BENAB BIT_1 /* Bus burst enable */ 185 #define DDMA_CONF_BENAB BIT_1 /* Bus burst enable */ 575 #define RF_FULL BIT_1 /* Full */ 973 #define OF_ENABLE_TAG BIT_1 /* Tagged queue action enable */
|
D | qla1280.c | 1152 mr = BIT_3 | BIT_2 | BIT_1 | BIT_0; in qla1280_set_target_parameters() 1728 err = qla1280_mailbox_command(ha, BIT_0 | BIT_1 | BIT_2, mb); in qla1280_load_firmware_pio() 1800 BIT_1 | BIT_0, mb); in qla1280_load_firmware_dma() 1817 BIT_1 | BIT_0, mb); in qla1280_load_firmware_dma() 1862 err = qla1280_mailbox_command(ha, BIT_1 | BIT_0, mb); in qla1280_start_firmware() 1872 err = qla1280_mailbox_command(ha, BIT_1 | BIT_0, &mb[0]); in qla1280_start_firmware() 1939 BIT_3 | BIT_2 | BIT_1 | BIT_0, in qla1280_init_rings() 1953 BIT_3 | BIT_2 | BIT_1 | BIT_0, in qla1280_init_rings() 2173 status = qla1280_mailbox_command(ha, BIT_1 | BIT_0, &mb[0]); in qla1280_config_bus() 2247 BIT_7 | BIT_3 | BIT_2 | BIT_1 | BIT_0); in qla1280_nvram_config() [all …]
|
/drivers/net/ethernet/qlogic/qlcnic/ |
D | qlcnic_hw.h | 141 #define QLCNIC_GET_OWNER(val) ((val) & (BIT_0 | BIT_1))
|
D | qlcnic_hdr.h | 197 #define BIT_1 0x2 macro 494 #define TA_CTL_ENABLE BIT_1
|
D | qlcnic_ctx.c | 1345 arg2 |= (BIT_0 | BIT_1); in qlcnic_config_switch_port() 1357 arg2 &= ~(BIT_1 | BIT_2 | BIT_3); in qlcnic_config_switch_port() 1358 if (!(esw_cfg->offload_flags & BIT_1)) in qlcnic_config_switch_port()
|
D | qlcnic_83xx_hw.h | 532 #define QLC_REGISTER_DCB_AEN BIT_1
|
D | qlcnic.h | 916 #define QLCNIC_FW_CAPABILITY_TSO BIT_1 932 #define QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD BIT_1 1321 #define QLCNIC_SWITCH_ENABLE BIT_1
|
D | qlcnic_minidump.c | 25 #define QLCNIC_DUMP_RWCRB BIT_1 753 if (dma_sts & BIT_1) in qlcnic_start_pex_dma()
|
D | qlcnic_hw.c | 827 #define QLCNIC_ENABLE_IPV6_LRO (BIT_1 | BIT_9) 1051 if (!(offload_flags & BIT_1)) in qlcnic_process_flags()
|
D | qlcnic_sriov_pf.c | 391 cmd.req.arg[1] = ((func & 0xf) << 2) | BIT_6 | BIT_1; in qlcnic_sriov_pf_cfg_eswitch() 702 cmd.req.arg[2] |= BIT_1 | BIT_3 | BIT_8; in qlcnic_sriov_set_vf_acl()
|
D | qlcnic_83xx_hw.c | 2016 lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0); in qlcnic_83xx_config_hw_lro() 3489 cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16); in qlcnic_83xx_get_stats() 3520 #define QLCNIC_83XX_ADD_PORT1 BIT_1
|
D | qlcnic_83xx_init.c | 1023 #define QLC_83XX_ENCAP_TYPE_VXLAN BIT_1
|
D | qlcnic_sriov_common.c | 379 if (status & BIT_1) in qlcnic_sriov_get_vf_vport_info()
|
/drivers/scsi/qla4xxx/ |
D | ql4_def.h | 83 #define BIT_1 0x2 macro
|
D | ql4_os.c | 3495 sess->erl |= BIT_1; in qla4xxx_copy_from_fwddb_param() 3508 conn->tcp_timer_scale |= BIT_1; in qla4xxx_copy_from_fwddb_param() 3626 SET_BITVAL(sess->erl & BIT_1, options, BIT_1); in qla4xxx_copy_to_fwddb_param() 3635 SET_BITVAL(conn->tcp_timer_scale & BIT_1, options, BIT_2); in qla4xxx_copy_to_fwddb_param() 3636 SET_BITVAL(conn->tcp_timer_scale & BIT_0, options, BIT_1); in qla4xxx_copy_to_fwddb_param() 3732 sess->erl |= BIT_1; in qla4xxx_copy_to_sess_conn_params() 3745 conn->tcp_timer_scale |= BIT_1; in qla4xxx_copy_to_sess_conn_params() 8879 if (PCI_FUNC(ha->pdev->devfn) & BIT_1) in qla4xxx_prevent_other_port_reinit()
|
D | ql4_fw.h | 62 #define HSRX_RISC_IOCB_INT BIT_1 /* RISC to Host IOCB interrupt */
|