Searched refs:DMA_RB_CNTL (Results 1 – 12 of 12) sorted by relevance
/drivers/gpu/drm/radeon/ |
D | ni_dma.c | 166 rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET); in cayman_dma_stop() 168 WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl); in cayman_dma_stop() 171 rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET); in cayman_dma_stop() 173 WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl); in cayman_dma_stop() 215 WREG32(DMA_RB_CNTL + reg_offset, rb_cntl); in cayman_dma_resume() 246 WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE); in cayman_dma_resume()
|
D | r600_dma.c | 101 u32 rb_cntl = RREG32(DMA_RB_CNTL); in r600_dma_stop() 107 WREG32(DMA_RB_CNTL, rb_cntl); in r600_dma_stop() 136 WREG32(DMA_RB_CNTL, rb_cntl); in r600_dma_resume() 170 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE); in r600_dma_resume()
|
D | ni.c | 1854 tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET); in cayman_gpu_soft_reset() 1856 WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp); in cayman_gpu_soft_reset() 1861 tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET); in cayman_gpu_soft_reset() 1863 WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp); in cayman_gpu_soft_reset()
|
D | si.c | 3876 tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET); in si_gpu_soft_reset() 3878 WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp); in si_gpu_soft_reset() 3882 tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET); in si_gpu_soft_reset() 3884 WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp); in si_gpu_soft_reset() 4043 tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET); in si_gpu_pci_config_reset() 4045 WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp); in si_gpu_pci_config_reset() 4047 tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET); in si_gpu_pci_config_reset() 4049 WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp); in si_gpu_pci_config_reset()
|
D | nid.h | 1304 #define DMA_RB_CNTL 0xd000 macro
|
D | r600.c | 1703 tmp = RREG32(DMA_RB_CNTL); in r600_gpu_soft_reset() 1705 WREG32(DMA_RB_CNTL, tmp); in r600_gpu_soft_reset() 1834 tmp = RREG32(DMA_RB_CNTL); in r600_gpu_pci_config_reset() 1836 WREG32(DMA_RB_CNTL, tmp); in r600_gpu_pci_config_reset()
|
D | sid.h | 1815 #define DMA_RB_CNTL 0xd000 macro
|
D | evergreen.c | 4005 tmp = RREG32(DMA_RB_CNTL); in evergreen_gpu_soft_reset() 4007 WREG32(DMA_RB_CNTL, tmp); in evergreen_gpu_soft_reset() 4114 tmp = RREG32(DMA_RB_CNTL); in evergreen_gpu_pci_config_reset() 4116 WREG32(DMA_RB_CNTL, tmp); in evergreen_gpu_pci_config_reset()
|
D | evergreend.h | 2618 #define DMA_RB_CNTL 0xd000 macro
|
D | r600d.h | 613 #define DMA_RB_CNTL 0xd000 macro
|
/drivers/gpu/drm/amd/amdgpu/ |
D | si_dma.c | 131 rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]); in si_dma_stop() 133 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl); in si_dma_stop() 160 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl); in si_dma_start() 188 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE); in si_dma_start()
|
/drivers/gpu/drm/amd/include/asic_reg/si/ |
D | sid.h | 1878 #define DMA_RB_CNTL 0x3400 macro
|