Home
last modified time | relevance | path

Searched refs:FIELD32 (Results 1 – 9 of 9) sorted by relevance

/drivers/net/wireless/ralink/rt2x00/
Drt2800.h136 #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
137 #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
138 #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
139 #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
140 #define E2PROM_CSR_TYPE FIELD32(0x00000030)
141 #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
142 #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
148 #define AUX_OPT_BIT0 FIELD32(0x00000001)
149 #define AUX_OPT_BIT1 FIELD32(0x00000002)
150 #define AUX_OPT_BIT2 FIELD32(0x00000004)
[all …]
Drt2500pci.h77 #define CSR0_REVISION FIELD32(0x0000ffff)
86 #define CSR1_SOFT_RESET FIELD32(0x00000001)
87 #define CSR1_BBP_RESET FIELD32(0x00000002)
88 #define CSR1_HOST_READY FIELD32(0x00000004)
99 #define CSR3_BYTE0 FIELD32(0x000000ff)
100 #define CSR3_BYTE1 FIELD32(0x0000ff00)
101 #define CSR3_BYTE2 FIELD32(0x00ff0000)
102 #define CSR3_BYTE3 FIELD32(0xff000000)
108 #define CSR4_BYTE4 FIELD32(0x000000ff)
109 #define CSR4_BYTE5 FIELD32(0x0000ff00)
[all …]
Drt61pci.h74 #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
75 #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
84 #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
85 #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
86 #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
93 #define SOFT_RESET_CSR_FORCE_CLOCK_ON FIELD32(0x00000002)
99 #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
100 #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
101 #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
102 #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
[all …]
Drt2400pci.h66 #define CSR0_REVISION FIELD32(0x0000ffff)
75 #define CSR1_SOFT_RESET FIELD32(0x00000001)
76 #define CSR1_BBP_RESET FIELD32(0x00000002)
77 #define CSR1_HOST_READY FIELD32(0x00000004)
88 #define CSR3_BYTE0 FIELD32(0x000000ff)
89 #define CSR3_BYTE1 FIELD32(0x0000ff00)
90 #define CSR3_BYTE2 FIELD32(0x00ff0000)
91 #define CSR3_BYTE3 FIELD32(0xff000000)
97 #define CSR4_BYTE4 FIELD32(0x000000ff)
98 #define CSR4_BYTE5 FIELD32(0x0000ff00)
[all …]
Drt73usb.h143 #define MAC_CSR0_REVISION FIELD32(0x0000000f)
144 #define MAC_CSR0_CHIPSET FIELD32(0x000ffff0)
153 #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
154 #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
155 #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
161 #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
162 #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
163 #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
164 #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
175 #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
[all …]
Drt2800mmio.h54 #define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
59 #define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
60 #define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
61 #define TXD_W1_BURST FIELD32(0x00008000)
62 #define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
63 #define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
64 #define TXD_W1_DMA_DONE FIELD32(0x80000000)
69 #define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
77 #define TXD_W3_WIV FIELD32(0x01000000)
78 #define TXD_W3_QSEL FIELD32(0x06000000)
[all …]
Drt2800usb.h57 #define TXINFO_W0_USB_DMA_TX_PKT_LEN FIELD32(0x0000ffff)
58 #define TXINFO_W0_WIV FIELD32(0x01000000)
59 #define TXINFO_W0_QSEL FIELD32(0x06000000)
60 #define TXINFO_W0_SW_USE_LAST_ROUND FIELD32(0x08000000)
61 #define TXINFO_W0_USB_DMA_NEXT_VALID FIELD32(0x40000000)
62 #define TXINFO_W0_USB_DMA_TX_BURST FIELD32(0x80000000)
72 #define RXINFO_W0_USB_DMA_RX_PKT_LEN FIELD32(0x0000ffff)
89 #define RXD_W0_BA FIELD32(0x00000001)
90 #define RXD_W0_DATA FIELD32(0x00000002)
91 #define RXD_W0_NULLDATA FIELD32(0x00000004)
[all …]
Drt2500usb.h631 #define RF1_TUNER FIELD32(0x00020000)
636 #define RF3_TUNER FIELD32(0x00000100)
637 #define RF3_TXPOWER FIELD32(0x00003e00)
769 #define TXD_W0_PACKET_ID FIELD32(0x0000000f)
770 #define TXD_W0_RETRY_LIMIT FIELD32(0x000000f0)
771 #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
772 #define TXD_W0_ACK FIELD32(0x00000200)
773 #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
774 #define TXD_W0_OFDM FIELD32(0x00000800)
775 #define TXD_W0_NEW_SEQ FIELD32(0x00001000)
[all …]
Drt2x00reg.h238 #define FIELD32(__mask) \ macro