Searched refs:gpu_offset (Results 1 – 19 of 19) sorted by relevance
/drivers/gpu/drm/radeon/ |
D | evergreen_cs.c | 1149 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1221 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1233 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1245 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1257 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1281 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1301 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1504 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1521 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() 1562 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in evergreen_cs_handle_reg() [all …]
|
D | r600_cs.c | 1023 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in r600_cs_check_reg() 1085 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in r600_cs_check_reg() 1087 track->vgt_strmout_bo_mc[tmp] = reloc->gpu_offset; in r600_cs_check_reg() 1106 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in r600_cs_check_reg() 1215 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in r600_cs_check_reg() 1246 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in r600_cs_check_reg() 1282 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in r600_cs_check_reg() 1285 track->cb_color_bo_mc[tmp] = reloc->gpu_offset; in r600_cs_check_reg() 1296 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff); in r600_cs_check_reg() 1298 track->db_bo_mc = reloc->gpu_offset; in r600_cs_check_reg() [all …]
|
D | r200.c | 191 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r200_packet0_check() 204 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r200_packet0_check() 228 ib[idx] = tmp + ((u32)reloc->gpu_offset); in r200_packet0_check() 230 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r200_packet0_check() 274 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r200_packet0_check() 368 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r200_packet0_check()
|
D | r300.c | 676 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r300_packet0_check() 689 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r300_packet0_check() 718 ((idx_value & ~31) + (u32)reloc->gpu_offset); in r300_packet0_check() 727 tmp = idx_value + ((u32)reloc->gpu_offset); in r300_packet0_check() 1088 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r300_packet0_check() 1133 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r300_packet0_check() 1198 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); in r300_packet3_check()
|
D | r100.c | 1278 tmp += (((u32)reloc->gpu_offset) >> 10); in r100_reloc_pitch_offset() 1329 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); in r100_packet3_load_vbpntr() 1341 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset); in r100_packet3_load_vbpntr() 1355 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset); in r100_packet3_load_vbpntr() 1596 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r100_packet0_check() 1609 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r100_packet0_check() 1630 ib[idx] = tmp + ((u32)reloc->gpu_offset); in r100_packet0_check() 1632 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r100_packet0_check() 1650 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r100_packet0_check() 1668 ib[idx] = idx_value + ((u32)reloc->gpu_offset); in r100_packet0_check() [all …]
|
D | radeon_object.c | 585 lobj->gpu_offset = radeon_bo_gpu_offset(bo); in radeon_bo_list_validate() 590 lobj->gpu_offset = radeon_bo_gpu_offset(lobj->robj); in radeon_bo_list_validate()
|
D | radeon_cs.c | 857 (*cs_reloc)->gpu_offset = in radeon_cs_packet_next_reloc() 859 (*cs_reloc)->gpu_offset |= relocs_chunk->kdata[idx + 0]; in radeon_cs_packet_next_reloc()
|
D | radeon_ttm.c | 143 man->gpu_offset = rdev->mc.gtt_start; in radeon_init_mem_type() 165 man->gpu_offset = rdev->mc.vram_start; in radeon_init_mem_type()
|
D | radeon_vce.c | 489 start = reloc->gpu_offset; in radeon_vce_cs_reloc()
|
D | radeon_uvd.c | 592 start = reloc->gpu_offset; in radeon_uvd_cs_reloc()
|
D | radeon.h | 464 uint64_t gpu_offset; member
|
/drivers/gpu/drm/amd/amdgpu/ |
D | amdgpu_gtt_mgr.c | 133 tbo->bdev->man[tbo->mem.mem_type].gpu_offset; in amdgpu_gtt_mgr_alloc()
|
D | amdgpu_ttm.c | 164 man->gpu_offset = adev->mc.gtt_start; in amdgpu_init_mem_type() 172 man->gpu_offset = adev->mc.vram_start; in amdgpu_init_mem_type() 183 man->gpu_offset = 0; in amdgpu_init_mem_type() 285 old_start += bo->bdev->man[old_mem->mem_type].gpu_offset; in amdgpu_move_blit() 299 new_start += bo->bdev->man[new_mem->mem_type].gpu_offset; in amdgpu_move_blit()
|
D | amdgpu_object.c | 641 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset; in amdgpu_bo_pin_restricted()
|
/drivers/gpu/drm/i915/ |
D | i915_gem.c | 557 const char *gpu_vaddr, int gpu_offset, in __copy_to_user_swizzled() argument 563 int cacheline_end = ALIGN(gpu_offset + 1, 64); in __copy_to_user_swizzled() 564 int this_length = min(cacheline_end - gpu_offset, length); in __copy_to_user_swizzled() 565 int swizzled_gpu_offset = gpu_offset ^ 64; in __copy_to_user_swizzled() 574 gpu_offset += this_length; in __copy_to_user_swizzled() 582 __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, in __copy_from_user_swizzled() argument 589 int cacheline_end = ALIGN(gpu_offset + 1, 64); in __copy_from_user_swizzled() 590 int this_length = min(cacheline_end - gpu_offset, length); in __copy_from_user_swizzled() 591 int swizzled_gpu_offset = gpu_offset ^ 64; in __copy_from_user_swizzled() 600 gpu_offset += this_length; in __copy_from_user_swizzled()
|
/drivers/gpu/drm/vmwgfx/ |
D | vmwgfx_buffer.c | 741 man->gpu_offset = 0; in vmw_init_mem_type() 754 man->gpu_offset = 0; in vmw_init_mem_type()
|
/drivers/gpu/drm/qxl/ |
D | qxl_ttm.c | 174 man->gpu_offset = 0; in qxl_init_mem_type()
|
D | qxl_cmd.c | 520 …_create.data |= (new_mem->start << PAGE_SHIFT) + surf->tbo.bdev->man[new_mem->mem_type].gpu_offset; in qxl_hw_surface_alloc()
|
/drivers/gpu/drm/ttm/ |
D | ttm_bo.c | 77 pr_err(" gpu_offset: 0x%08llX\n", man->gpu_offset); in ttm_mem_type_debug() 389 bdev->man[bo->mem.mem_type].gpu_offset; in ttm_bo_handle_move_mem()
|