Searched refs:lvds_gen_cntl (Results 1 – 6 of 6) sorted by relevance
53 u32 lvds_gen_cntl, tmpPixclksCntl; in radeon_bl_update_status() local72 lvds_gen_cntl = INREG(LVDS_GEN_CNTL); in radeon_bl_update_status()74 lvds_gen_cntl &= ~LVDS_DISPLAY_DIS; in radeon_bl_update_status()75 if (!(lvds_gen_cntl & LVDS_BLON) || !(lvds_gen_cntl & LVDS_ON)) { in radeon_bl_update_status()76 lvds_gen_cntl |= (rinfo->init_state.lvds_gen_cntl & LVDS_DIGON); in radeon_bl_update_status()77 lvds_gen_cntl |= LVDS_BLON | LVDS_EN; in radeon_bl_update_status()78 OUTREG(LVDS_GEN_CNTL, lvds_gen_cntl); in radeon_bl_update_status()79 lvds_gen_cntl &= ~LVDS_BL_MOD_LEVEL_MASK; in radeon_bl_update_status()80 lvds_gen_cntl |= in radeon_bl_update_status()83 lvds_gen_cntl |= LVDS_ON; in radeon_bl_update_status()[all …]
1102 | LVDS_EN | (rinfo->init_state.lvds_gen_cntl in radeon_screen_blank()1109 rinfo->init_state.lvds_gen_cntl &= ~LVDS_STATE_MASK; in radeon_screen_blank()1110 rinfo->init_state.lvds_gen_cntl |= in radeon_screen_blank()1147 rinfo->init_state.lvds_gen_cntl &= ~LVDS_STATE_MASK; in radeon_screen_blank()1148 rinfo->init_state.lvds_gen_cntl |= val & LVDS_STATE_MASK; in radeon_screen_blank()1346 save->lvds_gen_cntl = INREG(LVDS_GEN_CNTL); in radeon_save_state()1913 newmode->lvds_gen_cntl = rinfo->init_state.lvds_gen_cntl; in radeonfb_set_par()1919 newmode->lvds_gen_cntl |= (LVDS_ON | LVDS_BLON); in radeonfb_set_par()
224 u32 lvds_gen_cntl; member
51 uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man; in radeon_legacy_lvds_update() local57 lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL); in radeon_legacy_lvds_update()58 backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff; in radeon_legacy_lvds_update()97 lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS | in radeon_legacy_lvds_update()99 lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | in radeon_legacy_lvds_update()103 lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN; in radeon_legacy_lvds_update()105 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl); in radeon_legacy_lvds_update()112 lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS; in radeon_legacy_lvds_update()114 lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN; in radeon_legacy_lvds_update()115 WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl); in radeon_legacy_lvds_update()[all …]
1120 lvds->lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL); in radeon_legacy_get_lvds_info_from_regs()1215 lvds->lvds_gen_cntl = 0xff00; in radeon_combios_get_lvds_info()1217 lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_FORMAT; in radeon_combios_get_lvds_info()1220 lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_TYPE; in radeon_combios_get_lvds_info()1224 lvds->lvds_gen_cntl |= RADEON_LVDS_NO_FM; in radeon_combios_get_lvds_info()1227 lvds->lvds_gen_cntl |= RADEON_LVDS_2_GREY; in radeon_combios_get_lvds_info()1230 lvds->lvds_gen_cntl |= RADEON_LVDS_4_GREY; in radeon_combios_get_lvds_info()1237 lvds->lvds_gen_cntl |= RADEON_LVDS_FP_POL_LOW; in radeon_combios_get_lvds_info()1240 lvds->lvds_gen_cntl |= RADEON_LVDS_LP_POL_LOW; in radeon_combios_get_lvds_info()1243 lvds->lvds_gen_cntl |= RADEON_LVDS_DTM_POL_LOW; in radeon_combios_get_lvds_info()[all …]
391 uint32_t lvds_gen_cntl; member