• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0-only
2 #define pr_fmt(fmt) "SMP alternatives: " fmt
3 
4 #include <linux/module.h>
5 #include <linux/sched.h>
6 #include <linux/mutex.h>
7 #include <linux/list.h>
8 #include <linux/stringify.h>
9 #include <linux/mm.h>
10 #include <linux/vmalloc.h>
11 #include <linux/memory.h>
12 #include <linux/stop_machine.h>
13 #include <linux/slab.h>
14 #include <linux/kdebug.h>
15 #include <linux/kprobes.h>
16 #include <linux/mmu_context.h>
17 #include <linux/bsearch.h>
18 #include <asm/text-patching.h>
19 #include <asm/alternative.h>
20 #include <asm/sections.h>
21 #include <asm/pgtable.h>
22 #include <asm/mce.h>
23 #include <asm/nmi.h>
24 #include <asm/cacheflush.h>
25 #include <asm/tlbflush.h>
26 #include <asm/io.h>
27 #include <asm/fixmap.h>
28 
29 int __read_mostly alternatives_patched;
30 
31 EXPORT_SYMBOL_GPL(alternatives_patched);
32 
33 #define MAX_PATCH_LEN (255-1)
34 
35 static int __initdata_or_module debug_alternative;
36 
debug_alt(char * str)37 static int __init debug_alt(char *str)
38 {
39 	debug_alternative = 1;
40 	return 1;
41 }
42 __setup("debug-alternative", debug_alt);
43 
44 static int noreplace_smp;
45 
setup_noreplace_smp(char * str)46 static int __init setup_noreplace_smp(char *str)
47 {
48 	noreplace_smp = 1;
49 	return 1;
50 }
51 __setup("noreplace-smp", setup_noreplace_smp);
52 
53 #define DPRINTK(fmt, args...)						\
54 do {									\
55 	if (debug_alternative)						\
56 		printk(KERN_DEBUG "%s: " fmt "\n", __func__, ##args);	\
57 } while (0)
58 
59 #define DUMP_BYTES(buf, len, fmt, args...)				\
60 do {									\
61 	if (unlikely(debug_alternative)) {				\
62 		int j;							\
63 									\
64 		if (!(len))						\
65 			break;						\
66 									\
67 		printk(KERN_DEBUG fmt, ##args);				\
68 		for (j = 0; j < (len) - 1; j++)				\
69 			printk(KERN_CONT "%02hhx ", buf[j]);		\
70 		printk(KERN_CONT "%02hhx\n", buf[j]);			\
71 	}								\
72 } while (0)
73 
74 /*
75  * Each GENERIC_NOPX is of X bytes, and defined as an array of bytes
76  * that correspond to that nop. Getting from one nop to the next, we
77  * add to the array the offset that is equal to the sum of all sizes of
78  * nops preceding the one we are after.
79  *
80  * Note: The GENERIC_NOP5_ATOMIC is at the end, as it breaks the
81  * nice symmetry of sizes of the previous nops.
82  */
83 #if defined(GENERIC_NOP1) && !defined(CONFIG_X86_64)
84 static const unsigned char intelnops[] =
85 {
86 	GENERIC_NOP1,
87 	GENERIC_NOP2,
88 	GENERIC_NOP3,
89 	GENERIC_NOP4,
90 	GENERIC_NOP5,
91 	GENERIC_NOP6,
92 	GENERIC_NOP7,
93 	GENERIC_NOP8,
94 	GENERIC_NOP5_ATOMIC
95 };
96 static const unsigned char * const intel_nops[ASM_NOP_MAX+2] =
97 {
98 	NULL,
99 	intelnops,
100 	intelnops + 1,
101 	intelnops + 1 + 2,
102 	intelnops + 1 + 2 + 3,
103 	intelnops + 1 + 2 + 3 + 4,
104 	intelnops + 1 + 2 + 3 + 4 + 5,
105 	intelnops + 1 + 2 + 3 + 4 + 5 + 6,
106 	intelnops + 1 + 2 + 3 + 4 + 5 + 6 + 7,
107 	intelnops + 1 + 2 + 3 + 4 + 5 + 6 + 7 + 8,
108 };
109 #endif
110 
111 #ifdef K8_NOP1
112 static const unsigned char k8nops[] =
113 {
114 	K8_NOP1,
115 	K8_NOP2,
116 	K8_NOP3,
117 	K8_NOP4,
118 	K8_NOP5,
119 	K8_NOP6,
120 	K8_NOP7,
121 	K8_NOP8,
122 	K8_NOP5_ATOMIC
123 };
124 static const unsigned char * const k8_nops[ASM_NOP_MAX+2] =
125 {
126 	NULL,
127 	k8nops,
128 	k8nops + 1,
129 	k8nops + 1 + 2,
130 	k8nops + 1 + 2 + 3,
131 	k8nops + 1 + 2 + 3 + 4,
132 	k8nops + 1 + 2 + 3 + 4 + 5,
133 	k8nops + 1 + 2 + 3 + 4 + 5 + 6,
134 	k8nops + 1 + 2 + 3 + 4 + 5 + 6 + 7,
135 	k8nops + 1 + 2 + 3 + 4 + 5 + 6 + 7 + 8,
136 };
137 #endif
138 
139 #if defined(K7_NOP1) && !defined(CONFIG_X86_64)
140 static const unsigned char k7nops[] =
141 {
142 	K7_NOP1,
143 	K7_NOP2,
144 	K7_NOP3,
145 	K7_NOP4,
146 	K7_NOP5,
147 	K7_NOP6,
148 	K7_NOP7,
149 	K7_NOP8,
150 	K7_NOP5_ATOMIC
151 };
152 static const unsigned char * const k7_nops[ASM_NOP_MAX+2] =
153 {
154 	NULL,
155 	k7nops,
156 	k7nops + 1,
157 	k7nops + 1 + 2,
158 	k7nops + 1 + 2 + 3,
159 	k7nops + 1 + 2 + 3 + 4,
160 	k7nops + 1 + 2 + 3 + 4 + 5,
161 	k7nops + 1 + 2 + 3 + 4 + 5 + 6,
162 	k7nops + 1 + 2 + 3 + 4 + 5 + 6 + 7,
163 	k7nops + 1 + 2 + 3 + 4 + 5 + 6 + 7 + 8,
164 };
165 #endif
166 
167 #ifdef P6_NOP1
168 static const unsigned char p6nops[] =
169 {
170 	P6_NOP1,
171 	P6_NOP2,
172 	P6_NOP3,
173 	P6_NOP4,
174 	P6_NOP5,
175 	P6_NOP6,
176 	P6_NOP7,
177 	P6_NOP8,
178 	P6_NOP5_ATOMIC
179 };
180 static const unsigned char * const p6_nops[ASM_NOP_MAX+2] =
181 {
182 	NULL,
183 	p6nops,
184 	p6nops + 1,
185 	p6nops + 1 + 2,
186 	p6nops + 1 + 2 + 3,
187 	p6nops + 1 + 2 + 3 + 4,
188 	p6nops + 1 + 2 + 3 + 4 + 5,
189 	p6nops + 1 + 2 + 3 + 4 + 5 + 6,
190 	p6nops + 1 + 2 + 3 + 4 + 5 + 6 + 7,
191 	p6nops + 1 + 2 + 3 + 4 + 5 + 6 + 7 + 8,
192 };
193 #endif
194 
195 /* Initialize these to a safe default */
196 #ifdef CONFIG_X86_64
197 const unsigned char * const *ideal_nops = p6_nops;
198 #else
199 const unsigned char * const *ideal_nops = intel_nops;
200 #endif
201 
arch_init_ideal_nops(void)202 void __init arch_init_ideal_nops(void)
203 {
204 	switch (boot_cpu_data.x86_vendor) {
205 	case X86_VENDOR_INTEL:
206 		/*
207 		 * Due to a decoder implementation quirk, some
208 		 * specific Intel CPUs actually perform better with
209 		 * the "k8_nops" than with the SDM-recommended NOPs.
210 		 */
211 		if (boot_cpu_data.x86 == 6 &&
212 		    boot_cpu_data.x86_model >= 0x0f &&
213 		    boot_cpu_data.x86_model != 0x1c &&
214 		    boot_cpu_data.x86_model != 0x26 &&
215 		    boot_cpu_data.x86_model != 0x27 &&
216 		    boot_cpu_data.x86_model < 0x30) {
217 			ideal_nops = k8_nops;
218 		} else if (boot_cpu_has(X86_FEATURE_NOPL)) {
219 			   ideal_nops = p6_nops;
220 		} else {
221 #ifdef CONFIG_X86_64
222 			ideal_nops = k8_nops;
223 #else
224 			ideal_nops = intel_nops;
225 #endif
226 		}
227 		break;
228 
229 	case X86_VENDOR_HYGON:
230 		ideal_nops = p6_nops;
231 		return;
232 
233 	case X86_VENDOR_AMD:
234 		if (boot_cpu_data.x86 > 0xf) {
235 			ideal_nops = p6_nops;
236 			return;
237 		}
238 
239 		/* fall through */
240 
241 	default:
242 #ifdef CONFIG_X86_64
243 		ideal_nops = k8_nops;
244 #else
245 		if (boot_cpu_has(X86_FEATURE_K8))
246 			ideal_nops = k8_nops;
247 		else if (boot_cpu_has(X86_FEATURE_K7))
248 			ideal_nops = k7_nops;
249 		else
250 			ideal_nops = intel_nops;
251 #endif
252 	}
253 }
254 
255 /* Use this to add nops to a buffer, then text_poke the whole buffer. */
add_nops(void * insns,unsigned int len)256 static void __init_or_module add_nops(void *insns, unsigned int len)
257 {
258 	while (len > 0) {
259 		unsigned int noplen = len;
260 		if (noplen > ASM_NOP_MAX)
261 			noplen = ASM_NOP_MAX;
262 		memcpy(insns, ideal_nops[noplen], noplen);
263 		insns += noplen;
264 		len -= noplen;
265 	}
266 }
267 
268 extern struct alt_instr __alt_instructions[], __alt_instructions_end[];
269 extern s32 __smp_locks[], __smp_locks_end[];
270 void text_poke_early(void *addr, const void *opcode, size_t len);
271 
272 /*
273  * Are we looking at a near JMP with a 1 or 4-byte displacement.
274  */
is_jmp(const u8 opcode)275 static inline bool is_jmp(const u8 opcode)
276 {
277 	return opcode == 0xeb || opcode == 0xe9;
278 }
279 
280 static void __init_or_module
recompute_jump(struct alt_instr * a,u8 * orig_insn,u8 * repl_insn,u8 * insn_buff)281 recompute_jump(struct alt_instr *a, u8 *orig_insn, u8 *repl_insn, u8 *insn_buff)
282 {
283 	u8 *next_rip, *tgt_rip;
284 	s32 n_dspl, o_dspl;
285 	int repl_len;
286 
287 	if (a->replacementlen != 5)
288 		return;
289 
290 	o_dspl = *(s32 *)(insn_buff + 1);
291 
292 	/* next_rip of the replacement JMP */
293 	next_rip = repl_insn + a->replacementlen;
294 	/* target rip of the replacement JMP */
295 	tgt_rip  = next_rip + o_dspl;
296 	n_dspl = tgt_rip - orig_insn;
297 
298 	DPRINTK("target RIP: %px, new_displ: 0x%x", tgt_rip, n_dspl);
299 
300 	if (tgt_rip - orig_insn >= 0) {
301 		if (n_dspl - 2 <= 127)
302 			goto two_byte_jmp;
303 		else
304 			goto five_byte_jmp;
305 	/* negative offset */
306 	} else {
307 		if (((n_dspl - 2) & 0xff) == (n_dspl - 2))
308 			goto two_byte_jmp;
309 		else
310 			goto five_byte_jmp;
311 	}
312 
313 two_byte_jmp:
314 	n_dspl -= 2;
315 
316 	insn_buff[0] = 0xeb;
317 	insn_buff[1] = (s8)n_dspl;
318 	add_nops(insn_buff + 2, 3);
319 
320 	repl_len = 2;
321 	goto done;
322 
323 five_byte_jmp:
324 	n_dspl -= 5;
325 
326 	insn_buff[0] = 0xe9;
327 	*(s32 *)&insn_buff[1] = n_dspl;
328 
329 	repl_len = 5;
330 
331 done:
332 
333 	DPRINTK("final displ: 0x%08x, JMP 0x%lx",
334 		n_dspl, (unsigned long)orig_insn + n_dspl + repl_len);
335 }
336 
337 /*
338  * "noinline" to cause control flow change and thus invalidate I$ and
339  * cause refetch after modification.
340  */
optimize_nops(struct alt_instr * a,u8 * instr)341 static void __init_or_module noinline optimize_nops(struct alt_instr *a, u8 *instr)
342 {
343 	unsigned long flags;
344 	int i;
345 
346 	for (i = 0; i < a->padlen; i++) {
347 		if (instr[i] != 0x90)
348 			return;
349 	}
350 
351 	local_irq_save(flags);
352 	add_nops(instr + (a->instrlen - a->padlen), a->padlen);
353 	local_irq_restore(flags);
354 
355 	DUMP_BYTES(instr, a->instrlen, "%px: [%d:%d) optimized NOPs: ",
356 		   instr, a->instrlen - a->padlen, a->padlen);
357 }
358 
359 /*
360  * Replace instructions with better alternatives for this CPU type. This runs
361  * before SMP is initialized to avoid SMP problems with self modifying code.
362  * This implies that asymmetric systems where APs have less capabilities than
363  * the boot processor are not handled. Tough. Make sure you disable such
364  * features by hand.
365  *
366  * Marked "noinline" to cause control flow change and thus insn cache
367  * to refetch changed I$ lines.
368  */
apply_alternatives(struct alt_instr * start,struct alt_instr * end)369 void __init_or_module noinline apply_alternatives(struct alt_instr *start,
370 						  struct alt_instr *end)
371 {
372 	struct alt_instr *a;
373 	u8 *instr, *replacement;
374 	u8 insn_buff[MAX_PATCH_LEN];
375 
376 	DPRINTK("alt table %px, -> %px", start, end);
377 	/*
378 	 * The scan order should be from start to end. A later scanned
379 	 * alternative code can overwrite previously scanned alternative code.
380 	 * Some kernel functions (e.g. memcpy, memset, etc) use this order to
381 	 * patch code.
382 	 *
383 	 * So be careful if you want to change the scan order to any other
384 	 * order.
385 	 */
386 	for (a = start; a < end; a++) {
387 		int insn_buff_sz = 0;
388 
389 		instr = (u8 *)&a->instr_offset + a->instr_offset;
390 		replacement = (u8 *)&a->repl_offset + a->repl_offset;
391 		BUG_ON(a->instrlen > sizeof(insn_buff));
392 		BUG_ON(a->cpuid >= (NCAPINTS + NBUGINTS) * 32);
393 		if (!boot_cpu_has(a->cpuid)) {
394 			if (a->padlen > 1)
395 				optimize_nops(a, instr);
396 
397 			continue;
398 		}
399 
400 		DPRINTK("feat: %d*32+%d, old: (%pS (%px) len: %d), repl: (%px, len: %d), pad: %d",
401 			a->cpuid >> 5,
402 			a->cpuid & 0x1f,
403 			instr, instr, a->instrlen,
404 			replacement, a->replacementlen, a->padlen);
405 
406 		DUMP_BYTES(instr, a->instrlen, "%px: old_insn: ", instr);
407 		DUMP_BYTES(replacement, a->replacementlen, "%px: rpl_insn: ", replacement);
408 
409 		memcpy(insn_buff, replacement, a->replacementlen);
410 		insn_buff_sz = a->replacementlen;
411 
412 		/*
413 		 * 0xe8 is a relative jump; fix the offset.
414 		 *
415 		 * Instruction length is checked before the opcode to avoid
416 		 * accessing uninitialized bytes for zero-length replacements.
417 		 */
418 		if (a->replacementlen == 5 && *insn_buff == 0xe8) {
419 			*(s32 *)(insn_buff + 1) += replacement - instr;
420 			DPRINTK("Fix CALL offset: 0x%x, CALL 0x%lx",
421 				*(s32 *)(insn_buff + 1),
422 				(unsigned long)instr + *(s32 *)(insn_buff + 1) + 5);
423 		}
424 
425 		if (a->replacementlen && is_jmp(replacement[0]))
426 			recompute_jump(a, instr, replacement, insn_buff);
427 
428 		if (a->instrlen > a->replacementlen) {
429 			add_nops(insn_buff + a->replacementlen,
430 				 a->instrlen - a->replacementlen);
431 			insn_buff_sz += a->instrlen - a->replacementlen;
432 		}
433 		DUMP_BYTES(insn_buff, insn_buff_sz, "%px: final_insn: ", instr);
434 
435 		text_poke_early(instr, insn_buff, insn_buff_sz);
436 	}
437 }
438 
439 #ifdef CONFIG_SMP
alternatives_smp_lock(const s32 * start,const s32 * end,u8 * text,u8 * text_end)440 static void alternatives_smp_lock(const s32 *start, const s32 *end,
441 				  u8 *text, u8 *text_end)
442 {
443 	const s32 *poff;
444 
445 	for (poff = start; poff < end; poff++) {
446 		u8 *ptr = (u8 *)poff + *poff;
447 
448 		if (!*poff || ptr < text || ptr >= text_end)
449 			continue;
450 		/* turn DS segment override prefix into lock prefix */
451 		if (*ptr == 0x3e)
452 			text_poke(ptr, ((unsigned char []){0xf0}), 1);
453 	}
454 }
455 
alternatives_smp_unlock(const s32 * start,const s32 * end,u8 * text,u8 * text_end)456 static void alternatives_smp_unlock(const s32 *start, const s32 *end,
457 				    u8 *text, u8 *text_end)
458 {
459 	const s32 *poff;
460 
461 	for (poff = start; poff < end; poff++) {
462 		u8 *ptr = (u8 *)poff + *poff;
463 
464 		if (!*poff || ptr < text || ptr >= text_end)
465 			continue;
466 		/* turn lock prefix into DS segment override prefix */
467 		if (*ptr == 0xf0)
468 			text_poke(ptr, ((unsigned char []){0x3E}), 1);
469 	}
470 }
471 
472 struct smp_alt_module {
473 	/* what is this ??? */
474 	struct module	*mod;
475 	char		*name;
476 
477 	/* ptrs to lock prefixes */
478 	const s32	*locks;
479 	const s32	*locks_end;
480 
481 	/* .text segment, needed to avoid patching init code ;) */
482 	u8		*text;
483 	u8		*text_end;
484 
485 	struct list_head next;
486 };
487 static LIST_HEAD(smp_alt_modules);
488 static bool uniproc_patched = false;	/* protected by text_mutex */
489 
alternatives_smp_module_add(struct module * mod,char * name,void * locks,void * locks_end,void * text,void * text_end)490 void __init_or_module alternatives_smp_module_add(struct module *mod,
491 						  char *name,
492 						  void *locks, void *locks_end,
493 						  void *text,  void *text_end)
494 {
495 	struct smp_alt_module *smp;
496 
497 	mutex_lock(&text_mutex);
498 	if (!uniproc_patched)
499 		goto unlock;
500 
501 	if (num_possible_cpus() == 1)
502 		/* Don't bother remembering, we'll never have to undo it. */
503 		goto smp_unlock;
504 
505 	smp = kzalloc(sizeof(*smp), GFP_KERNEL);
506 	if (NULL == smp)
507 		/* we'll run the (safe but slow) SMP code then ... */
508 		goto unlock;
509 
510 	smp->mod	= mod;
511 	smp->name	= name;
512 	smp->locks	= locks;
513 	smp->locks_end	= locks_end;
514 	smp->text	= text;
515 	smp->text_end	= text_end;
516 	DPRINTK("locks %p -> %p, text %p -> %p, name %s\n",
517 		smp->locks, smp->locks_end,
518 		smp->text, smp->text_end, smp->name);
519 
520 	list_add_tail(&smp->next, &smp_alt_modules);
521 smp_unlock:
522 	alternatives_smp_unlock(locks, locks_end, text, text_end);
523 unlock:
524 	mutex_unlock(&text_mutex);
525 }
526 
alternatives_smp_module_del(struct module * mod)527 void __init_or_module alternatives_smp_module_del(struct module *mod)
528 {
529 	struct smp_alt_module *item;
530 
531 	mutex_lock(&text_mutex);
532 	list_for_each_entry(item, &smp_alt_modules, next) {
533 		if (mod != item->mod)
534 			continue;
535 		list_del(&item->next);
536 		kfree(item);
537 		break;
538 	}
539 	mutex_unlock(&text_mutex);
540 }
541 
alternatives_enable_smp(void)542 void alternatives_enable_smp(void)
543 {
544 	struct smp_alt_module *mod;
545 
546 	/* Why bother if there are no other CPUs? */
547 	BUG_ON(num_possible_cpus() == 1);
548 
549 	mutex_lock(&text_mutex);
550 
551 	if (uniproc_patched) {
552 		pr_info("switching to SMP code\n");
553 		BUG_ON(num_online_cpus() != 1);
554 		clear_cpu_cap(&boot_cpu_data, X86_FEATURE_UP);
555 		clear_cpu_cap(&cpu_data(0), X86_FEATURE_UP);
556 		list_for_each_entry(mod, &smp_alt_modules, next)
557 			alternatives_smp_lock(mod->locks, mod->locks_end,
558 					      mod->text, mod->text_end);
559 		uniproc_patched = false;
560 	}
561 	mutex_unlock(&text_mutex);
562 }
563 
564 /*
565  * Return 1 if the address range is reserved for SMP-alternatives.
566  * Must hold text_mutex.
567  */
alternatives_text_reserved(void * start,void * end)568 int alternatives_text_reserved(void *start, void *end)
569 {
570 	struct smp_alt_module *mod;
571 	const s32 *poff;
572 	u8 *text_start = start;
573 	u8 *text_end = end;
574 
575 	lockdep_assert_held(&text_mutex);
576 
577 	list_for_each_entry(mod, &smp_alt_modules, next) {
578 		if (mod->text > text_end || mod->text_end < text_start)
579 			continue;
580 		for (poff = mod->locks; poff < mod->locks_end; poff++) {
581 			const u8 *ptr = (const u8 *)poff + *poff;
582 
583 			if (text_start <= ptr && text_end > ptr)
584 				return 1;
585 		}
586 	}
587 
588 	return 0;
589 }
590 #endif /* CONFIG_SMP */
591 
592 #ifdef CONFIG_PARAVIRT
apply_paravirt(struct paravirt_patch_site * start,struct paravirt_patch_site * end)593 void __init_or_module apply_paravirt(struct paravirt_patch_site *start,
594 				     struct paravirt_patch_site *end)
595 {
596 	struct paravirt_patch_site *p;
597 	char insn_buff[MAX_PATCH_LEN];
598 
599 	for (p = start; p < end; p++) {
600 		unsigned int used;
601 
602 		BUG_ON(p->len > MAX_PATCH_LEN);
603 		/* prep the buffer with the original instructions */
604 		memcpy(insn_buff, p->instr, p->len);
605 		used = pv_ops.init.patch(p->type, insn_buff, (unsigned long)p->instr, p->len);
606 
607 		BUG_ON(used > p->len);
608 
609 		/* Pad the rest with nops */
610 		add_nops(insn_buff + used, p->len - used);
611 		text_poke_early(p->instr, insn_buff, p->len);
612 	}
613 }
614 extern struct paravirt_patch_site __start_parainstructions[],
615 	__stop_parainstructions[];
616 #endif	/* CONFIG_PARAVIRT */
617 
618 /*
619  * Self-test for the INT3 based CALL emulation code.
620  *
621  * This exercises int3_emulate_call() to make sure INT3 pt_regs are set up
622  * properly and that there is a stack gap between the INT3 frame and the
623  * previous context. Without this gap doing a virtual PUSH on the interrupted
624  * stack would corrupt the INT3 IRET frame.
625  *
626  * See entry_{32,64}.S for more details.
627  */
int3_magic(unsigned int * ptr)628 static void __init __no_sanitize_address notrace int3_magic(unsigned int *ptr)
629 {
630 	*ptr = 1;
631 }
632 
633 extern __initdata unsigned long int3_selftest_ip; /* defined in asm below */
634 
635 static int __init
int3_exception_notify(struct notifier_block * self,unsigned long val,void * data)636 int3_exception_notify(struct notifier_block *self, unsigned long val, void *data)
637 {
638 	struct die_args *args = data;
639 	struct pt_regs *regs = args->regs;
640 
641 	if (!regs || user_mode(regs))
642 		return NOTIFY_DONE;
643 
644 	if (val != DIE_INT3)
645 		return NOTIFY_DONE;
646 
647 	if (regs->ip - INT3_INSN_SIZE != int3_selftest_ip)
648 		return NOTIFY_DONE;
649 
650 	int3_emulate_call(regs, (unsigned long)&int3_magic);
651 	return NOTIFY_STOP;
652 }
653 
int3_selftest(void)654 static void __init int3_selftest(void)
655 {
656 	static __initdata struct notifier_block int3_exception_nb = {
657 		.notifier_call	= int3_exception_notify,
658 		.priority	= INT_MAX-1, /* last */
659 	};
660 	unsigned int val = 0;
661 
662 	BUG_ON(register_die_notifier(&int3_exception_nb));
663 
664 	/*
665 	 * Basically: int3_magic(&val); but really complicated :-)
666 	 *
667 	 * Stick the address of the INT3 instruction into int3_selftest_ip,
668 	 * then trigger the INT3, padded with NOPs to match a CALL instruction
669 	 * length.
670 	 */
671 	asm volatile ("1: int3; nop; nop; nop; nop\n\t"
672 		      ".pushsection .init.data,\"aw\"\n\t"
673 		      ".align " __ASM_SEL(4, 8) "\n\t"
674 		      ".type int3_selftest_ip, @object\n\t"
675 		      ".size int3_selftest_ip, " __ASM_SEL(4, 8) "\n\t"
676 		      "int3_selftest_ip:\n\t"
677 		      __ASM_SEL(.long, .quad) " 1b\n\t"
678 		      ".popsection\n\t"
679 		      : ASM_CALL_CONSTRAINT
680 		      : __ASM_SEL_RAW(a, D) (&val)
681 		      : "memory");
682 
683 	BUG_ON(val != 1);
684 
685 	unregister_die_notifier(&int3_exception_nb);
686 }
687 
alternative_instructions(void)688 void __init alternative_instructions(void)
689 {
690 	int3_selftest();
691 
692 	/*
693 	 * The patching is not fully atomic, so try to avoid local
694 	 * interruptions that might execute the to be patched code.
695 	 * Other CPUs are not running.
696 	 */
697 	stop_nmi();
698 
699 	/*
700 	 * Don't stop machine check exceptions while patching.
701 	 * MCEs only happen when something got corrupted and in this
702 	 * case we must do something about the corruption.
703 	 * Ignoring it is worse than an unlikely patching race.
704 	 * Also machine checks tend to be broadcast and if one CPU
705 	 * goes into machine check the others follow quickly, so we don't
706 	 * expect a machine check to cause undue problems during to code
707 	 * patching.
708 	 */
709 
710 	apply_alternatives(__alt_instructions, __alt_instructions_end);
711 
712 #ifdef CONFIG_SMP
713 	/* Patch to UP if other cpus not imminent. */
714 	if (!noreplace_smp && (num_present_cpus() == 1 || setup_max_cpus <= 1)) {
715 		uniproc_patched = true;
716 		alternatives_smp_module_add(NULL, "core kernel",
717 					    __smp_locks, __smp_locks_end,
718 					    _text, _etext);
719 	}
720 
721 	if (!uniproc_patched || num_possible_cpus() == 1) {
722 		free_init_pages("SMP alternatives",
723 				(unsigned long)__smp_locks,
724 				(unsigned long)__smp_locks_end);
725 	}
726 #endif
727 
728 	apply_paravirt(__parainstructions, __parainstructions_end);
729 
730 	restart_nmi();
731 	alternatives_patched = 1;
732 }
733 
734 /**
735  * text_poke_early - Update instructions on a live kernel at boot time
736  * @addr: address to modify
737  * @opcode: source of the copy
738  * @len: length to copy
739  *
740  * When you use this code to patch more than one byte of an instruction
741  * you need to make sure that other CPUs cannot execute this code in parallel.
742  * Also no thread must be currently preempted in the middle of these
743  * instructions. And on the local CPU you need to be protected against NMI or
744  * MCE handlers seeing an inconsistent instruction while you patch.
745  */
text_poke_early(void * addr,const void * opcode,size_t len)746 void __init_or_module text_poke_early(void *addr, const void *opcode,
747 				      size_t len)
748 {
749 	unsigned long flags;
750 
751 	if (boot_cpu_has(X86_FEATURE_NX) &&
752 	    is_module_text_address((unsigned long)addr)) {
753 		/*
754 		 * Modules text is marked initially as non-executable, so the
755 		 * code cannot be running and speculative code-fetches are
756 		 * prevented. Just change the code.
757 		 */
758 		memcpy(addr, opcode, len);
759 	} else {
760 		local_irq_save(flags);
761 		memcpy(addr, opcode, len);
762 		local_irq_restore(flags);
763 		sync_core();
764 
765 		/*
766 		 * Could also do a CLFLUSH here to speed up CPU recovery; but
767 		 * that causes hangs on some VIA CPUs.
768 		 */
769 	}
770 }
771 
772 __ro_after_init struct mm_struct *poking_mm;
773 __ro_after_init unsigned long poking_addr;
774 
__text_poke(void * addr,const void * opcode,size_t len)775 static void *__text_poke(void *addr, const void *opcode, size_t len)
776 {
777 	bool cross_page_boundary = offset_in_page(addr) + len > PAGE_SIZE;
778 	struct page *pages[2] = {NULL};
779 	temp_mm_state_t prev;
780 	unsigned long flags;
781 	pte_t pte, *ptep;
782 	spinlock_t *ptl;
783 	pgprot_t pgprot;
784 
785 	/*
786 	 * While boot memory allocator is running we cannot use struct pages as
787 	 * they are not yet initialized. There is no way to recover.
788 	 */
789 	BUG_ON(!after_bootmem);
790 
791 	if (!core_kernel_text((unsigned long)addr)) {
792 		pages[0] = vmalloc_to_page(addr);
793 		if (cross_page_boundary)
794 			pages[1] = vmalloc_to_page(addr + PAGE_SIZE);
795 	} else {
796 		pages[0] = virt_to_page(addr);
797 		WARN_ON(!PageReserved(pages[0]));
798 		if (cross_page_boundary)
799 			pages[1] = virt_to_page(addr + PAGE_SIZE);
800 	}
801 	/*
802 	 * If something went wrong, crash and burn since recovery paths are not
803 	 * implemented.
804 	 */
805 	BUG_ON(!pages[0] || (cross_page_boundary && !pages[1]));
806 
807 	local_irq_save(flags);
808 
809 	/*
810 	 * Map the page without the global bit, as TLB flushing is done with
811 	 * flush_tlb_mm_range(), which is intended for non-global PTEs.
812 	 */
813 	pgprot = __pgprot(pgprot_val(PAGE_KERNEL) & ~_PAGE_GLOBAL);
814 
815 	/*
816 	 * The lock is not really needed, but this allows to avoid open-coding.
817 	 */
818 	ptep = get_locked_pte(poking_mm, poking_addr, &ptl);
819 
820 	/*
821 	 * This must not fail; preallocated in poking_init().
822 	 */
823 	VM_BUG_ON(!ptep);
824 
825 	pte = mk_pte(pages[0], pgprot);
826 	set_pte_at(poking_mm, poking_addr, ptep, pte);
827 
828 	if (cross_page_boundary) {
829 		pte = mk_pte(pages[1], pgprot);
830 		set_pte_at(poking_mm, poking_addr + PAGE_SIZE, ptep + 1, pte);
831 	}
832 
833 	/*
834 	 * Loading the temporary mm behaves as a compiler barrier, which
835 	 * guarantees that the PTE will be set at the time memcpy() is done.
836 	 */
837 	prev = use_temporary_mm(poking_mm);
838 
839 	kasan_disable_current();
840 	memcpy((u8 *)poking_addr + offset_in_page(addr), opcode, len);
841 	kasan_enable_current();
842 
843 	/*
844 	 * Ensure that the PTE is only cleared after the instructions of memcpy
845 	 * were issued by using a compiler barrier.
846 	 */
847 	barrier();
848 
849 	pte_clear(poking_mm, poking_addr, ptep);
850 	if (cross_page_boundary)
851 		pte_clear(poking_mm, poking_addr + PAGE_SIZE, ptep + 1);
852 
853 	/*
854 	 * Loading the previous page-table hierarchy requires a serializing
855 	 * instruction that already allows the core to see the updated version.
856 	 * Xen-PV is assumed to serialize execution in a similar manner.
857 	 */
858 	unuse_temporary_mm(prev);
859 
860 	/*
861 	 * Flushing the TLB might involve IPIs, which would require enabled
862 	 * IRQs, but not if the mm is not used, as it is in this point.
863 	 */
864 	flush_tlb_mm_range(poking_mm, poking_addr, poking_addr +
865 			   (cross_page_boundary ? 2 : 1) * PAGE_SIZE,
866 			   PAGE_SHIFT, false);
867 
868 	/*
869 	 * If the text does not match what we just wrote then something is
870 	 * fundamentally screwy; there's nothing we can really do about that.
871 	 */
872 	BUG_ON(memcmp(addr, opcode, len));
873 
874 	pte_unmap_unlock(ptep, ptl);
875 	local_irq_restore(flags);
876 	return addr;
877 }
878 
879 /**
880  * text_poke - Update instructions on a live kernel
881  * @addr: address to modify
882  * @opcode: source of the copy
883  * @len: length to copy
884  *
885  * Only atomic text poke/set should be allowed when not doing early patching.
886  * It means the size must be writable atomically and the address must be aligned
887  * in a way that permits an atomic write. It also makes sure we fit on a single
888  * page.
889  *
890  * Note that the caller must ensure that if the modified code is part of a
891  * module, the module would not be removed during poking. This can be achieved
892  * by registering a module notifier, and ordering module removal and patching
893  * trough a mutex.
894  */
text_poke(void * addr,const void * opcode,size_t len)895 void *text_poke(void *addr, const void *opcode, size_t len)
896 {
897 	lockdep_assert_held(&text_mutex);
898 
899 	return __text_poke(addr, opcode, len);
900 }
901 
902 /**
903  * text_poke_kgdb - Update instructions on a live kernel by kgdb
904  * @addr: address to modify
905  * @opcode: source of the copy
906  * @len: length to copy
907  *
908  * Only atomic text poke/set should be allowed when not doing early patching.
909  * It means the size must be writable atomically and the address must be aligned
910  * in a way that permits an atomic write. It also makes sure we fit on a single
911  * page.
912  *
913  * Context: should only be used by kgdb, which ensures no other core is running,
914  *	    despite the fact it does not hold the text_mutex.
915  */
text_poke_kgdb(void * addr,const void * opcode,size_t len)916 void *text_poke_kgdb(void *addr, const void *opcode, size_t len)
917 {
918 	return __text_poke(addr, opcode, len);
919 }
920 
do_sync_core(void * info)921 static void do_sync_core(void *info)
922 {
923 	sync_core();
924 }
925 
926 static struct bp_patching_desc {
927 	struct text_poke_loc *vec;
928 	int nr_entries;
929 } bp_patching;
930 
patch_cmp(const void * key,const void * elt)931 static int patch_cmp(const void *key, const void *elt)
932 {
933 	struct text_poke_loc *tp = (struct text_poke_loc *) elt;
934 
935 	if (key < tp->addr)
936 		return -1;
937 	if (key > tp->addr)
938 		return 1;
939 	return 0;
940 }
941 NOKPROBE_SYMBOL(patch_cmp);
942 
poke_int3_handler(struct pt_regs * regs)943 int poke_int3_handler(struct pt_regs *regs)
944 {
945 	struct text_poke_loc *tp;
946 	unsigned char int3 = 0xcc;
947 	void *ip;
948 
949 	/*
950 	 * Having observed our INT3 instruction, we now must observe
951 	 * bp_patching.nr_entries.
952 	 *
953 	 * 	nr_entries != 0			INT3
954 	 * 	WMB				RMB
955 	 * 	write INT3			if (nr_entries)
956 	 *
957 	 * Idem for other elements in bp_patching.
958 	 */
959 	smp_rmb();
960 
961 	if (likely(!bp_patching.nr_entries))
962 		return 0;
963 
964 	if (user_mode(regs))
965 		return 0;
966 
967 	/*
968 	 * Discount the sizeof(int3). See text_poke_bp_batch().
969 	 */
970 	ip = (void *) regs->ip - sizeof(int3);
971 
972 	/*
973 	 * Skip the binary search if there is a single member in the vector.
974 	 */
975 	if (unlikely(bp_patching.nr_entries > 1)) {
976 		tp = bsearch(ip, bp_patching.vec, bp_patching.nr_entries,
977 			     sizeof(struct text_poke_loc),
978 			     patch_cmp);
979 		if (!tp)
980 			return 0;
981 	} else {
982 		tp = bp_patching.vec;
983 		if (tp->addr != ip)
984 			return 0;
985 	}
986 
987 	/* set up the specified breakpoint detour */
988 	regs->ip = (unsigned long) tp->detour;
989 
990 	return 1;
991 }
992 NOKPROBE_SYMBOL(poke_int3_handler);
993 
994 /**
995  * text_poke_bp_batch() -- update instructions on live kernel on SMP
996  * @tp:			vector of instructions to patch
997  * @nr_entries:		number of entries in the vector
998  *
999  * Modify multi-byte instruction by using int3 breakpoint on SMP.
1000  * We completely avoid stop_machine() here, and achieve the
1001  * synchronization using int3 breakpoint.
1002  *
1003  * The way it is done:
1004  * 	- For each entry in the vector:
1005  *		- add a int3 trap to the address that will be patched
1006  *	- sync cores
1007  *	- For each entry in the vector:
1008  *		- update all but the first byte of the patched range
1009  *	- sync cores
1010  *	- For each entry in the vector:
1011  *		- replace the first byte (int3) by the first byte of
1012  *		  replacing opcode
1013  *	- sync cores
1014  */
text_poke_bp_batch(struct text_poke_loc * tp,unsigned int nr_entries)1015 void text_poke_bp_batch(struct text_poke_loc *tp, unsigned int nr_entries)
1016 {
1017 	int patched_all_but_first = 0;
1018 	unsigned char int3 = 0xcc;
1019 	unsigned int i;
1020 
1021 	lockdep_assert_held(&text_mutex);
1022 
1023 	bp_patching.vec = tp;
1024 	bp_patching.nr_entries = nr_entries;
1025 
1026 	/*
1027 	 * Corresponding read barrier in int3 notifier for making sure the
1028 	 * nr_entries and handler are correctly ordered wrt. patching.
1029 	 */
1030 	smp_wmb();
1031 
1032 	/*
1033 	 * First step: add a int3 trap to the address that will be patched.
1034 	 */
1035 	for (i = 0; i < nr_entries; i++)
1036 		text_poke(tp[i].addr, &int3, sizeof(int3));
1037 
1038 	on_each_cpu(do_sync_core, NULL, 1);
1039 
1040 	/*
1041 	 * Second step: update all but the first byte of the patched range.
1042 	 */
1043 	for (i = 0; i < nr_entries; i++) {
1044 		if (tp[i].len - sizeof(int3) > 0) {
1045 			text_poke((char *)tp[i].addr + sizeof(int3),
1046 				  (const char *)tp[i].opcode + sizeof(int3),
1047 				  tp[i].len - sizeof(int3));
1048 			patched_all_but_first++;
1049 		}
1050 	}
1051 
1052 	if (patched_all_but_first) {
1053 		/*
1054 		 * According to Intel, this core syncing is very likely
1055 		 * not necessary and we'd be safe even without it. But
1056 		 * better safe than sorry (plus there's not only Intel).
1057 		 */
1058 		on_each_cpu(do_sync_core, NULL, 1);
1059 	}
1060 
1061 	/*
1062 	 * Third step: replace the first byte (int3) by the first byte of
1063 	 * replacing opcode.
1064 	 */
1065 	for (i = 0; i < nr_entries; i++)
1066 		text_poke(tp[i].addr, tp[i].opcode, sizeof(int3));
1067 
1068 	on_each_cpu(do_sync_core, NULL, 1);
1069 	/*
1070 	 * sync_core() implies an smp_mb() and orders this store against
1071 	 * the writing of the new instruction.
1072 	 */
1073 	bp_patching.vec = NULL;
1074 	bp_patching.nr_entries = 0;
1075 }
1076 
1077 /**
1078  * text_poke_bp() -- update instructions on live kernel on SMP
1079  * @addr:	address to patch
1080  * @opcode:	opcode of new instruction
1081  * @len:	length to copy
1082  * @handler:	address to jump to when the temporary breakpoint is hit
1083  *
1084  * Update a single instruction with the vector in the stack, avoiding
1085  * dynamically allocated memory. This function should be used when it is
1086  * not possible to allocate memory.
1087  */
text_poke_bp(void * addr,const void * opcode,size_t len,void * handler)1088 void text_poke_bp(void *addr, const void *opcode, size_t len, void *handler)
1089 {
1090 	struct text_poke_loc tp = {
1091 		.detour = handler,
1092 		.addr = addr,
1093 		.len = len,
1094 	};
1095 
1096 	if (len > POKE_MAX_OPCODE_SIZE) {
1097 		WARN_ONCE(1, "len is larger than %d\n", POKE_MAX_OPCODE_SIZE);
1098 		return;
1099 	}
1100 
1101 	memcpy((void *)tp.opcode, opcode, len);
1102 
1103 	text_poke_bp_batch(&tp, 1);
1104 }
1105