Searched full:lpc (Results 1 – 22 of 22) sorted by relevance
| /Documentation/devicetree/bindings/mfd/ |
| D | aspeed-lpc.txt | 2 Device tree bindings for the Aspeed Low Pin Count (LPC) Bus Controller 5 The LPC bus is a means to bridge a host CPU to a number of low-bandwidth 7 primary use case of the Aspeed LPC controller is as a slave on the bus 11 The LPC controller is represented as a multi-function device to account for the 14 "basically compatible with the [LPC registers from the] popular BMC controller 22 * An LPC Host Controller: Manages LPC functions such as host vs slave mode, the 23 physical properties of some LPC pins, configuration of serial IRQs, and 24 APB-to-LPC bridging amonst other functions. 26 * An LPC Host Interface Controller: Manages functions exposed to the host such 27 as LPC firmware hub cycles, configuration of the LPC-to-AHB mapping, UART [all …]
|
| D | cros-ec.txt | 6 The EC can be connect through various means (I2C, SPI, LPC, RPMSG) and the 36 Required properties (LPC): 37 - compatible: "google,cros-ec-lpc" 76 Example for LPC is not supplied as it is not yet implemented.
|
| /Documentation/devicetree/bindings/rtc/ |
| D | rtc-st-lpc.txt | 1 STMicroelectronics Low Power Controller (LPC) - RTC 4 LPC currently supports Watchdog OR Real Time Clock OR Clocksource 8 [See: ../timer/st,stih407-lpc for Clocksource options] 12 - compatible : Must be: "st,stih407-lpc" 13 - reg : LPC registers base address + size 14 - interrupts : LPC interrupt line number and associated flags 15 - clocks : Clock used by LPC device (See: ../clock/clock-bindings.txt) 16 - st,lpc-mode : The LPC can run either one of three modes: 23 lpc@fde05000 { 24 compatible = "st,stih407-lpc"; [all …]
|
| /Documentation/devicetree/bindings/timer/ |
| D | st,stih407-lpc | 1 STMicroelectronics Low Power Controller (LPC) - Clocksource 4 LPC currently supports Watchdog OR Real Time Clock OR Clocksource 8 [See: ../rtc/rtc-st-lpc.txt for RTC options] 12 - compatible : Must be: "st,stih407-lpc" 13 - reg : LPC registers base address + size 14 - interrupts : LPC interrupt line number and associated flags 15 - clocks : Clock used by LPC device (See: ../clock/clock-bindings.txt) 16 - st,lpc-mode : The LPC can run either one of three modes: 23 lpc@fde05000 { 24 compatible = "st,stih407-lpc"; [all …]
|
| /Documentation/devicetree/bindings/watchdog/ |
| D | st_lpc_wdt.txt | 1 STMicroelectronics Low Power Controller (LPC) - Watchdog 4 LPC currently supports Watchdog OR Real Time Clock OR Clocksource 7 [See: ../rtc/rtc-st-lpc.txt for RTC options] 8 [See: ../timer/st,stih407-lpc for Clocksource options] 12 - compatible : Should be: "st,stih407-lpc" 13 - reg : LPC registers base address + size 14 - interrupts : LPC interrupt line number and associated flags 15 - clocks : Clock used by LPC device (See: ../clock/clock-bindings.txt) 16 - st,lpc-mode : The LPC can run either one of three modes: 33 lpc@fde05000 { [all …]
|
| /Documentation/devicetree/bindings/arm/hisilicon/ |
| D | hisilicon-low-pin-count.txt | 2 Hisilicon Hip06 SoCs implement a Low Pin Count (LPC) controller, which 6 LPC device node. 10 (a) "hisilicon,hip06-lpc" 11 (b) "hisilicon,hip07-lpc" 14 - reg: base memory range where the LPC register set is mapped. 23 compatible = "hisilicon,hip06-lpc";
|
| /Documentation/devicetree/bindings/net/ |
| D | lpc-eth.txt | 4 - compatible: Should be "nxp,lpc-eth" 16 compatible = "nxp,lpc-eth";
|
| /Documentation/ABI/stable/ |
| D | sysfs-driver-aspeed-vuart | 5 will appear on the host <-> BMC LPC bus. 13 the UART will appear on the host <-> BMC LPC bus.
|
| /Documentation/devicetree/bindings/pinctrl/ |
| D | aspeed,ast2500-pinctrl.yaml | 104 lpc: lpc@1e789000 { 105 compatible = "aspeed,ast2500-lpc", "simple-mfd"; 112 lpc_host: lpc-host@80 { 113 compatible = "aspeed,ast2500-lpc-host", "simple-mfd", "syscon";
|
| D | aspeed,ast2600-pinctrl.yaml | 42 LPC, LPCHC, LPCPD, LPCPME, LPCSMI, LSIRQ, MACLINK1, MACLINK2, 69 I3C3, I3C4, I3C5, I3C6, JTAGM, LHPD, LHSIRQ, LPC, LPCHC, LPCPD,
|
| D | nuvoton,npcm7xx-pinctrl.txt | 153 spi3quad, spi3cs2, spi3cs3, spi0cs1, lpc, lpcclk, espi, lkgpo0, lkgpo1,
|
| /Documentation/devicetree/bindings/ipmi/ |
| D | aspeed-kcs-bmc.txt | 12 - kcs_chan : The LPC channel number in the controller
|
| D | npcm7xx-kcs-bmc.txt | 16 compatible = "nuvoton,npcm750-lpc-kcs", "simple-mfd", "syscon";
|
| /Documentation/devicetree/bindings/security/tpm/ |
| D | tpm_tis_mmio.txt | 5 this interface will be implemented over Intel's LPC bus.
|
| /Documentation/ |
| D | DMA-ISA-LPC.txt | 2 DMA with ISA and LPC devices 8 controller. Even though ISA is more or less dead today the LPC bus
|
| /Documentation/devicetree/bindings/clock/ |
| D | lpc1850-ccu.txt | 36 specific LPC part. Check the user manual for your specific part.
|
| D | lpc1850-cgu.txt | 42 specific LPC part. Base clocks are numbered from 0 to 27.
|
| /Documentation/i2c/busses/ |
| D | i2c-sis630.rst | 52 LPC Controller (rev 36)
|
| /Documentation/devicetree/bindings/iio/frequency/ |
| D | adf4350.txt | 74 lo_pll0_rx_adf4351: adf4351-rx-lpc@4 {
|
| /Documentation/hwmon/ |
| D | it87.rst | 183 All the chips supported by this driver are LPC Super-I/O chips, accessed 184 through the LPC bus (ISA-like I/O ports). The IT8712F additionally has an
|
| D | dme1737.rst | 52 Include non-standard LPC addresses 0x162e and 0x164e
|
| /Documentation/devicetree/bindings/clock/st/ |
| D | st,flexgen.txt | 109 "clk-dss-lpc",
|