Searched full:misses (Results 1 – 25 of 28) sorted by relevance
12
| /Documentation/devicetree/bindings/arc/ |
| D | archs-pct.txt | 4 CPU and cache events like cache misses and hits. Like conventional PCT there
|
| D | pct.txt | 4 CPU and cache events like cache misses and hits. Like conventional PCT there
|
| /Documentation/devicetree/bindings/perf/ |
| D | nds32v3-pmu.txt | 3 NDS32 core have a PMU for counting cpu and cache events like cache misses.
|
| /Documentation/ABI/testing/ |
| D | sysfs-bus-event_source-devices-events | 2 /sys/devices/cpu/events/branch-misses 4 /sys/devices/cpu/events/cache-misses
|
| D | sysfs-block-bcache | 35 For backing devices: integer number of cache misses.
|
| /Documentation/virtual/ |
| D | guest-halt-polling.txt | 54 be increased from 10000, to avoid misses during the initial
|
| /Documentation/admin-guide/device-mapper/ |
| D | cache.rst | 240 <#read hits> <#read misses> <#write hits> <#write misses> 257 #read misses Number of times a READ bio has been mapped 261 #write misses Number of times a WRITE bio has been
|
| /Documentation/devicetree/bindings/arm/ |
| D | pmu.yaml | 14 ARM cores often have a PMU for counting cpu and cache events like cache misses
|
| /Documentation/admin-guide/ |
| D | bcache.rst | 360 - Traffic's still going to the spindle/still getting cache misses 378 - Still getting cache misses, of the same data 381 the way cache coherency is handled for cache misses. If a btree node is full, 492 Hits and misses are counted per individual IO as bcache sees them; a 496 Hits and misses for IO that is intended to skip the cache are still counted, 502 since the synchronization for cache misses was rewritten)
|
| /Documentation/ |
| D | static-keys.txt | 307 5,569,188 branch-misses # 2.67% of all branches ( +- 0.54% ) 324 4,884,119 branch-misses # 2.36% of all branches ( +- 0.85% ) 329 'branch-misses'. This is where we would expect to get the most savings, since
|
| D | DMA-attributes.txt | 118 - You know that the penalty of TLB misses while accessing the
|
| /Documentation/hwmon/ |
| D | lm63.rst | 51 capabilities added. It misses some of the LM86 features though:
|
| /Documentation/admin-guide/pm/ |
| D | cpuidle.rst | 368 by the ``CPUIdle`` driver: ``hits``, ``misses`` and ``early_hits``. 370 The ``hits`` and ``misses`` metrics measure the likelihood that a given idle 381 length and the observed idle duration). In turn, the ``misses`` metric is 395 to the sleep length. Then, the ``hits`` and ``misses`` metrics of that idle 398 duration after CPU wakeup). If the ``misses`` one is greater, the governor 406 ``misses`` and ``early_hits`` metrics.]
|
| /Documentation/arm/ |
| D | tcm.rst | 53 timing and cannot wait for cache misses.
|
| /Documentation/admin-guide/mm/ |
| D | transhuge.rst | 43 memory in turn reducing the number of TLB misses. With 389 from reduced TLB misses.
|
| D | concepts.rst | 75 TLB misses.
|
| /Documentation/RCU/ |
| D | rculist_nulls.txt | 47 And note the traditional hlist_for_each_entry_rcu() misses this smp_rmb() :
|
| D | whatisRCU.txt | 102 and communications cache misses that are so expensive on present-day
|
| /Documentation/vm/ |
| D | numa.rst | 43 [cache misses] to be to "local" memory--memory on the same cell, if any--or
|
| /Documentation/x86/ |
| D | resctrl_ui.rst | 563 hits and misses. 580 residency (cache hits and misses) measurement captured in the 584 residency (cache hits and misses) measurement captured in the 624 Example of cache hits/misses debugging 628 and misses using the platform's precision counters.
|
| D | pti.rst | 93 TLB misses after a context switch. The actual loss of
|
| /Documentation/process/ |
| D | 1.Intro.rst | 223 more development after its release. This argument misses the value of
|
| /Documentation/timers/ |
| D | no_hz.rst | 304 and TLB misses can be reduced (and in some cases eliminated) by
|
| /Documentation/virt/kvm/ |
| D | timekeeping.txt | 414 inactive, the P-state may be raised temporarily to service cache misses from
|
| /Documentation/driver-api/ |
| D | uio-howto.rst | 342 loss of data if your userspace program misses an interrupt.
|
12