Home
last modified time | relevance | path

Searched refs:DP_TP_CTL_LINK_TRAIN_PAT1 (Results 1 – 3 of 3) sorted by relevance

/drivers/gpu/drm/i915/display/
Dintel_ddi.c1113 DP_TP_CTL_LINK_TRAIN_PAT1 | in hsw_fdi_link_train()
1175 temp |= DP_TP_CTL_LINK_TRAIN_PAT1; in hsw_fdi_link_train()
3335 val |= DP_TP_CTL_LINK_TRAIN_PAT1; in intel_disable_ddi_buf()
3774 val |= DP_TP_CTL_LINK_TRAIN_PAT1; in intel_ddi_prepare_link_retrain()
3783 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE; in intel_ddi_prepare_link_retrain()
Dintel_dp.c3332 temp |= DP_TP_CTL_LINK_TRAIN_PAT1; in _intel_dp_set_link_train()
/drivers/gpu/drm/i915/
Di915_reg.h9447 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8) macro