Home
last modified time | relevance | path

Searched refs:mode (Results 1 – 25 of 3149) sorted by relevance

12345678910>>...126

/drivers/gpu/drm/selftests/
Dtest-drm_cmdline_parser.c22 struct drm_cmdline_mode mode = { }; in drm_cmdline_test_force_e_only() local
26 &mode)); in drm_cmdline_test_force_e_only()
27 FAIL_ON(mode.specified); in drm_cmdline_test_force_e_only()
28 FAIL_ON(mode.refresh_specified); in drm_cmdline_test_force_e_only()
29 FAIL_ON(mode.bpp_specified); in drm_cmdline_test_force_e_only()
31 FAIL_ON(mode.rb); in drm_cmdline_test_force_e_only()
32 FAIL_ON(mode.cvt); in drm_cmdline_test_force_e_only()
33 FAIL_ON(mode.interlace); in drm_cmdline_test_force_e_only()
34 FAIL_ON(mode.margins); in drm_cmdline_test_force_e_only()
35 FAIL_ON(mode.force != DRM_FORCE_ON); in drm_cmdline_test_force_e_only()
[all …]
/drivers/gpu/drm/gma500/
Dmdfld_tmd_vid.c37 struct drm_display_mode *mode; in tmd_vid_get_config_mode() local
42 mode = kzalloc(sizeof(*mode), GFP_KERNEL); in tmd_vid_get_config_mode()
43 if (!mode) in tmd_vid_get_config_mode()
47 mode->hdisplay = (ti->hactive_hi << 8) | ti->hactive_lo; in tmd_vid_get_config_mode()
48 mode->vdisplay = (ti->vactive_hi << 8) | ti->vactive_lo; in tmd_vid_get_config_mode()
49 mode->hsync_start = mode->hdisplay + \ in tmd_vid_get_config_mode()
52 mode->hsync_end = mode->hsync_start + \ in tmd_vid_get_config_mode()
55 mode->htotal = mode->hdisplay + ((ti->hblank_hi << 8) | \ in tmd_vid_get_config_mode()
57 mode->vsync_start = \ in tmd_vid_get_config_mode()
58 mode->vdisplay + ((ti->vsync_offset_hi << 8) | \ in tmd_vid_get_config_mode()
[all …]
Dmdfld_tpo_vid.c32 struct drm_display_mode *mode; in tpo_vid_get_config_mode() local
34 mode = kzalloc(sizeof(*mode), GFP_KERNEL); in tpo_vid_get_config_mode()
35 if (!mode) in tpo_vid_get_config_mode()
38 mode->hdisplay = 864; in tpo_vid_get_config_mode()
39 mode->vdisplay = 480; in tpo_vid_get_config_mode()
40 mode->hsync_start = 873; in tpo_vid_get_config_mode()
41 mode->hsync_end = 876; in tpo_vid_get_config_mode()
42 mode->htotal = 887; in tpo_vid_get_config_mode()
43 mode->vsync_start = 487; in tpo_vid_get_config_mode()
44 mode->vsync_end = 490; in tpo_vid_get_config_mode()
[all …]
Doaktrail_lvds.c66 static void oaktrail_lvds_dpms(struct drm_encoder *encoder, int mode) in oaktrail_lvds_dpms() argument
71 if (mode == DRM_MODE_DPMS_ON) in oaktrail_lvds_dpms()
80 struct drm_display_mode *mode, in oaktrail_lvds_mode_set() argument
131 if ((mode->vdisplay != adjusted_mode->crtc_vdisplay) || in oaktrail_lvds_mode_set()
132 (mode->hdisplay != adjusted_mode->crtc_hdisplay)) { in oaktrail_lvds_mode_set()
133 if ((adjusted_mode->crtc_hdisplay * mode->vdisplay) == in oaktrail_lvds_mode_set()
134 (mode->hdisplay * adjusted_mode->crtc_vdisplay)) in oaktrail_lvds_mode_set()
137 mode->vdisplay) > (mode->hdisplay * in oaktrail_lvds_mode_set()
214 struct drm_display_mode *mode = NULL; in oaktrail_lvds_get_configuration_mode() local
222 mode = kzalloc(sizeof(*mode), GFP_KERNEL); in oaktrail_lvds_get_configuration_mode()
[all …]
/drivers/net/wireless/ath/ath5k/
Deeprom.c41 unsigned int mode) in ath5k_eeprom_bin2freq() argument
48 if (mode == AR5K_EEPROM_MODE_11A) { in ath5k_eeprom_bin2freq()
190 unsigned int mode) in ath5k_eeprom_read_ants() argument
198 ee->ee_switch_settling[mode] = (val >> 8) & 0x7f; in ath5k_eeprom_read_ants()
199 ee->ee_atn_tx_rx[mode] = (val >> 2) & 0x3f; in ath5k_eeprom_read_ants()
200 ee->ee_ant_control[mode][i] = (val << 4) & 0x3f; in ath5k_eeprom_read_ants()
203 ee->ee_ant_control[mode][i++] |= (val >> 12) & 0xf; in ath5k_eeprom_read_ants()
204 ee->ee_ant_control[mode][i++] = (val >> 6) & 0x3f; in ath5k_eeprom_read_ants()
205 ee->ee_ant_control[mode][i++] = val & 0x3f; in ath5k_eeprom_read_ants()
208 ee->ee_ant_control[mode][i++] = (val >> 10) & 0x3f; in ath5k_eeprom_read_ants()
[all …]
/drivers/gpu/drm/
Ddrm_modes.c54 void drm_mode_debug_printmodeline(const struct drm_display_mode *mode) in drm_mode_debug_printmodeline() argument
56 DRM_DEBUG_KMS("Modeline " DRM_MODE_FMT "\n", DRM_MODE_ARG(mode)); in drm_mode_debug_printmodeline()
89 void drm_mode_destroy(struct drm_device *dev, struct drm_display_mode *mode) in drm_mode_destroy() argument
91 if (!mode) in drm_mode_destroy()
94 kfree(mode); in drm_mode_destroy()
108 struct drm_display_mode *mode) in drm_mode_probed_add() argument
112 list_add_tail(&mode->head, &connector->probed_modes); in drm_mode_probed_add()
739 void drm_mode_set_name(struct drm_display_mode *mode) in drm_mode_set_name() argument
741 bool interlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE); in drm_mode_set_name()
743 snprintf(mode->name, DRM_DISPLAY_MODE_LEN, "%dx%d%s", in drm_mode_set_name()
[all …]
Ddrm_probe_helper.c70 drm_mode_validate_flag(const struct drm_display_mode *mode, in drm_mode_validate_flag() argument
73 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) && in drm_mode_validate_flag()
77 if ((mode->flags & DRM_MODE_FLAG_DBLSCAN) && in drm_mode_validate_flag()
81 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) && in drm_mode_validate_flag()
89 drm_mode_validate_pipeline(struct drm_display_mode *mode, in drm_mode_validate_pipeline() argument
98 ret = drm_connector_mode_valid(connector, mode); in drm_mode_validate_pipeline()
106 ret = drm_encoder_mode_valid(encoder, mode); in drm_mode_validate_pipeline()
115 ret = drm_bridge_mode_valid(encoder->bridge, mode); in drm_mode_validate_pipeline()
126 ret = drm_crtc_mode_valid(crtc, mode); in drm_mode_validate_pipeline()
142 struct drm_display_mode *mode; in drm_helper_probe_add_cmdline_mode() local
[all …]
/drivers/gpu/ipu-v3/
Dipu-di.c205 u32 h_total = sig->mode.hactive + sig->mode.hsync_len + in ipu_di_sync_config_interlaced()
206 sig->mode.hback_porch + sig->mode.hfront_porch; in ipu_di_sync_config_interlaced()
207 u32 v_total = sig->mode.vactive + sig->mode.vsync_len + in ipu_di_sync_config_interlaced()
208 sig->mode.vback_porch + sig->mode.vfront_porch; in ipu_di_sync_config_interlaced()
220 .cnt_down = sig->mode.hsync_len * 2, in ipu_di_sync_config_interlaced()
227 .cnt_down = sig->mode.vsync_len * 2, in ipu_di_sync_config_interlaced()
240 .offset_count = (sig->mode.vsync_len + in ipu_di_sync_config_interlaced()
241 sig->mode.vback_porch) / 2, in ipu_di_sync_config_interlaced()
243 .repeat_count = sig->mode.vactive / 2, in ipu_di_sync_config_interlaced()
248 .offset_count = sig->mode.hsync_len + in ipu_di_sync_config_interlaced()
[all …]
/drivers/gpu/drm/nouveau/nvkm/subdev/pci/
Dagp.c31 int mode; member
59 u32 mode = nvkm_pci_rd32(pci, 0x004c); in nvkm_agp_preinit() local
66 if ((mode | pci->agp.mode) & PCI_AGP_COMMAND_FW) { in nvkm_agp_preinit()
67 mode = pci->agp.mode & ~PCI_AGP_COMMAND_FW; in nvkm_agp_preinit()
68 agp_enable(pci->agp.bridge, mode); in nvkm_agp_preinit()
92 agp_enable(pci->agp.bridge, pci->agp.mode); in nvkm_agp_init()
110 int mode = -1; in nvkm_agp_ctor() local
120 mode = 0; in nvkm_agp_ctor()
122 mode = nvkm_longopt(device->cfgopt, "NvAGP", mode); in nvkm_agp_ctor()
132 pci->agp.mode = info.mode; in nvkm_agp_ctor()
[all …]
/drivers/video/fbdev/core/
Dmodedb.c543 const struct fb_videomode *mode, unsigned int bpp) in fb_try_mode() argument
548 mode->name ? mode->name : "noname", in fb_try_mode()
549 mode->xres, mode->yres, bpp, mode->refresh); in fb_try_mode()
550 var->xres = mode->xres; in fb_try_mode()
551 var->yres = mode->yres; in fb_try_mode()
552 var->xres_virtual = mode->xres; in fb_try_mode()
553 var->yres_virtual = mode->yres; in fb_try_mode()
558 var->pixclock = mode->pixclock; in fb_try_mode()
559 var->left_margin = mode->left_margin; in fb_try_mode()
560 var->right_margin = mode->right_margin; in fb_try_mode()
[all …]
Dfbmon.c382 struct fb_videomode *mode) in calc_mode_timings() argument
393 mode->xres = xres; in calc_mode_timings()
394 mode->yres = yres; in calc_mode_timings()
395 mode->pixclock = var->pixclock; in calc_mode_timings()
396 mode->refresh = refresh; in calc_mode_timings()
397 mode->left_margin = var->left_margin; in calc_mode_timings()
398 mode->right_margin = var->right_margin; in calc_mode_timings()
399 mode->upper_margin = var->upper_margin; in calc_mode_timings()
400 mode->lower_margin = var->lower_margin; in calc_mode_timings()
401 mode->hsync_len = var->hsync_len; in calc_mode_timings()
[all …]
/drivers/gpu/drm/nouveau/nvkm/subdev/i2c/
Dpad.c27 nvkm_i2c_pad_mode_locked(struct nvkm_i2c_pad *pad, enum nvkm_i2c_pad_mode mode) in nvkm_i2c_pad_mode_locked() argument
29 PAD_TRACE(pad, "-> %s", (mode == NVKM_I2C_PAD_AUX) ? "aux" : in nvkm_i2c_pad_mode_locked()
30 (mode == NVKM_I2C_PAD_I2C) ? "i2c" : "off"); in nvkm_i2c_pad_mode_locked()
31 if (pad->func->mode) in nvkm_i2c_pad_mode_locked()
32 pad->func->mode(pad, mode); in nvkm_i2c_pad_mode_locked()
36 nvkm_i2c_pad_mode(struct nvkm_i2c_pad *pad, enum nvkm_i2c_pad_mode mode) in nvkm_i2c_pad_mode() argument
38 PAD_TRACE(pad, "mode %d", mode); in nvkm_i2c_pad_mode()
40 nvkm_i2c_pad_mode_locked(pad, mode); in nvkm_i2c_pad_mode()
41 pad->mode = mode; in nvkm_i2c_pad_mode()
49 if (pad->mode == NVKM_I2C_PAD_OFF) in nvkm_i2c_pad_release()
[all …]
/drivers/video/fbdev/
Dmacmodes.c142 const struct fb_videomode *mode; member
223 const struct fb_videomode *mode = NULL; in mac_vmode_to_var() local
228 mode = map->mode; in mac_vmode_to_var()
231 if (!mode) in mac_vmode_to_var()
271 var->xres = mode->xres; in mac_vmode_to_var()
272 var->yres = mode->yres; in mac_vmode_to_var()
273 var->xres_virtual = mode->xres; in mac_vmode_to_var()
274 var->yres_virtual = mode->yres; in mac_vmode_to_var()
277 var->pixclock = mode->pixclock; in mac_vmode_to_var()
278 var->left_margin = mode->left_margin; in mac_vmode_to_var()
[all …]
/drivers/phy/hisilicon/
Dphy-histb-combphy.c49 struct histb_combphy_mode mode; member
73 static int is_mode_fixed(struct histb_combphy_mode *mode) in is_mode_fixed() argument
75 return (mode->fixed != PHY_NONE) ? true : false; in is_mode_fixed()
80 struct histb_combphy_mode *mode = &priv->mode; in histb_combphy_set_mode() local
84 if (is_mode_fixed(mode)) in histb_combphy_set_mode()
87 switch (mode->select) { in histb_combphy_set_mode()
101 return regmap_update_bits(syscon, mode->reg, mode->mask, in histb_combphy_set_mode()
102 hw_sel << mode->shift); in histb_combphy_set_mode()
168 struct histb_combphy_mode *mode = &priv->mode; in histb_combphy_xlate() local
175 mode->select = args->args[0]; in histb_combphy_xlate()
[all …]
/drivers/ide/
Dide-xfer-mode.c28 const char *ide_xfer_verbose(u8 mode) in ide_xfer_verbose() argument
31 u8 i = mode & 0xf; in ide_xfer_verbose()
33 if (mode >= XFER_UDMA_0 && mode <= XFER_UDMA_7) in ide_xfer_verbose()
35 else if (mode >= XFER_MW_DMA_0 && mode <= XFER_MW_DMA_4) in ide_xfer_verbose()
37 else if (mode >= XFER_SW_DMA_0 && mode <= XFER_SW_DMA_2) in ide_xfer_verbose()
39 else if (mode >= XFER_PIO_0 && mode <= XFER_PIO_6) in ide_xfer_verbose()
41 else if (mode == XFER_PIO_SLOW) in ide_xfer_verbose()
123 int ide_set_pio_mode(ide_drive_t *drive, const u8 mode) in ide_set_pio_mode() argument
139 drive->pio_mode = mode; in ide_set_pio_mode()
145 if (ide_config_drive_speed(drive, mode)) in ide_set_pio_mode()
[all …]
/drivers/hid/
Dhid-saitek.c33 int mode; member
50 ssc->mode = -1; in saitek_probe()
100 int mode = -1; in saitek_raw_event() local
102 mode = 0; in saitek_raw_event()
104 mode = 1; in saitek_raw_event()
106 mode = 2; in saitek_raw_event()
111 if (mode != ssc->mode) { in saitek_raw_event()
112 hid_dbg(hdev, "entered mode %d\n", mode); in saitek_raw_event()
113 if (ssc->mode != -1) { in saitek_raw_event()
117 ssc->mode = mode; in saitek_raw_event()
[all …]
/drivers/gpu/drm/msm/disp/mdp4/
Dmdp4_dsi_encoder.c40 struct drm_display_mode *mode, in mdp4_dsi_encoder_mode_set() argument
48 mode = adjusted_mode; in mdp4_dsi_encoder_mode_set()
50 DBG("set mode: " DRM_MODE_FMT, DRM_MODE_ARG(mode)); in mdp4_dsi_encoder_mode_set()
53 if (mode->flags & DRM_MODE_FLAG_NHSYNC) in mdp4_dsi_encoder_mode_set()
55 if (mode->flags & DRM_MODE_FLAG_NVSYNC) in mdp4_dsi_encoder_mode_set()
61 hsync_start_x = (mode->htotal - mode->hsync_start); in mdp4_dsi_encoder_mode_set()
62 hsync_end_x = mode->htotal - (mode->hsync_start - mode->hdisplay) - 1; in mdp4_dsi_encoder_mode_set()
64 vsync_period = mode->vtotal * mode->htotal; in mdp4_dsi_encoder_mode_set()
65 vsync_len = (mode->vsync_end - mode->vsync_start) * mode->htotal; in mdp4_dsi_encoder_mode_set()
66 display_v_start = (mode->vtotal - mode->vsync_start) * mode->htotal + dsi_hsync_skew; in mdp4_dsi_encoder_mode_set()
[all …]
/drivers/net/ethernet/ibm/emac/
Dzmii.c45 static inline int zmii_valid_mode(int mode) in zmii_valid_mode() argument
47 return mode == PHY_INTERFACE_MODE_MII || in zmii_valid_mode()
48 mode == PHY_INTERFACE_MODE_RMII || in zmii_valid_mode()
49 mode == PHY_INTERFACE_MODE_SMII || in zmii_valid_mode()
50 mode == PHY_INTERFACE_MODE_NA; in zmii_valid_mode()
53 static inline const char *zmii_mode_name(int mode) in zmii_mode_name() argument
55 switch (mode) { in zmii_mode_name()
67 static inline u32 zmii_mode_mask(int mode, int input) in zmii_mode_mask() argument
69 switch (mode) { in zmii_mode_mask()
81 int zmii_attach(struct platform_device *ofdev, int input, int *mode) in zmii_attach() argument
[all …]
/drivers/gpu/drm/sti/
Dsti_vtg.c160 const struct drm_display_mode *mode) in vtg_set_output_window() argument
166 u32 xstart = sti_vtg_get_pixel_number(*mode, 0); in vtg_set_output_window()
167 u32 ystart = sti_vtg_get_line_number(*mode, 0); in vtg_set_output_window()
168 u32 xstop = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1); in vtg_set_output_window()
169 u32 ystop = sti_vtg_get_line_number(*mode, mode->vdisplay - 1); in vtg_set_output_window()
187 const struct drm_display_mode *mode) in vtg_set_hsync_vsync_pos() argument
193 clocksperline = mode->htotal; in vtg_set_hsync_vsync_pos()
197 stop = mode->hsync_end - mode->hsync_start; in vtg_set_hsync_vsync_pos()
218 fallsync_top += mode->vsync_end - mode->vsync_start; in vtg_set_hsync_vsync_pos()
223 risesync_top = mode->vtotal; in vtg_set_hsync_vsync_pos()
[all …]
/drivers/gpu/drm/radeon/
Dradeon_agp.c135 struct drm_agp_mode mode; in radeon_agp_init() local
164 mode.mode = info.mode; in radeon_agp_init()
169 agp_status = (RREG32(RADEON_AGP_STATUS) | RADEON_AGPv3_MODE) & mode.mode; in radeon_agp_init()
171 agp_status = mode.mode; in radeon_agp_init()
214 mode.mode &= ~RADEON_AGP_MODE_MASK; in radeon_agp_init()
218 mode.mode |= RADEON_AGPv3_8X_MODE; in radeon_agp_init()
222 mode.mode |= RADEON_AGPv3_4X_MODE; in radeon_agp_init()
228 mode.mode |= RADEON_AGP_4X_MODE; in radeon_agp_init()
231 mode.mode |= RADEON_AGP_2X_MODE; in radeon_agp_init()
235 mode.mode |= RADEON_AGP_1X_MODE; in radeon_agp_init()
[all …]
/drivers/gpu/drm/msm/disp/dpu1/
Ddpu_encoder_phys_vid.c40 const struct drm_display_mode *mode, in drm_mode_to_intf_timing_params() argument
45 if ((mode->htotal < mode->hsync_end) in drm_mode_to_intf_timing_params()
46 || (mode->hsync_start < mode->hdisplay) in drm_mode_to_intf_timing_params()
47 || (mode->vtotal < mode->vsync_end) in drm_mode_to_intf_timing_params()
48 || (mode->vsync_start < mode->vdisplay) in drm_mode_to_intf_timing_params()
49 || (mode->hsync_end < mode->hsync_start) in drm_mode_to_intf_timing_params()
50 || (mode->vsync_end < mode->vsync_start)) { in drm_mode_to_intf_timing_params()
53 mode->hsync_start, mode->hsync_end, in drm_mode_to_intf_timing_params()
54 mode->htotal, mode->hdisplay); in drm_mode_to_intf_timing_params()
56 mode->vsync_start, mode->vsync_end, in drm_mode_to_intf_timing_params()
[all …]
/drivers/parport/
Dieee1284.c226 switch (port->ieee1284.mode) { in parport_ieee1284_terminate()
304 port->ieee1284.mode = IEEE1284_MODE_COMPAT; in parport_ieee1284_terminate()
327 int parport_negotiate (struct parport *port, int mode) in parport_negotiate() argument
330 if (mode == IEEE1284_MODE_COMPAT) in parport_negotiate()
335 int m = mode & ~IEEE1284_ADDR; in parport_negotiate()
342 if (port->ieee1284.mode == mode) in parport_negotiate()
346 if ((port->ieee1284.mode & ~IEEE1284_ADDR) == (mode & ~IEEE1284_ADDR)){ in parport_negotiate()
347 port->ieee1284.mode = mode; in parport_negotiate()
352 if (port->ieee1284.mode != IEEE1284_MODE_COMPAT) in parport_negotiate()
355 if (mode == IEEE1284_MODE_COMPAT) in parport_negotiate()
[all …]
/drivers/gpu/drm/shmobile/
Dshmob_drm_crtc.c65 const struct drm_display_mode *mode = &crtc->mode; in shmob_drm_crtc_setup_geometry() local
69 | ((mode->flags & DRM_MODE_FLAG_PVSYNC) ? 0 : LDMT1R_VPOL) in shmob_drm_crtc_setup_geometry()
70 | ((mode->flags & DRM_MODE_FLAG_PHSYNC) ? 0 : LDMT1R_HPOL) in shmob_drm_crtc_setup_geometry()
96 value = ((mode->hdisplay / 8) << 16) /* HDCN */ in shmob_drm_crtc_setup_geometry()
97 | (mode->htotal / 8); /* HTCN */ in shmob_drm_crtc_setup_geometry()
100 value = (((mode->hsync_end - mode->hsync_start) / 8) << 16) /* HSYNW */ in shmob_drm_crtc_setup_geometry()
101 | (mode->hsync_start / 8); /* HSYNP */ in shmob_drm_crtc_setup_geometry()
104 value = ((mode->hdisplay & 7) << 24) | ((mode->htotal & 7) << 16) in shmob_drm_crtc_setup_geometry()
105 | (((mode->hsync_end - mode->hsync_start) & 7) << 8) in shmob_drm_crtc_setup_geometry()
106 | (mode->hsync_start & 7); in shmob_drm_crtc_setup_geometry()
[all …]
/drivers/gpu/drm/msm/disp/mdp5/
Dmdp5_encoder.c94 struct drm_display_mode *mode, in mdp5_vid_encoder_mode_set() argument
108 mode = adjusted_mode; in mdp5_vid_encoder_mode_set()
110 DBG("set mode: " DRM_MODE_FMT, DRM_MODE_ARG(mode)); in mdp5_vid_encoder_mode_set()
116 if (mode->flags & DRM_MODE_FLAG_NHSYNC) in mdp5_vid_encoder_mode_set()
118 if (mode->flags & DRM_MODE_FLAG_NVSYNC) in mdp5_vid_encoder_mode_set()
147 hsync_start_x = (mode->htotal - mode->hsync_start); in mdp5_vid_encoder_mode_set()
148 hsync_end_x = mode->htotal - (mode->hsync_start - mode->hdisplay) - 1; in mdp5_vid_encoder_mode_set()
150 vsync_period = mode->vtotal * mode->htotal; in mdp5_vid_encoder_mode_set()
151 vsync_len = (mode->vsync_end - mode->vsync_start) * mode->htotal; in mdp5_vid_encoder_mode_set()
152 display_v_start = (mode->vtotal - mode->vsync_start) * mode->htotal + dtv_hsync_skew; in mdp5_vid_encoder_mode_set()
[all …]
/drivers/net/ethernet/brocade/bna/
Dbna.h114 #define is_xxx_enable(mode, bitmask, xxx) ((bitmask & xxx) && (mode & xxx)) argument
116 #define is_xxx_disable(mode, bitmask, xxx) ((bitmask & xxx) && !(mode & xxx)) argument
118 #define xxx_enable(mode, bitmask, xxx) \ argument
121 mode |= xxx; \
124 #define xxx_disable(mode, bitmask, xxx) \ argument
127 mode &= ~xxx; \
130 #define xxx_inactive(mode, bitmask, xxx) \ argument
133 mode &= ~xxx; \
136 #define is_promisc_enable(mode, bitmask) \ argument
137 is_xxx_enable(mode, bitmask, BNA_RXMODE_PROMISC)
[all …]

12345678910>>...126