1 /*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * based on nouveau_prime.c
23 *
24 * Authors: Alex Deucher
25 */
26
27 /**
28 * DOC: PRIME Buffer Sharing
29 *
30 * The following callback implementations are used for :ref:`sharing GEM buffer
31 * objects between different devices via PRIME <prime_buffer_sharing>`.
32 */
33
34 #include "amdgpu.h"
35 #include "amdgpu_display.h"
36 #include "amdgpu_gem.h"
37 #include "amdgpu_dma_buf.h"
38 #include "amdgpu_xgmi.h"
39 #include <drm/amdgpu_drm.h>
40 #include <linux/dma-buf.h>
41 #include <linux/dma-fence-array.h>
42 #include <linux/pci-p2pdma.h>
43
44 /**
45 * amdgpu_gem_prime_vmap - &dma_buf_ops.vmap implementation
46 * @obj: GEM BO
47 *
48 * Sets up an in-kernel virtual mapping of the BO's memory.
49 *
50 * Returns:
51 * The virtual address of the mapping or an error pointer.
52 */
amdgpu_gem_prime_vmap(struct drm_gem_object * obj)53 void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj)
54 {
55 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
56 int ret;
57
58 ret = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages,
59 &bo->dma_buf_vmap);
60 if (ret)
61 return ERR_PTR(ret);
62
63 return bo->dma_buf_vmap.virtual;
64 }
65
66 /**
67 * amdgpu_gem_prime_vunmap - &dma_buf_ops.vunmap implementation
68 * @obj: GEM BO
69 * @vaddr: Virtual address (unused)
70 *
71 * Tears down the in-kernel virtual mapping of the BO's memory.
72 */
amdgpu_gem_prime_vunmap(struct drm_gem_object * obj,void * vaddr)73 void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr)
74 {
75 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
76
77 ttm_bo_kunmap(&bo->dma_buf_vmap);
78 }
79
80 /**
81 * amdgpu_gem_prime_mmap - &drm_driver.gem_prime_mmap implementation
82 * @obj: GEM BO
83 * @vma: Virtual memory area
84 *
85 * Sets up a userspace mapping of the BO's memory in the given
86 * virtual memory area.
87 *
88 * Returns:
89 * 0 on success or a negative error code on failure.
90 */
amdgpu_gem_prime_mmap(struct drm_gem_object * obj,struct vm_area_struct * vma)91 int amdgpu_gem_prime_mmap(struct drm_gem_object *obj,
92 struct vm_area_struct *vma)
93 {
94 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
95 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
96 unsigned asize = amdgpu_bo_size(bo);
97 int ret;
98
99 if (!vma->vm_file)
100 return -ENODEV;
101
102 if (adev == NULL)
103 return -ENODEV;
104
105 /* Check for valid size. */
106 if (asize < vma->vm_end - vma->vm_start)
107 return -EINVAL;
108
109 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
110 (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
111 return -EPERM;
112 }
113 vma->vm_pgoff += amdgpu_bo_mmap_offset(bo) >> PAGE_SHIFT;
114
115 /* prime mmap does not need to check access, so allow here */
116 ret = drm_vma_node_allow(&obj->vma_node, vma->vm_file->private_data);
117 if (ret)
118 return ret;
119
120 ret = ttm_bo_mmap(vma->vm_file, vma, &adev->mman.bdev);
121 drm_vma_node_revoke(&obj->vma_node, vma->vm_file->private_data);
122
123 return ret;
124 }
125
126 static int
__dma_resv_make_exclusive(struct dma_resv * obj)127 __dma_resv_make_exclusive(struct dma_resv *obj)
128 {
129 struct dma_fence **fences;
130 unsigned int count;
131 int r;
132
133 if (!dma_resv_get_list(obj)) /* no shared fences to convert */
134 return 0;
135
136 r = dma_resv_get_fences_rcu(obj, NULL, &count, &fences);
137 if (r)
138 return r;
139
140 if (count == 0) {
141 /* Now that was unexpected. */
142 } else if (count == 1) {
143 dma_resv_add_excl_fence(obj, fences[0]);
144 dma_fence_put(fences[0]);
145 kfree(fences);
146 } else {
147 struct dma_fence_array *array;
148
149 array = dma_fence_array_create(count, fences,
150 dma_fence_context_alloc(1), 0,
151 false);
152 if (!array)
153 goto err_fences_put;
154
155 dma_resv_add_excl_fence(obj, &array->base);
156 dma_fence_put(&array->base);
157 }
158
159 return 0;
160
161 err_fences_put:
162 while (count--)
163 dma_fence_put(fences[count]);
164 kfree(fences);
165 return -ENOMEM;
166 }
167
168 /**
169 * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation
170 *
171 * @dmabuf: DMA-buf where we attach to
172 * @attach: attachment to add
173 *
174 * Add the attachment as user to the exported DMA-buf.
175 */
amdgpu_dma_buf_attach(struct dma_buf * dmabuf,struct dma_buf_attachment * attach)176 static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf,
177 struct dma_buf_attachment *attach)
178 {
179 struct drm_gem_object *obj = dmabuf->priv;
180 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
181 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
182 int r;
183
184 if (pci_p2pdma_distance_many(adev->pdev, &attach->dev, 1, true) < 0)
185 attach->peer2peer = false;
186
187 if (attach->dev->driver == adev->dev->driver)
188 return 0;
189
190 r = amdgpu_bo_reserve(bo, false);
191 if (unlikely(r != 0))
192 return r;
193
194 /*
195 * We only create shared fences for internal use, but importers
196 * of the dmabuf rely on exclusive fences for implicitly
197 * tracking write hazards. As any of the current fences may
198 * correspond to a write, we need to convert all existing
199 * fences on the reservation object into a single exclusive
200 * fence.
201 */
202 r = __dma_resv_make_exclusive(bo->tbo.base.resv);
203 if (r)
204 return r;
205
206 bo->prime_shared_count++;
207 amdgpu_bo_unreserve(bo);
208 return 0;
209 }
210
211 /**
212 * amdgpu_dma_buf_detach - &dma_buf_ops.detach implementation
213 *
214 * @dmabuf: DMA-buf where we remove the attachment from
215 * @attach: the attachment to remove
216 *
217 * Called when an attachment is removed from the DMA-buf.
218 */
amdgpu_dma_buf_detach(struct dma_buf * dmabuf,struct dma_buf_attachment * attach)219 static void amdgpu_dma_buf_detach(struct dma_buf *dmabuf,
220 struct dma_buf_attachment *attach)
221 {
222 struct drm_gem_object *obj = dmabuf->priv;
223 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
224 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
225
226 if (attach->dev->driver != adev->dev->driver && bo->prime_shared_count)
227 bo->prime_shared_count--;
228 }
229
230 /**
231 * amdgpu_dma_buf_pin - &dma_buf_ops.pin implementation
232 *
233 * @attach: attachment to pin down
234 *
235 * Pin the BO which is backing the DMA-buf so that it can't move any more.
236 */
amdgpu_dma_buf_pin(struct dma_buf_attachment * attach)237 static int amdgpu_dma_buf_pin(struct dma_buf_attachment *attach)
238 {
239 struct drm_gem_object *obj = attach->dmabuf->priv;
240 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
241 int r;
242
243 /* pin buffer into GTT */
244 r = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
245 if (r)
246 return r;
247
248 if (bo->tbo.moving) {
249 r = dma_fence_wait(bo->tbo.moving, true);
250 if (r) {
251 amdgpu_bo_unpin(bo);
252 return r;
253 }
254 }
255 return 0;
256 }
257
258 /**
259 * amdgpu_dma_buf_unpin - &dma_buf_ops.unpin implementation
260 *
261 * @attach: attachment to unpin
262 *
263 * Unpin a previously pinned BO to make it movable again.
264 */
amdgpu_dma_buf_unpin(struct dma_buf_attachment * attach)265 static void amdgpu_dma_buf_unpin(struct dma_buf_attachment *attach)
266 {
267 struct drm_gem_object *obj = attach->dmabuf->priv;
268 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
269
270 amdgpu_bo_unpin(bo);
271 }
272
273 /**
274 * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation
275 * @attach: DMA-buf attachment
276 * @dir: DMA direction
277 *
278 * Makes sure that the shared DMA buffer can be accessed by the target device.
279 * For now, simply pins it to the GTT domain, where it should be accessible by
280 * all DMA devices.
281 *
282 * Returns:
283 * sg_table filled with the DMA addresses to use or ERR_PRT with negative error
284 * code.
285 */
amdgpu_dma_buf_map(struct dma_buf_attachment * attach,enum dma_data_direction dir)286 static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach,
287 enum dma_data_direction dir)
288 {
289 struct dma_buf *dma_buf = attach->dmabuf;
290 struct drm_gem_object *obj = dma_buf->priv;
291 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
292 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
293 struct sg_table *sgt;
294 long r;
295
296 if (!bo->pin_count) {
297 /* move buffer into GTT or VRAM */
298 struct ttm_operation_ctx ctx = { false, false };
299 unsigned domains = AMDGPU_GEM_DOMAIN_GTT;
300
301 if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM &&
302 attach->peer2peer) {
303 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
304 domains |= AMDGPU_GEM_DOMAIN_VRAM;
305 }
306 amdgpu_bo_placement_from_domain(bo, domains);
307 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
308 if (r)
309 return ERR_PTR(r);
310
311 } else if (!(amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type) &
312 AMDGPU_GEM_DOMAIN_GTT)) {
313 return ERR_PTR(-EBUSY);
314 }
315
316 switch (bo->tbo.mem.mem_type) {
317 case TTM_PL_TT:
318 sgt = drm_prime_pages_to_sg(obj->dev,
319 bo->tbo.ttm->pages,
320 bo->tbo.num_pages);
321 if (IS_ERR(sgt))
322 return sgt;
323
324 if (dma_map_sgtable(attach->dev, sgt, dir,
325 DMA_ATTR_SKIP_CPU_SYNC))
326 goto error_free;
327 break;
328
329 case TTM_PL_VRAM:
330 r = amdgpu_vram_mgr_alloc_sgt(adev, &bo->tbo.mem, attach->dev,
331 dir, &sgt);
332 if (r)
333 return ERR_PTR(r);
334 break;
335 default:
336 return ERR_PTR(-EINVAL);
337 }
338
339 return sgt;
340
341 error_free:
342 sg_free_table(sgt);
343 kfree(sgt);
344 return ERR_PTR(-EBUSY);
345 }
346
347 /**
348 * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation
349 * @attach: DMA-buf attachment
350 * @sgt: sg_table to unmap
351 * @dir: DMA direction
352 *
353 * This is called when a shared DMA buffer no longer needs to be accessible by
354 * another device. For now, simply unpins the buffer from GTT.
355 */
amdgpu_dma_buf_unmap(struct dma_buf_attachment * attach,struct sg_table * sgt,enum dma_data_direction dir)356 static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach,
357 struct sg_table *sgt,
358 enum dma_data_direction dir)
359 {
360 struct dma_buf *dma_buf = attach->dmabuf;
361 struct drm_gem_object *obj = dma_buf->priv;
362 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
363 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
364
365 if (sgt->sgl->page_link) {
366 dma_unmap_sgtable(attach->dev, sgt, dir, 0);
367 sg_free_table(sgt);
368 kfree(sgt);
369 } else {
370 amdgpu_vram_mgr_free_sgt(adev, attach->dev, dir, sgt);
371 }
372 }
373
374 /**
375 * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation
376 * @dma_buf: Shared DMA buffer
377 * @direction: Direction of DMA transfer
378 *
379 * This is called before CPU access to the shared DMA buffer's memory. If it's
380 * a read access, the buffer is moved to the GTT domain if possible, for optimal
381 * CPU read performance.
382 *
383 * Returns:
384 * 0 on success or a negative error code on failure.
385 */
amdgpu_dma_buf_begin_cpu_access(struct dma_buf * dma_buf,enum dma_data_direction direction)386 static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf,
387 enum dma_data_direction direction)
388 {
389 struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv);
390 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
391 struct ttm_operation_ctx ctx = { true, false };
392 u32 domain = amdgpu_display_supported_domains(adev, bo->flags);
393 int ret;
394 bool reads = (direction == DMA_BIDIRECTIONAL ||
395 direction == DMA_FROM_DEVICE);
396
397 if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT))
398 return 0;
399
400 /* move to gtt */
401 ret = amdgpu_bo_reserve(bo, false);
402 if (unlikely(ret != 0))
403 return ret;
404
405 if (!bo->pin_count && (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) {
406 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
407 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
408 }
409
410 amdgpu_bo_unreserve(bo);
411 return ret;
412 }
413
414 const struct dma_buf_ops amdgpu_dmabuf_ops = {
415 .attach = amdgpu_dma_buf_attach,
416 .detach = amdgpu_dma_buf_detach,
417 .pin = amdgpu_dma_buf_pin,
418 .unpin = amdgpu_dma_buf_unpin,
419 .map_dma_buf = amdgpu_dma_buf_map,
420 .unmap_dma_buf = amdgpu_dma_buf_unmap,
421 .release = drm_gem_dmabuf_release,
422 .begin_cpu_access = amdgpu_dma_buf_begin_cpu_access,
423 .mmap = drm_gem_dmabuf_mmap,
424 .vmap = drm_gem_dmabuf_vmap,
425 .vunmap = drm_gem_dmabuf_vunmap,
426 };
427
428 /**
429 * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation
430 * @gobj: GEM BO
431 * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR.
432 *
433 * The main work is done by the &drm_gem_prime_export helper.
434 *
435 * Returns:
436 * Shared DMA buffer representing the GEM BO from the given device.
437 */
amdgpu_gem_prime_export(struct drm_gem_object * gobj,int flags)438 struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj,
439 int flags)
440 {
441 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
442 struct dma_buf *buf;
443
444 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
445 bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
446 return ERR_PTR(-EPERM);
447
448 buf = drm_gem_prime_export(gobj, flags);
449 if (!IS_ERR(buf))
450 buf->ops = &amdgpu_dmabuf_ops;
451
452 return buf;
453 }
454
455 /**
456 * amdgpu_dma_buf_create_obj - create BO for DMA-buf import
457 *
458 * @dev: DRM device
459 * @dma_buf: DMA-buf
460 *
461 * Creates an empty SG BO for DMA-buf import.
462 *
463 * Returns:
464 * A new GEM BO of the given DRM device, representing the memory
465 * described by the given DMA-buf attachment and scatter/gather table.
466 */
467 static struct drm_gem_object *
amdgpu_dma_buf_create_obj(struct drm_device * dev,struct dma_buf * dma_buf)468 amdgpu_dma_buf_create_obj(struct drm_device *dev, struct dma_buf *dma_buf)
469 {
470 struct dma_resv *resv = dma_buf->resv;
471 struct amdgpu_device *adev = drm_to_adev(dev);
472 struct amdgpu_bo *bo;
473 struct amdgpu_bo_param bp;
474 struct drm_gem_object *gobj;
475 int ret;
476
477 memset(&bp, 0, sizeof(bp));
478 bp.size = dma_buf->size;
479 bp.byte_align = PAGE_SIZE;
480 bp.domain = AMDGPU_GEM_DOMAIN_CPU;
481 bp.flags = 0;
482 bp.type = ttm_bo_type_sg;
483 bp.resv = resv;
484 dma_resv_lock(resv, NULL);
485 ret = amdgpu_gem_object_create(adev, dma_buf->size, PAGE_SIZE,
486 AMDGPU_GEM_DOMAIN_CPU,
487 0, ttm_bo_type_sg, resv, &gobj);
488 if (ret)
489 goto error;
490
491 bo = gem_to_amdgpu_bo(gobj);
492 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
493 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
494 if (dma_buf->ops != &amdgpu_dmabuf_ops)
495 bo->prime_shared_count = 1;
496
497 dma_resv_unlock(resv);
498 return gobj;
499
500 error:
501 dma_resv_unlock(resv);
502 return ERR_PTR(ret);
503 }
504
505 /**
506 * amdgpu_dma_buf_move_notify - &attach.move_notify implementation
507 *
508 * @attach: the DMA-buf attachment
509 *
510 * Invalidate the DMA-buf attachment, making sure that the we re-create the
511 * mapping before the next use.
512 */
513 static void
amdgpu_dma_buf_move_notify(struct dma_buf_attachment * attach)514 amdgpu_dma_buf_move_notify(struct dma_buf_attachment *attach)
515 {
516 struct drm_gem_object *obj = attach->importer_priv;
517 struct ww_acquire_ctx *ticket = dma_resv_locking_ctx(obj->resv);
518 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
519 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
520 struct ttm_operation_ctx ctx = { false, false };
521 struct ttm_placement placement = {};
522 struct amdgpu_vm_bo_base *bo_base;
523 int r;
524
525 if (bo->tbo.mem.mem_type == TTM_PL_SYSTEM)
526 return;
527
528 r = ttm_bo_validate(&bo->tbo, &placement, &ctx);
529 if (r) {
530 DRM_ERROR("Failed to invalidate DMA-buf import (%d))\n", r);
531 return;
532 }
533
534 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
535 struct amdgpu_vm *vm = bo_base->vm;
536 struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
537
538 if (ticket) {
539 /* When we get an error here it means that somebody
540 * else is holding the VM lock and updating page tables
541 * So we can just continue here.
542 */
543 r = dma_resv_lock(resv, ticket);
544 if (r)
545 continue;
546
547 } else {
548 /* TODO: This is more problematic and we actually need
549 * to allow page tables updates without holding the
550 * lock.
551 */
552 if (!dma_resv_trylock(resv))
553 continue;
554 }
555
556 r = amdgpu_vm_clear_freed(adev, vm, NULL);
557 if (!r)
558 r = amdgpu_vm_handle_moved(adev, vm);
559
560 if (r && r != -EBUSY)
561 DRM_ERROR("Failed to invalidate VM page tables (%d))\n",
562 r);
563
564 dma_resv_unlock(resv);
565 }
566 }
567
568 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops = {
569 .allow_peer2peer = true,
570 .move_notify = amdgpu_dma_buf_move_notify
571 };
572
573 /**
574 * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation
575 * @dev: DRM device
576 * @dma_buf: Shared DMA buffer
577 *
578 * Import a dma_buf into a the driver and potentially create a new GEM object.
579 *
580 * Returns:
581 * GEM BO representing the shared DMA buffer for the given device.
582 */
amdgpu_gem_prime_import(struct drm_device * dev,struct dma_buf * dma_buf)583 struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
584 struct dma_buf *dma_buf)
585 {
586 struct dma_buf_attachment *attach;
587 struct drm_gem_object *obj;
588
589 if (dma_buf->ops == &amdgpu_dmabuf_ops) {
590 obj = dma_buf->priv;
591 if (obj->dev == dev) {
592 /*
593 * Importing dmabuf exported from out own gem increases
594 * refcount on gem itself instead of f_count of dmabuf.
595 */
596 drm_gem_object_get(obj);
597 return obj;
598 }
599 }
600
601 obj = amdgpu_dma_buf_create_obj(dev, dma_buf);
602 if (IS_ERR(obj))
603 return obj;
604
605 attach = dma_buf_dynamic_attach(dma_buf, dev->dev,
606 &amdgpu_dma_buf_attach_ops, obj);
607 if (IS_ERR(attach)) {
608 drm_gem_object_put(obj);
609 return ERR_CAST(attach);
610 }
611
612 get_dma_buf(dma_buf);
613 obj->import_attach = attach;
614 return obj;
615 }
616
617 /**
618 * amdgpu_dmabuf_is_xgmi_accessible - Check if xgmi available for P2P transfer
619 *
620 * @adev: amdgpu_device pointer of the importer
621 * @bo: amdgpu buffer object
622 *
623 * Returns:
624 * True if dmabuf accessible over xgmi, false otherwise.
625 */
amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device * adev,struct amdgpu_bo * bo)626 bool amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device *adev,
627 struct amdgpu_bo *bo)
628 {
629 struct drm_gem_object *obj = &bo->tbo.base;
630 struct drm_gem_object *gobj;
631
632 if (obj->import_attach) {
633 struct dma_buf *dma_buf = obj->import_attach->dmabuf;
634
635 if (dma_buf->ops != &amdgpu_dmabuf_ops)
636 /* No XGMI with non AMD GPUs */
637 return false;
638
639 gobj = dma_buf->priv;
640 bo = gem_to_amdgpu_bo(gobj);
641 }
642
643 if (amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
644 (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM))
645 return true;
646
647 return false;
648 }
649