• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 
29 /**
30  * DOC: Interrupt Handling
31  *
32  * Interrupts generated within GPU hardware raise interrupt requests that are
33  * passed to amdgpu IRQ handler which is responsible for detecting source and
34  * type of the interrupt and dispatching matching handlers. If handling an
35  * interrupt requires calling kernel functions that may sleep processing is
36  * dispatched to work handlers.
37  *
38  * If MSI functionality is not disabled by module parameter then MSI
39  * support will be enabled.
40  *
41  * For GPU interrupt sources that may be driven by another driver, IRQ domain
42  * support is used (with mapping between virtual and hardware IRQs).
43  */
44 
45 #include <linux/irq.h>
46 #include <linux/pci.h>
47 
48 #include <drm/drm_crtc_helper.h>
49 #include <drm/drm_irq.h>
50 #include <drm/drm_vblank.h>
51 #include <drm/amdgpu_drm.h>
52 #include "amdgpu.h"
53 #include "amdgpu_ih.h"
54 #include "atom.h"
55 #include "amdgpu_connectors.h"
56 #include "amdgpu_trace.h"
57 #include "amdgpu_amdkfd.h"
58 #include "amdgpu_ras.h"
59 
60 #include <linux/pm_runtime.h>
61 
62 #ifdef CONFIG_DRM_AMD_DC
63 #include "amdgpu_dm_irq.h"
64 #endif
65 
66 #define AMDGPU_WAIT_IDLE_TIMEOUT 200
67 
68 /**
69  * amdgpu_hotplug_work_func - work handler for display hotplug event
70  *
71  * @work: work struct pointer
72  *
73  * This is the hotplug event work handler (all ASICs).
74  * The work gets scheduled from the IRQ handler if there
75  * was a hotplug interrupt.  It walks through the connector table
76  * and calls hotplug handler for each connector. After this, it sends
77  * a DRM hotplug event to alert userspace.
78  *
79  * This design approach is required in order to defer hotplug event handling
80  * from the IRQ handler to a work handler because hotplug handler has to use
81  * mutexes which cannot be locked in an IRQ handler (since &mutex_lock may
82  * sleep).
83  */
amdgpu_hotplug_work_func(struct work_struct * work)84 static void amdgpu_hotplug_work_func(struct work_struct *work)
85 {
86 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
87 						  hotplug_work);
88 	struct drm_device *dev = adev_to_drm(adev);
89 	struct drm_mode_config *mode_config = &dev->mode_config;
90 	struct drm_connector *connector;
91 	struct drm_connector_list_iter iter;
92 
93 	mutex_lock(&mode_config->mutex);
94 	drm_connector_list_iter_begin(dev, &iter);
95 	drm_for_each_connector_iter(connector, &iter)
96 		amdgpu_connector_hotplug(connector);
97 	drm_connector_list_iter_end(&iter);
98 	mutex_unlock(&mode_config->mutex);
99 	/* Just fire off a uevent and let userspace tell us what to do */
100 	drm_helper_hpd_irq_event(dev);
101 }
102 
103 /**
104  * amdgpu_irq_disable_all - disable *all* interrupts
105  *
106  * @adev: amdgpu device pointer
107  *
108  * Disable all types of interrupts from all sources.
109  */
amdgpu_irq_disable_all(struct amdgpu_device * adev)110 void amdgpu_irq_disable_all(struct amdgpu_device *adev)
111 {
112 	unsigned long irqflags;
113 	unsigned i, j, k;
114 	int r;
115 
116 	spin_lock_irqsave(&adev->irq.lock, irqflags);
117 	for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) {
118 		if (!adev->irq.client[i].sources)
119 			continue;
120 
121 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
122 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
123 
124 			if (!src || !src->funcs->set || !src->num_types)
125 				continue;
126 
127 			for (k = 0; k < src->num_types; ++k) {
128 				atomic_set(&src->enabled_types[k], 0);
129 				r = src->funcs->set(adev, src, k,
130 						    AMDGPU_IRQ_STATE_DISABLE);
131 				if (r)
132 					DRM_ERROR("error disabling interrupt (%d)\n",
133 						  r);
134 			}
135 		}
136 	}
137 	spin_unlock_irqrestore(&adev->irq.lock, irqflags);
138 }
139 
140 /**
141  * amdgpu_irq_handler - IRQ handler
142  *
143  * @irq: IRQ number (unused)
144  * @arg: pointer to DRM device
145  *
146  * IRQ handler for amdgpu driver (all ASICs).
147  *
148  * Returns:
149  * result of handling the IRQ, as defined by &irqreturn_t
150  */
amdgpu_irq_handler(int irq,void * arg)151 irqreturn_t amdgpu_irq_handler(int irq, void *arg)
152 {
153 	struct drm_device *dev = (struct drm_device *) arg;
154 	struct amdgpu_device *adev = drm_to_adev(dev);
155 	irqreturn_t ret;
156 
157 	ret = amdgpu_ih_process(adev, &adev->irq.ih);
158 	if (ret == IRQ_HANDLED)
159 		pm_runtime_mark_last_busy(dev->dev);
160 
161 	/* For the hardware that cannot enable bif ring for both ras_controller_irq
162          * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
163 	 * register to check whether the interrupt is triggered or not, and properly
164 	 * ack the interrupt if it is there
165 	 */
166 	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF)) {
167 		if (adev->nbio.funcs &&
168 		    adev->nbio.funcs->handle_ras_controller_intr_no_bifring)
169 			adev->nbio.funcs->handle_ras_controller_intr_no_bifring(adev);
170 
171 		if (adev->nbio.funcs &&
172 		    adev->nbio.funcs->handle_ras_err_event_athub_intr_no_bifring)
173 			adev->nbio.funcs->handle_ras_err_event_athub_intr_no_bifring(adev);
174 	}
175 
176 	return ret;
177 }
178 
179 /**
180  * amdgpu_irq_handle_ih1 - kick of processing for IH1
181  *
182  * @work: work structure in struct amdgpu_irq
183  *
184  * Kick of processing IH ring 1.
185  */
amdgpu_irq_handle_ih1(struct work_struct * work)186 static void amdgpu_irq_handle_ih1(struct work_struct *work)
187 {
188 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
189 						  irq.ih1_work);
190 
191 	amdgpu_ih_process(adev, &adev->irq.ih1);
192 }
193 
194 /**
195  * amdgpu_irq_handle_ih2 - kick of processing for IH2
196  *
197  * @work: work structure in struct amdgpu_irq
198  *
199  * Kick of processing IH ring 2.
200  */
amdgpu_irq_handle_ih2(struct work_struct * work)201 static void amdgpu_irq_handle_ih2(struct work_struct *work)
202 {
203 	struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
204 						  irq.ih2_work);
205 
206 	amdgpu_ih_process(adev, &adev->irq.ih2);
207 }
208 
209 /**
210  * amdgpu_msi_ok - check whether MSI functionality is enabled
211  *
212  * @adev: amdgpu device pointer (unused)
213  *
214  * Checks whether MSI functionality has been disabled via module parameter
215  * (all ASICs).
216  *
217  * Returns:
218  * *true* if MSIs are allowed to be enabled or *false* otherwise
219  */
amdgpu_msi_ok(struct amdgpu_device * adev)220 static bool amdgpu_msi_ok(struct amdgpu_device *adev)
221 {
222 	if (amdgpu_msi == 1)
223 		return true;
224 	else if (amdgpu_msi == 0)
225 		return false;
226 
227 	return true;
228 }
229 
230 /**
231  * amdgpu_irq_init - initialize interrupt handling
232  *
233  * @adev: amdgpu device pointer
234  *
235  * Sets up work functions for hotplug and reset interrupts, enables MSI
236  * functionality, initializes vblank, hotplug and reset interrupt handling.
237  *
238  * Returns:
239  * 0 on success or error code on failure
240  */
amdgpu_irq_init(struct amdgpu_device * adev)241 int amdgpu_irq_init(struct amdgpu_device *adev)
242 {
243 	int r = 0;
244 
245 	spin_lock_init(&adev->irq.lock);
246 
247 	/* Enable MSI if not disabled by module parameter */
248 	adev->irq.msi_enabled = false;
249 
250 	if (amdgpu_msi_ok(adev)) {
251 		int nvec = pci_msix_vec_count(adev->pdev);
252 		unsigned int flags;
253 
254 		if (nvec <= 0) {
255 			flags = PCI_IRQ_MSI;
256 		} else {
257 			flags = PCI_IRQ_MSI | PCI_IRQ_MSIX;
258 		}
259 		/* we only need one vector */
260 		nvec = pci_alloc_irq_vectors(adev->pdev, 1, 1, flags);
261 		if (nvec > 0) {
262 			adev->irq.msi_enabled = true;
263 			dev_dbg(adev->dev, "using MSI/MSI-X.\n");
264 		}
265 	}
266 
267 	if (!amdgpu_device_has_dc_support(adev)) {
268 		if (!adev->enable_virtual_display)
269 			/* Disable vblank IRQs aggressively for power-saving */
270 			adev_to_drm(adev)->vblank_disable_immediate = true;
271 
272 		r = drm_vblank_init(adev_to_drm(adev), adev->mode_info.num_crtc);
273 		if (r)
274 			return r;
275 
276 		/* Pre-DCE11 */
277 		INIT_WORK(&adev->hotplug_work,
278 				amdgpu_hotplug_work_func);
279 	}
280 
281 	INIT_WORK(&adev->irq.ih1_work, amdgpu_irq_handle_ih1);
282 	INIT_WORK(&adev->irq.ih2_work, amdgpu_irq_handle_ih2);
283 
284 	adev->irq.installed = true;
285 	/* Use vector 0 for MSI-X */
286 	r = drm_irq_install(adev_to_drm(adev), pci_irq_vector(adev->pdev, 0));
287 	if (r) {
288 		adev->irq.installed = false;
289 		if (!amdgpu_device_has_dc_support(adev))
290 			flush_work(&adev->hotplug_work);
291 		return r;
292 	}
293 	adev_to_drm(adev)->max_vblank_count = 0x00ffffff;
294 
295 	DRM_DEBUG("amdgpu: irq initialized.\n");
296 	return 0;
297 }
298 
299 /**
300  * amdgpu_irq_fini - shut down interrupt handling
301  *
302  * @adev: amdgpu device pointer
303  *
304  * Tears down work functions for hotplug and reset interrupts, disables MSI
305  * functionality, shuts down vblank, hotplug and reset interrupt handling,
306  * turns off interrupts from all sources (all ASICs).
307  */
amdgpu_irq_fini(struct amdgpu_device * adev)308 void amdgpu_irq_fini(struct amdgpu_device *adev)
309 {
310 	unsigned i, j;
311 
312 	if (adev->irq.installed) {
313 		drm_irq_uninstall(adev_to_drm(adev));
314 		adev->irq.installed = false;
315 		if (adev->irq.msi_enabled)
316 			pci_free_irq_vectors(adev->pdev);
317 		if (!amdgpu_device_has_dc_support(adev))
318 			flush_work(&adev->hotplug_work);
319 	}
320 
321 	for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) {
322 		if (!adev->irq.client[i].sources)
323 			continue;
324 
325 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
326 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
327 
328 			if (!src)
329 				continue;
330 
331 			kfree(src->enabled_types);
332 			src->enabled_types = NULL;
333 			if (src->data) {
334 				kfree(src->data);
335 				kfree(src);
336 				adev->irq.client[i].sources[j] = NULL;
337 			}
338 		}
339 		kfree(adev->irq.client[i].sources);
340 		adev->irq.client[i].sources = NULL;
341 	}
342 }
343 
344 /**
345  * amdgpu_irq_add_id - register IRQ source
346  *
347  * @adev: amdgpu device pointer
348  * @client_id: client id
349  * @src_id: source id
350  * @source: IRQ source pointer
351  *
352  * Registers IRQ source on a client.
353  *
354  * Returns:
355  * 0 on success or error code otherwise
356  */
amdgpu_irq_add_id(struct amdgpu_device * adev,unsigned client_id,unsigned src_id,struct amdgpu_irq_src * source)357 int amdgpu_irq_add_id(struct amdgpu_device *adev,
358 		      unsigned client_id, unsigned src_id,
359 		      struct amdgpu_irq_src *source)
360 {
361 	if (client_id >= AMDGPU_IRQ_CLIENTID_MAX)
362 		return -EINVAL;
363 
364 	if (src_id >= AMDGPU_MAX_IRQ_SRC_ID)
365 		return -EINVAL;
366 
367 	if (!source->funcs)
368 		return -EINVAL;
369 
370 	if (!adev->irq.client[client_id].sources) {
371 		adev->irq.client[client_id].sources =
372 			kcalloc(AMDGPU_MAX_IRQ_SRC_ID,
373 				sizeof(struct amdgpu_irq_src *),
374 				GFP_KERNEL);
375 		if (!adev->irq.client[client_id].sources)
376 			return -ENOMEM;
377 	}
378 
379 	if (adev->irq.client[client_id].sources[src_id] != NULL)
380 		return -EINVAL;
381 
382 	if (source->num_types && !source->enabled_types) {
383 		atomic_t *types;
384 
385 		types = kcalloc(source->num_types, sizeof(atomic_t),
386 				GFP_KERNEL);
387 		if (!types)
388 			return -ENOMEM;
389 
390 		source->enabled_types = types;
391 	}
392 
393 	adev->irq.client[client_id].sources[src_id] = source;
394 	return 0;
395 }
396 
397 /**
398  * amdgpu_irq_dispatch - dispatch IRQ to IP blocks
399  *
400  * @adev: amdgpu device pointer
401  * @ih: interrupt ring instance
402  *
403  * Dispatches IRQ to IP blocks.
404  */
amdgpu_irq_dispatch(struct amdgpu_device * adev,struct amdgpu_ih_ring * ih)405 void amdgpu_irq_dispatch(struct amdgpu_device *adev,
406 			 struct amdgpu_ih_ring *ih)
407 {
408 	u32 ring_index = ih->rptr >> 2;
409 	struct amdgpu_iv_entry entry;
410 	unsigned client_id, src_id;
411 	struct amdgpu_irq_src *src;
412 	bool handled = false;
413 	int r;
414 
415 	entry.iv_entry = (const uint32_t *)&ih->ring[ring_index];
416 	amdgpu_ih_decode_iv(adev, &entry);
417 
418 	trace_amdgpu_iv(ih - &adev->irq.ih, &entry);
419 
420 	client_id = entry.client_id;
421 	src_id = entry.src_id;
422 
423 	if (client_id >= AMDGPU_IRQ_CLIENTID_MAX) {
424 		DRM_DEBUG("Invalid client_id in IV: %d\n", client_id);
425 
426 	} else	if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) {
427 		DRM_DEBUG("Invalid src_id in IV: %d\n", src_id);
428 
429 	} else if (adev->irq.virq[src_id]) {
430 		generic_handle_irq(irq_find_mapping(adev->irq.domain, src_id));
431 
432 	} else if (!adev->irq.client[client_id].sources) {
433 		DRM_DEBUG("Unregistered interrupt client_id: %d src_id: %d\n",
434 			  client_id, src_id);
435 
436 	} else if ((src = adev->irq.client[client_id].sources[src_id])) {
437 		r = src->funcs->process(adev, src, &entry);
438 		if (r < 0)
439 			DRM_ERROR("error processing interrupt (%d)\n", r);
440 		else if (r)
441 			handled = true;
442 
443 	} else {
444 		DRM_DEBUG("Unhandled interrupt src_id: %d\n", src_id);
445 	}
446 
447 	/* Send it to amdkfd as well if it isn't already handled */
448 	if (!handled)
449 		amdgpu_amdkfd_interrupt(adev, entry.iv_entry);
450 }
451 
452 /**
453  * amdgpu_irq_update - update hardware interrupt state
454  *
455  * @adev: amdgpu device pointer
456  * @src: interrupt source pointer
457  * @type: type of interrupt
458  *
459  * Updates interrupt state for the specific source (all ASICs).
460  */
amdgpu_irq_update(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)461 int amdgpu_irq_update(struct amdgpu_device *adev,
462 			     struct amdgpu_irq_src *src, unsigned type)
463 {
464 	unsigned long irqflags;
465 	enum amdgpu_interrupt_state state;
466 	int r;
467 
468 	spin_lock_irqsave(&adev->irq.lock, irqflags);
469 
470 	/* We need to determine after taking the lock, otherwise
471 	   we might disable just enabled interrupts again */
472 	if (amdgpu_irq_enabled(adev, src, type))
473 		state = AMDGPU_IRQ_STATE_ENABLE;
474 	else
475 		state = AMDGPU_IRQ_STATE_DISABLE;
476 
477 	r = src->funcs->set(adev, src, type, state);
478 	spin_unlock_irqrestore(&adev->irq.lock, irqflags);
479 	return r;
480 }
481 
482 /**
483  * amdgpu_irq_gpu_reset_resume_helper - update interrupt states on all sources
484  *
485  * @adev: amdgpu device pointer
486  *
487  * Updates state of all types of interrupts on all sources on resume after
488  * reset.
489  */
amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device * adev)490 void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev)
491 {
492 	int i, j, k;
493 
494 	for (i = 0; i < AMDGPU_IRQ_CLIENTID_MAX; ++i) {
495 		if (!adev->irq.client[i].sources)
496 			continue;
497 
498 		for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
499 			struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
500 
501 			if (!src || !src->funcs || !src->funcs->set)
502 				continue;
503 			for (k = 0; k < src->num_types; k++)
504 				amdgpu_irq_update(adev, src, k);
505 		}
506 	}
507 }
508 
509 /**
510  * amdgpu_irq_get - enable interrupt
511  *
512  * @adev: amdgpu device pointer
513  * @src: interrupt source pointer
514  * @type: type of interrupt
515  *
516  * Enables specified type of interrupt on the specified source (all ASICs).
517  *
518  * Returns:
519  * 0 on success or error code otherwise
520  */
amdgpu_irq_get(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)521 int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
522 		   unsigned type)
523 {
524 	if (!adev_to_drm(adev)->irq_enabled)
525 		return -ENOENT;
526 
527 	if (type >= src->num_types)
528 		return -EINVAL;
529 
530 	if (!src->enabled_types || !src->funcs->set)
531 		return -EINVAL;
532 
533 	if (atomic_inc_return(&src->enabled_types[type]) == 1)
534 		return amdgpu_irq_update(adev, src, type);
535 
536 	return 0;
537 }
538 
539 /**
540  * amdgpu_irq_put - disable interrupt
541  *
542  * @adev: amdgpu device pointer
543  * @src: interrupt source pointer
544  * @type: type of interrupt
545  *
546  * Enables specified type of interrupt on the specified source (all ASICs).
547  *
548  * Returns:
549  * 0 on success or error code otherwise
550  */
amdgpu_irq_put(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)551 int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
552 		   unsigned type)
553 {
554 	if (!adev_to_drm(adev)->irq_enabled)
555 		return -ENOENT;
556 
557 	if (type >= src->num_types)
558 		return -EINVAL;
559 
560 	if (!src->enabled_types || !src->funcs->set)
561 		return -EINVAL;
562 
563 	if (atomic_dec_and_test(&src->enabled_types[type]))
564 		return amdgpu_irq_update(adev, src, type);
565 
566 	return 0;
567 }
568 
569 /**
570  * amdgpu_irq_enabled - check whether interrupt is enabled or not
571  *
572  * @adev: amdgpu device pointer
573  * @src: interrupt source pointer
574  * @type: type of interrupt
575  *
576  * Checks whether the given type of interrupt is enabled on the given source.
577  *
578  * Returns:
579  * *true* if interrupt is enabled, *false* if interrupt is disabled or on
580  * invalid parameters
581  */
amdgpu_irq_enabled(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)582 bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
583 			unsigned type)
584 {
585 	if (!adev_to_drm(adev)->irq_enabled)
586 		return false;
587 
588 	if (type >= src->num_types)
589 		return false;
590 
591 	if (!src->enabled_types || !src->funcs->set)
592 		return false;
593 
594 	return !!atomic_read(&src->enabled_types[type]);
595 }
596 
597 /* XXX: Generic IRQ handling */
amdgpu_irq_mask(struct irq_data * irqd)598 static void amdgpu_irq_mask(struct irq_data *irqd)
599 {
600 	/* XXX */
601 }
602 
amdgpu_irq_unmask(struct irq_data * irqd)603 static void amdgpu_irq_unmask(struct irq_data *irqd)
604 {
605 	/* XXX */
606 }
607 
608 /* amdgpu hardware interrupt chip descriptor */
609 static struct irq_chip amdgpu_irq_chip = {
610 	.name = "amdgpu-ih",
611 	.irq_mask = amdgpu_irq_mask,
612 	.irq_unmask = amdgpu_irq_unmask,
613 };
614 
615 /**
616  * amdgpu_irqdomain_map - create mapping between virtual and hardware IRQ numbers
617  *
618  * @d: amdgpu IRQ domain pointer (unused)
619  * @irq: virtual IRQ number
620  * @hwirq: hardware irq number
621  *
622  * Current implementation assigns simple interrupt handler to the given virtual
623  * IRQ.
624  *
625  * Returns:
626  * 0 on success or error code otherwise
627  */
amdgpu_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)628 static int amdgpu_irqdomain_map(struct irq_domain *d,
629 				unsigned int irq, irq_hw_number_t hwirq)
630 {
631 	if (hwirq >= AMDGPU_MAX_IRQ_SRC_ID)
632 		return -EPERM;
633 
634 	irq_set_chip_and_handler(irq,
635 				 &amdgpu_irq_chip, handle_simple_irq);
636 	return 0;
637 }
638 
639 /* Implementation of methods for amdgpu IRQ domain */
640 static const struct irq_domain_ops amdgpu_hw_irqdomain_ops = {
641 	.map = amdgpu_irqdomain_map,
642 };
643 
644 /**
645  * amdgpu_irq_add_domain - create a linear IRQ domain
646  *
647  * @adev: amdgpu device pointer
648  *
649  * Creates an IRQ domain for GPU interrupt sources
650  * that may be driven by another driver (e.g., ACP).
651  *
652  * Returns:
653  * 0 on success or error code otherwise
654  */
amdgpu_irq_add_domain(struct amdgpu_device * adev)655 int amdgpu_irq_add_domain(struct amdgpu_device *adev)
656 {
657 	adev->irq.domain = irq_domain_add_linear(NULL, AMDGPU_MAX_IRQ_SRC_ID,
658 						 &amdgpu_hw_irqdomain_ops, adev);
659 	if (!adev->irq.domain) {
660 		DRM_ERROR("GPU irq add domain failed\n");
661 		return -ENODEV;
662 	}
663 
664 	return 0;
665 }
666 
667 /**
668  * amdgpu_irq_remove_domain - remove the IRQ domain
669  *
670  * @adev: amdgpu device pointer
671  *
672  * Removes the IRQ domain for GPU interrupt sources
673  * that may be driven by another driver (e.g., ACP).
674  */
amdgpu_irq_remove_domain(struct amdgpu_device * adev)675 void amdgpu_irq_remove_domain(struct amdgpu_device *adev)
676 {
677 	if (adev->irq.domain) {
678 		irq_domain_remove(adev->irq.domain);
679 		adev->irq.domain = NULL;
680 	}
681 }
682 
683 /**
684  * amdgpu_irq_create_mapping - create mapping between domain Linux IRQs
685  *
686  * @adev: amdgpu device pointer
687  * @src_id: IH source id
688  *
689  * Creates mapping between a domain IRQ (GPU IH src id) and a Linux IRQ
690  * Use this for components that generate a GPU interrupt, but are driven
691  * by a different driver (e.g., ACP).
692  *
693  * Returns:
694  * Linux IRQ
695  */
amdgpu_irq_create_mapping(struct amdgpu_device * adev,unsigned src_id)696 unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id)
697 {
698 	adev->irq.virq[src_id] = irq_create_mapping(adev->irq.domain, src_id);
699 
700 	return adev->irq.virq[src_id];
701 }
702