• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright 2012-15 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #include <linux/delay.h>
27 #include <linux/slab.h>
28 
29 #include "dm_services.h"
30 #include "basics/dc_common.h"
31 #include "dc.h"
32 #include "core_types.h"
33 #include "resource.h"
34 #include "ipp.h"
35 #include "timing_generator.h"
36 
37 #define DC_LOGGER dc->ctx->logger
38 
39 /*******************************************************************************
40  * Private functions
41  ******************************************************************************/
update_stream_signal(struct dc_stream_state * stream,struct dc_sink * sink)42 void update_stream_signal(struct dc_stream_state *stream, struct dc_sink *sink)
43 {
44 	if (sink->sink_signal == SIGNAL_TYPE_NONE)
45 		stream->signal = stream->link->connector_signal;
46 	else
47 		stream->signal = sink->sink_signal;
48 
49 	if (dc_is_dvi_signal(stream->signal)) {
50 		if (stream->ctx->dc->caps.dual_link_dvi &&
51 			(stream->timing.pix_clk_100hz / 10) > TMDS_MAX_PIXEL_CLOCK &&
52 			sink->sink_signal != SIGNAL_TYPE_DVI_SINGLE_LINK)
53 			stream->signal = SIGNAL_TYPE_DVI_DUAL_LINK;
54 		else
55 			stream->signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
56 	}
57 }
58 
dc_stream_construct(struct dc_stream_state * stream,struct dc_sink * dc_sink_data)59 static bool dc_stream_construct(struct dc_stream_state *stream,
60 	struct dc_sink *dc_sink_data)
61 {
62 	uint32_t i = 0;
63 
64 	stream->sink = dc_sink_data;
65 	dc_sink_retain(dc_sink_data);
66 
67 	stream->ctx = dc_sink_data->ctx;
68 	stream->link = dc_sink_data->link;
69 	stream->sink_patches = dc_sink_data->edid_caps.panel_patch;
70 	stream->converter_disable_audio = dc_sink_data->converter_disable_audio;
71 	stream->qs_bit = dc_sink_data->edid_caps.qs_bit;
72 	stream->qy_bit = dc_sink_data->edid_caps.qy_bit;
73 
74 	/* Copy audio modes */
75 	/* TODO - Remove this translation */
76 	for (i = 0; i < (dc_sink_data->edid_caps.audio_mode_count); i++)
77 	{
78 		stream->audio_info.modes[i].channel_count = dc_sink_data->edid_caps.audio_modes[i].channel_count;
79 		stream->audio_info.modes[i].format_code = dc_sink_data->edid_caps.audio_modes[i].format_code;
80 		stream->audio_info.modes[i].sample_rates.all = dc_sink_data->edid_caps.audio_modes[i].sample_rate;
81 		stream->audio_info.modes[i].sample_size = dc_sink_data->edid_caps.audio_modes[i].sample_size;
82 	}
83 	stream->audio_info.mode_count = dc_sink_data->edid_caps.audio_mode_count;
84 	stream->audio_info.audio_latency = dc_sink_data->edid_caps.audio_latency;
85 	stream->audio_info.video_latency = dc_sink_data->edid_caps.video_latency;
86 	memmove(
87 		stream->audio_info.display_name,
88 		dc_sink_data->edid_caps.display_name,
89 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
90 	stream->audio_info.manufacture_id = dc_sink_data->edid_caps.manufacturer_id;
91 	stream->audio_info.product_id = dc_sink_data->edid_caps.product_id;
92 	stream->audio_info.flags.all = dc_sink_data->edid_caps.speaker_flags;
93 
94 	if (dc_sink_data->dc_container_id != NULL) {
95 		struct dc_container_id *dc_container_id = dc_sink_data->dc_container_id;
96 
97 		stream->audio_info.port_id[0] = dc_container_id->portId[0];
98 		stream->audio_info.port_id[1] = dc_container_id->portId[1];
99 	} else {
100 		/* TODO - WindowDM has implemented,
101 		other DMs need Unhardcode port_id */
102 		stream->audio_info.port_id[0] = 0x5558859e;
103 		stream->audio_info.port_id[1] = 0xd989449;
104 	}
105 
106 	/* EDID CAP translation for HDMI 2.0 */
107 	stream->timing.flags.LTE_340MCSC_SCRAMBLE = dc_sink_data->edid_caps.lte_340mcsc_scramble;
108 
109 	memset(&stream->timing.dsc_cfg, 0, sizeof(stream->timing.dsc_cfg));
110 	stream->timing.dsc_cfg.num_slices_h = 0;
111 	stream->timing.dsc_cfg.num_slices_v = 0;
112 	stream->timing.dsc_cfg.bits_per_pixel = 128;
113 	stream->timing.dsc_cfg.block_pred_enable = 1;
114 	stream->timing.dsc_cfg.linebuf_depth = 9;
115 	stream->timing.dsc_cfg.version_minor = 2;
116 	stream->timing.dsc_cfg.ycbcr422_simple = 0;
117 
118 	update_stream_signal(stream, dc_sink_data);
119 
120 	stream->out_transfer_func = dc_create_transfer_func();
121 	if (stream->out_transfer_func == NULL) {
122 		dc_sink_release(dc_sink_data);
123 		return false;
124 	}
125 	stream->out_transfer_func->type = TF_TYPE_BYPASS;
126 
127 	stream->stream_id = stream->ctx->dc_stream_id_count;
128 	stream->ctx->dc_stream_id_count++;
129 
130 	return true;
131 }
132 
dc_stream_destruct(struct dc_stream_state * stream)133 static void dc_stream_destruct(struct dc_stream_state *stream)
134 {
135 	dc_sink_release(stream->sink);
136 	if (stream->out_transfer_func != NULL) {
137 		dc_transfer_func_release(stream->out_transfer_func);
138 		stream->out_transfer_func = NULL;
139 	}
140 }
141 
dc_stream_retain(struct dc_stream_state * stream)142 void dc_stream_retain(struct dc_stream_state *stream)
143 {
144 	kref_get(&stream->refcount);
145 }
146 
dc_stream_free(struct kref * kref)147 static void dc_stream_free(struct kref *kref)
148 {
149 	struct dc_stream_state *stream = container_of(kref, struct dc_stream_state, refcount);
150 
151 	dc_stream_destruct(stream);
152 	kfree(stream);
153 }
154 
dc_stream_release(struct dc_stream_state * stream)155 void dc_stream_release(struct dc_stream_state *stream)
156 {
157 	if (stream != NULL) {
158 		kref_put(&stream->refcount, dc_stream_free);
159 	}
160 }
161 
dc_create_stream_for_sink(struct dc_sink * sink)162 struct dc_stream_state *dc_create_stream_for_sink(
163 		struct dc_sink *sink)
164 {
165 	struct dc_stream_state *stream;
166 
167 	if (sink == NULL)
168 		return NULL;
169 
170 	stream = kzalloc(sizeof(struct dc_stream_state), GFP_KERNEL);
171 	if (stream == NULL)
172 		goto alloc_fail;
173 
174 	if (dc_stream_construct(stream, sink) == false)
175 		goto construct_fail;
176 
177 	kref_init(&stream->refcount);
178 
179 	return stream;
180 
181 construct_fail:
182 	kfree(stream);
183 
184 alloc_fail:
185 	return NULL;
186 }
187 
dc_copy_stream(const struct dc_stream_state * stream)188 struct dc_stream_state *dc_copy_stream(const struct dc_stream_state *stream)
189 {
190 	struct dc_stream_state *new_stream;
191 
192 	new_stream = kmemdup(stream, sizeof(struct dc_stream_state), GFP_KERNEL);
193 	if (!new_stream)
194 		return NULL;
195 
196 	if (new_stream->sink)
197 		dc_sink_retain(new_stream->sink);
198 
199 	if (new_stream->out_transfer_func)
200 		dc_transfer_func_retain(new_stream->out_transfer_func);
201 
202 	new_stream->stream_id = new_stream->ctx->dc_stream_id_count;
203 	new_stream->ctx->dc_stream_id_count++;
204 
205 	kref_init(&new_stream->refcount);
206 
207 	return new_stream;
208 }
209 
210 /**
211  * dc_stream_get_status_from_state - Get stream status from given dc state
212  * @state: DC state to find the stream status in
213  * @stream: The stream to get the stream status for
214  *
215  * The given stream is expected to exist in the given dc state. Otherwise, NULL
216  * will be returned.
217  */
dc_stream_get_status_from_state(struct dc_state * state,struct dc_stream_state * stream)218 struct dc_stream_status *dc_stream_get_status_from_state(
219 	struct dc_state *state,
220 	struct dc_stream_state *stream)
221 {
222 	uint8_t i;
223 
224 	for (i = 0; i < state->stream_count; i++) {
225 		if (stream == state->streams[i])
226 			return &state->stream_status[i];
227 	}
228 
229 	return NULL;
230 }
231 
232 /**
233  * dc_stream_get_status() - Get current stream status of the given stream state
234  * @stream: The stream to get the stream status for.
235  *
236  * The given stream is expected to exist in dc->current_state. Otherwise, NULL
237  * will be returned.
238  */
dc_stream_get_status(struct dc_stream_state * stream)239 struct dc_stream_status *dc_stream_get_status(
240 	struct dc_stream_state *stream)
241 {
242 	struct dc *dc = stream->ctx->dc;
243 	return dc_stream_get_status_from_state(dc->current_state, stream);
244 }
245 
246 #ifndef TRIM_FSFT
247 /**
248  * dc_optimize_timing_for_fsft() - dc to optimize timing
249  */
dc_optimize_timing_for_fsft(struct dc_stream_state * pStream,unsigned int max_input_rate_in_khz)250 bool dc_optimize_timing_for_fsft(
251 	struct dc_stream_state *pStream,
252 	unsigned int max_input_rate_in_khz)
253 {
254 	struct dc  *dc;
255 
256 	dc = pStream->ctx->dc;
257 
258 	return (dc->hwss.optimize_timing_for_fsft &&
259 		dc->hwss.optimize_timing_for_fsft(dc, &pStream->timing, max_input_rate_in_khz));
260 }
261 #endif
262 
263 
264 /**
265  * dc_stream_set_cursor_attributes() - Update cursor attributes and set cursor surface address
266  */
dc_stream_set_cursor_attributes(struct dc_stream_state * stream,const struct dc_cursor_attributes * attributes)267 bool dc_stream_set_cursor_attributes(
268 	struct dc_stream_state *stream,
269 	const struct dc_cursor_attributes *attributes)
270 {
271 	int i;
272 	struct dc  *dc;
273 	struct resource_context *res_ctx;
274 	struct pipe_ctx *pipe_to_program = NULL;
275 #if defined(CONFIG_DRM_AMD_DC_DCN3_0)
276 	bool reset_idle_optimizations = false;
277 #endif
278 
279 	if (NULL == stream) {
280 		dm_error("DC: dc_stream is NULL!\n");
281 		return false;
282 	}
283 	if (NULL == attributes) {
284 		dm_error("DC: attributes is NULL!\n");
285 		return false;
286 	}
287 
288 	if (attributes->address.quad_part == 0) {
289 		dm_output_to_console("DC: Cursor address is 0!\n");
290 		return false;
291 	}
292 
293 	dc = stream->ctx->dc;
294 	res_ctx = &dc->current_state->res_ctx;
295 	stream->cursor_attributes = *attributes;
296 
297 #if defined(CONFIG_DRM_AMD_DC_DCN3_0)
298 	/* disable idle optimizations while updating cursor */
299 	if (dc->idle_optimizations_allowed) {
300 		dc_allow_idle_optimizations(dc, false);
301 		reset_idle_optimizations = true;
302 	}
303 
304 #endif
305 
306 	for (i = 0; i < MAX_PIPES; i++) {
307 		struct pipe_ctx *pipe_ctx = &res_ctx->pipe_ctx[i];
308 
309 		if (pipe_ctx->stream != stream)
310 			continue;
311 
312 		if (!pipe_to_program) {
313 			pipe_to_program = pipe_ctx;
314 			dc->hwss.cursor_lock(dc, pipe_to_program, true);
315 		}
316 
317 		dc->hwss.set_cursor_attribute(pipe_ctx);
318 		if (dc->hwss.set_cursor_sdr_white_level)
319 			dc->hwss.set_cursor_sdr_white_level(pipe_ctx);
320 	}
321 
322 	if (pipe_to_program)
323 		dc->hwss.cursor_lock(dc, pipe_to_program, false);
324 
325 #if defined(CONFIG_DRM_AMD_DC_DCN3_0)
326 	/* re-enable idle optimizations if necessary */
327 	if (reset_idle_optimizations)
328 		dc_allow_idle_optimizations(dc, true);
329 
330 #endif
331 	return true;
332 }
333 
dc_stream_set_cursor_position(struct dc_stream_state * stream,const struct dc_cursor_position * position)334 bool dc_stream_set_cursor_position(
335 	struct dc_stream_state *stream,
336 	const struct dc_cursor_position *position)
337 {
338 	int i;
339 	struct dc  *dc;
340 	struct resource_context *res_ctx;
341 	struct pipe_ctx *pipe_to_program = NULL;
342 #if defined(CONFIG_DRM_AMD_DC_DCN3_0)
343 	bool reset_idle_optimizations = false;
344 #endif
345 
346 	if (NULL == stream) {
347 		dm_error("DC: dc_stream is NULL!\n");
348 		return false;
349 	}
350 
351 	if (NULL == position) {
352 		dm_error("DC: cursor position is NULL!\n");
353 		return false;
354 	}
355 
356 	dc = stream->ctx->dc;
357 	res_ctx = &dc->current_state->res_ctx;
358 #if defined(CONFIG_DRM_AMD_DC_DCN3_0)
359 
360 	/* disable idle optimizations if enabling cursor */
361 	if (dc->idle_optimizations_allowed && !stream->cursor_position.enable && position->enable) {
362 		dc_allow_idle_optimizations(dc, false);
363 		reset_idle_optimizations = true;
364 	}
365 
366 #endif
367 	stream->cursor_position = *position;
368 
369 	for (i = 0; i < MAX_PIPES; i++) {
370 		struct pipe_ctx *pipe_ctx = &res_ctx->pipe_ctx[i];
371 
372 		if (pipe_ctx->stream != stream ||
373 				(!pipe_ctx->plane_res.mi  && !pipe_ctx->plane_res.hubp) ||
374 				!pipe_ctx->plane_state ||
375 				(!pipe_ctx->plane_res.xfm && !pipe_ctx->plane_res.dpp) ||
376 				(!pipe_ctx->plane_res.ipp && !pipe_ctx->plane_res.dpp))
377 			continue;
378 
379 		if (!pipe_to_program) {
380 			pipe_to_program = pipe_ctx;
381 			dc->hwss.cursor_lock(dc, pipe_to_program, true);
382 		}
383 
384 		dc->hwss.set_cursor_position(pipe_ctx);
385 	}
386 
387 	if (pipe_to_program)
388 		dc->hwss.cursor_lock(dc, pipe_to_program, false);
389 
390 #if defined(CONFIG_DRM_AMD_DC_DCN3_0)
391 	/* re-enable idle optimizations if necessary */
392 	if (reset_idle_optimizations)
393 		dc_allow_idle_optimizations(dc, true);
394 
395 #endif
396 	return true;
397 }
398 
dc_stream_add_writeback(struct dc * dc,struct dc_stream_state * stream,struct dc_writeback_info * wb_info)399 bool dc_stream_add_writeback(struct dc *dc,
400 		struct dc_stream_state *stream,
401 		struct dc_writeback_info *wb_info)
402 {
403 	bool isDrc = false;
404 	int i = 0;
405 	struct dwbc *dwb;
406 
407 	if (stream == NULL) {
408 		dm_error("DC: dc_stream is NULL!\n");
409 		return false;
410 	}
411 
412 	if (wb_info == NULL) {
413 		dm_error("DC: dc_writeback_info is NULL!\n");
414 		return false;
415 	}
416 
417 	if (wb_info->dwb_pipe_inst >= MAX_DWB_PIPES) {
418 		dm_error("DC: writeback pipe is invalid!\n");
419 		return false;
420 	}
421 
422 	wb_info->dwb_params.out_transfer_func = stream->out_transfer_func;
423 
424 	dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst];
425 	dwb->dwb_is_drc = false;
426 
427 	/* recalculate and apply DML parameters */
428 
429 	for (i = 0; i < stream->num_wb_info; i++) {
430 		/*dynamic update*/
431 		if (stream->writeback_info[i].wb_enabled &&
432 			stream->writeback_info[i].dwb_pipe_inst == wb_info->dwb_pipe_inst) {
433 			stream->writeback_info[i] = *wb_info;
434 			isDrc = true;
435 		}
436 	}
437 
438 	if (!isDrc) {
439 		stream->writeback_info[stream->num_wb_info++] = *wb_info;
440 	}
441 
442 	if (dc->hwss.enable_writeback) {
443 		struct dc_stream_status *stream_status = dc_stream_get_status(stream);
444 		struct dwbc *dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst];
445 		dwb->otg_inst = stream_status->primary_otg_inst;
446 	}
447 	if (IS_DIAG_DC(dc->ctx->dce_environment)) {
448 		if (!dc->hwss.update_bandwidth(dc, dc->current_state)) {
449 			dm_error("DC: update_bandwidth failed!\n");
450 			return false;
451 		}
452 
453 		/* enable writeback */
454 		if (dc->hwss.enable_writeback) {
455 			struct dwbc *dwb = dc->res_pool->dwbc[wb_info->dwb_pipe_inst];
456 
457 			if (dwb->funcs->is_enabled(dwb)) {
458 				/* writeback pipe already enabled, only need to update */
459 				dc->hwss.update_writeback(dc, wb_info, dc->current_state);
460 			} else {
461 				/* Enable writeback pipe from scratch*/
462 				dc->hwss.enable_writeback(dc, wb_info, dc->current_state);
463 			}
464 		}
465 	}
466 	return true;
467 }
468 
dc_stream_remove_writeback(struct dc * dc,struct dc_stream_state * stream,uint32_t dwb_pipe_inst)469 bool dc_stream_remove_writeback(struct dc *dc,
470 		struct dc_stream_state *stream,
471 		uint32_t dwb_pipe_inst)
472 {
473 	int i = 0, j = 0;
474 	if (stream == NULL) {
475 		dm_error("DC: dc_stream is NULL!\n");
476 		return false;
477 	}
478 
479 	if (dwb_pipe_inst >= MAX_DWB_PIPES) {
480 		dm_error("DC: writeback pipe is invalid!\n");
481 		return false;
482 	}
483 
484 //	stream->writeback_info[dwb_pipe_inst].wb_enabled = false;
485 	for (i = 0; i < stream->num_wb_info; i++) {
486 		/*dynamic update*/
487 		if (stream->writeback_info[i].wb_enabled &&
488 			stream->writeback_info[i].dwb_pipe_inst == dwb_pipe_inst) {
489 			stream->writeback_info[i].wb_enabled = false;
490 		}
491 	}
492 
493 	/* remove writeback info for disabled writeback pipes from stream */
494 	for (i = 0, j = 0; i < stream->num_wb_info; i++) {
495 		if (stream->writeback_info[i].wb_enabled) {
496 			if (i != j)
497 				/* trim the array */
498 				stream->writeback_info[j] = stream->writeback_info[i];
499 			j++;
500 		}
501 	}
502 	stream->num_wb_info = j;
503 
504 	if (IS_DIAG_DC(dc->ctx->dce_environment)) {
505 		/* recalculate and apply DML parameters */
506 		if (!dc->hwss.update_bandwidth(dc, dc->current_state)) {
507 			dm_error("DC: update_bandwidth failed!\n");
508 			return false;
509 		}
510 
511 		/* disable writeback */
512 		if (dc->hwss.disable_writeback)
513 			dc->hwss.disable_writeback(dc, dwb_pipe_inst);
514 	}
515 	return true;
516 }
517 
dc_stream_warmup_writeback(struct dc * dc,int num_dwb,struct dc_writeback_info * wb_info)518 bool dc_stream_warmup_writeback(struct dc *dc,
519 		int num_dwb,
520 		struct dc_writeback_info *wb_info)
521 {
522 	if (dc->hwss.mmhubbub_warmup)
523 		return dc->hwss.mmhubbub_warmup(dc, num_dwb, wb_info);
524 	else
525 		return false;
526 }
dc_stream_get_vblank_counter(const struct dc_stream_state * stream)527 uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream)
528 {
529 	uint8_t i;
530 	struct dc  *dc = stream->ctx->dc;
531 	struct resource_context *res_ctx =
532 		&dc->current_state->res_ctx;
533 
534 	for (i = 0; i < MAX_PIPES; i++) {
535 		struct timing_generator *tg = res_ctx->pipe_ctx[i].stream_res.tg;
536 
537 		if (res_ctx->pipe_ctx[i].stream != stream || !tg)
538 			continue;
539 
540 		return tg->funcs->get_frame_count(tg);
541 	}
542 
543 	return 0;
544 }
545 
dc_stream_send_dp_sdp(const struct dc_stream_state * stream,const uint8_t * custom_sdp_message,unsigned int sdp_message_size)546 bool dc_stream_send_dp_sdp(const struct dc_stream_state *stream,
547 		const uint8_t *custom_sdp_message,
548 		unsigned int sdp_message_size)
549 {
550 	int i;
551 	struct dc  *dc;
552 	struct resource_context *res_ctx;
553 
554 	if (stream == NULL) {
555 		dm_error("DC: dc_stream is NULL!\n");
556 		return false;
557 	}
558 
559 	dc = stream->ctx->dc;
560 	res_ctx = &dc->current_state->res_ctx;
561 
562 	for (i = 0; i < MAX_PIPES; i++) {
563 		struct pipe_ctx *pipe_ctx = &res_ctx->pipe_ctx[i];
564 
565 		if (pipe_ctx->stream != stream)
566 			continue;
567 
568 		if (dc->hwss.send_immediate_sdp_message != NULL)
569 			dc->hwss.send_immediate_sdp_message(pipe_ctx,
570 								custom_sdp_message,
571 								sdp_message_size);
572 		else
573 			DC_LOG_WARNING("%s:send_immediate_sdp_message not implemented on this ASIC\n",
574 			__func__);
575 
576 	}
577 
578 	return true;
579 }
580 
dc_stream_get_scanoutpos(const struct dc_stream_state * stream,uint32_t * v_blank_start,uint32_t * v_blank_end,uint32_t * h_position,uint32_t * v_position)581 bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
582 				  uint32_t *v_blank_start,
583 				  uint32_t *v_blank_end,
584 				  uint32_t *h_position,
585 				  uint32_t *v_position)
586 {
587 	uint8_t i;
588 	bool ret = false;
589 	struct dc  *dc = stream->ctx->dc;
590 	struct resource_context *res_ctx =
591 		&dc->current_state->res_ctx;
592 
593 	for (i = 0; i < MAX_PIPES; i++) {
594 		struct timing_generator *tg = res_ctx->pipe_ctx[i].stream_res.tg;
595 
596 		if (res_ctx->pipe_ctx[i].stream != stream || !tg)
597 			continue;
598 
599 		tg->funcs->get_scanoutpos(tg,
600 					  v_blank_start,
601 					  v_blank_end,
602 					  h_position,
603 					  v_position);
604 
605 		ret = true;
606 		break;
607 	}
608 
609 	return ret;
610 }
611 
dc_stream_dmdata_status_done(struct dc * dc,struct dc_stream_state * stream)612 bool dc_stream_dmdata_status_done(struct dc *dc, struct dc_stream_state *stream)
613 {
614 	struct pipe_ctx *pipe = NULL;
615 	int i;
616 
617 	if (!dc->hwss.dmdata_status_done)
618 		return false;
619 
620 	for (i = 0; i < MAX_PIPES; i++) {
621 		pipe = &dc->current_state->res_ctx.pipe_ctx[i];
622 		if (pipe->stream == stream)
623 			break;
624 	}
625 	/* Stream not found, by default we'll assume HUBP fetched dm data */
626 	if (i == MAX_PIPES)
627 		return true;
628 
629 	return dc->hwss.dmdata_status_done(pipe);
630 }
631 
dc_stream_set_dynamic_metadata(struct dc * dc,struct dc_stream_state * stream,struct dc_dmdata_attributes * attr)632 bool dc_stream_set_dynamic_metadata(struct dc *dc,
633 		struct dc_stream_state *stream,
634 		struct dc_dmdata_attributes *attr)
635 {
636 	struct pipe_ctx *pipe_ctx = NULL;
637 	struct hubp *hubp;
638 	int i;
639 
640 	/* Dynamic metadata is only supported on HDMI or DP */
641 	if (!dc_is_hdmi_signal(stream->signal) && !dc_is_dp_signal(stream->signal))
642 		return false;
643 
644 	/* Check hardware support */
645 	if (!dc->hwss.program_dmdata_engine)
646 		return false;
647 
648 	for (i = 0; i < MAX_PIPES; i++) {
649 		pipe_ctx = &dc->current_state->res_ctx.pipe_ctx[i];
650 		if (pipe_ctx->stream == stream)
651 			break;
652 	}
653 
654 	if (i == MAX_PIPES)
655 		return false;
656 
657 	hubp = pipe_ctx->plane_res.hubp;
658 	if (hubp == NULL)
659 		return false;
660 
661 	pipe_ctx->stream->dmdata_address = attr->address;
662 
663 	dc->hwss.program_dmdata_engine(pipe_ctx);
664 
665 	if (hubp->funcs->dmdata_set_attributes != NULL &&
666 			pipe_ctx->stream->dmdata_address.quad_part != 0) {
667 		hubp->funcs->dmdata_set_attributes(hubp, attr);
668 	}
669 
670 	return true;
671 }
672 
dc_stream_add_dsc_to_resource(struct dc * dc,struct dc_state * state,struct dc_stream_state * stream)673 enum dc_status dc_stream_add_dsc_to_resource(struct dc *dc,
674 		struct dc_state *state,
675 		struct dc_stream_state *stream)
676 {
677 	if (dc->res_pool->funcs->add_dsc_to_stream_resource) {
678 		return dc->res_pool->funcs->add_dsc_to_stream_resource(dc, state, stream);
679 	} else {
680 		return DC_NO_DSC_RESOURCE;
681 	}
682 }
683 
dc_stream_log(const struct dc * dc,const struct dc_stream_state * stream)684 void dc_stream_log(const struct dc *dc, const struct dc_stream_state *stream)
685 {
686 	DC_LOG_DC(
687 			"core_stream 0x%p: src: %d, %d, %d, %d; dst: %d, %d, %d, %d, colorSpace:%d\n",
688 			stream,
689 			stream->src.x,
690 			stream->src.y,
691 			stream->src.width,
692 			stream->src.height,
693 			stream->dst.x,
694 			stream->dst.y,
695 			stream->dst.width,
696 			stream->dst.height,
697 			stream->output_color_space);
698 	DC_LOG_DC(
699 			"\tpix_clk_khz: %d, h_total: %d, v_total: %d, pixelencoder:%d, displaycolorDepth:%d\n",
700 			stream->timing.pix_clk_100hz / 10,
701 			stream->timing.h_total,
702 			stream->timing.v_total,
703 			stream->timing.pixel_encoding,
704 			stream->timing.display_color_depth);
705 	DC_LOG_DC(
706 			"\tlink: %d\n",
707 			stream->link->link_index);
708 }
709 
710