Home
last modified time | relevance | path

Searched refs:TYPE (Results 1 – 16 of 16) sorted by relevance

/arch/powerpc/lib/
Dfeature-fixups-test.S227 #define MAKE_MACRO_TEST(TYPE) \ argument
228 globl(ftr_fixup_test_ ##TYPE##_macros) \
231 BEGIN_##TYPE##_SECTION \
235 END_##TYPE##_SECTION(0, 1) \
239 BEGIN_##TYPE##_SECTION \
243 END_##TYPE##_SECTION(0, 0) \
247 BEGIN_##TYPE##_SECTION \
250 BEGIN_##TYPE##_SECTION_NESTED(80) \
253 END_##TYPE##_SECTION_NESTED(0, 1, 80) \
256 END_##TYPE##_SECTION(0, 0) \
[all …]
/arch/sparc/math-emu/
Dmath_32.c282 #define TYPE(dummy, r, ru, b, bu, a, au) type = (au << 2) | (a << 0) | (bu << 5) | (b << 3) | (ru <… in do_one_mathemu() macro
298 case FSQRTQ: TYPE(3,3,1,3,1,0,0); break; in do_one_mathemu()
302 case FDIVQ: TYPE(3,3,1,3,1,3,1); break; in do_one_mathemu()
303 case FDMULQ: TYPE(3,3,1,2,1,2,1); break; in do_one_mathemu()
304 case FQTOS: TYPE(3,1,1,3,1,0,0); break; in do_one_mathemu()
305 case FQTOD: TYPE(3,2,1,3,1,0,0); break; in do_one_mathemu()
306 case FITOQ: TYPE(3,3,1,1,0,0,0); break; in do_one_mathemu()
307 case FSTOQ: TYPE(3,3,1,1,1,0,0); break; in do_one_mathemu()
308 case FDTOQ: TYPE(3,3,1,2,1,0,0); break; in do_one_mathemu()
309 case FQTOI: TYPE(3,1,0,3,1,0,0); break; in do_one_mathemu()
[all …]
Dmath_64.c176 #define TYPE(ftt, r, ru, b, bu, a, au) type = (au << 2) | (a << 0) | (bu << 5) | (b << 3) | (ru << … in do_mathemu() macro
198 case FABSQ: TYPE(3,3,0,3,0,0,0); break; in do_mathemu()
199 case FSQRTQ: TYPE(3,3,1,3,1,0,0); break; in do_mathemu()
203 case FDIVQ: TYPE(3,3,1,3,1,3,1); break; in do_mathemu()
204 case FDMULQ: TYPE(3,3,1,2,1,2,1); break; in do_mathemu()
205 case FQTOX: TYPE(3,2,0,3,1,0,0); break; in do_mathemu()
206 case FXTOQ: TYPE(3,3,1,2,0,0,0); break; in do_mathemu()
207 case FQTOS: TYPE(3,1,1,3,1,0,0); break; in do_mathemu()
208 case FQTOD: TYPE(3,2,1,3,1,0,0); break; in do_mathemu()
209 case FITOQ: TYPE(3,3,1,1,0,0,0); break; in do_mathemu()
[all …]
/arch/sparc/include/asm/
Dasm.h10 #define BRANCH32(TYPE, PREDICT, DEST) \ argument
11 TYPE,PREDICT %icc, DEST
12 #define BRANCH32_ANNUL(TYPE, PREDICT, DEST) \ argument
13 TYPE,a,PREDICT %icc, DEST
23 #define BRANCH32(TYPE, PREDICT, DEST) \ argument
24 TYPE DEST
25 #define BRANCH32_ANNUL(TYPE, PREDICT, DEST) \ argument
26 TYPE,a DEST
Dvio.h471 #define viodbg(TYPE, f, a...) \ argument
472 do { if (vio->debug & VIO_DEBUG_##TYPE) \
/arch/mips/include/asm/octeon/
Dcvmx.h212 #define CVMX_BUILD_WRITE64(TYPE, ST) \ argument
213 static inline void cvmx_write64_##TYPE(uint64_t addr, TYPE##_t val) \
215 *CASTPTR(volatile TYPE##_t, addr) = val; \
226 #define CVMX_BUILD_READ64(TYPE, LT) \ argument
227 static inline TYPE##_t cvmx_read64_##TYPE(uint64_t addr) \
229 return *CASTPTR(volatile TYPE##_t, addr); \
/arch/x86/kernel/fpu/
Dinit.c147 #define CHECK_MEMBER_AT_END_OF(TYPE, MEMBER) \ argument
148 BUILD_BUG_ON(sizeof(TYPE) != \
149 ALIGN(offsetofend(TYPE, MEMBER), _Alignof(TYPE)))
/arch/alpha/include/asm/
Dpal.h18 #define __CALL_PAL_R0(NAME, TYPE) \ argument
19 extern inline TYPE NAME(void) \
21 register TYPE __r0 __asm__("$0"); \
Dio.h141 #define REMAP1(TYPE, NAME, QUAL) \ argument
142 static inline TYPE generic_##NAME(QUAL void __iomem *addr) \
147 #define REMAP2(TYPE, NAME, QUAL) \ argument
148 static inline void generic_##NAME(TYPE b, QUAL void __iomem *addr) \
/arch/mips/net/
Dbpf_jit_asm.S47 #define is_offset_negative(TYPE) \ argument
50 bgtz t0, bpf_slow_path_##TYPE##_neg; \
53 #define is_offset_in_header(SIZE, TYPE) \ argument
57 bgtz t0, bpf_slow_path_##TYPE; \
/arch/mips/crypto/
Dcrc32-mips.c31 #define _ASM_MACRO_CRC32(OP, SZ, TYPE) \ argument
37 ((SZ) << 6) | ((TYPE) << 8)) \
39 ((SZ) << 14) | ((TYPE) << 3)))
/arch/arm64/boot/dts/amlogic/
Dmeson-gxm-s912-libretech-pc.dts31 * Make sure the irq pin of the TYPE C controller is not driven
/arch/mips/pci/
Dpci-vr41xx.h93 #define TYPE 0x6U macro
/arch/arm64/kernel/
Dcpufeature.c159 #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \ argument
164 .type = TYPE, \
171 #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \ argument
172 __ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
175 #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \ argument
176 __ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
/arch/sparc/kernel/
Dldc.c176 #define ldcdbg(TYPE, f, a...) \ argument
177 do { if (lp->cfg.debug & LDC_DEBUG_##TYPE) \
/arch/m68k/ifpsp060/src/
Dfpsp.S4061 # bftst %d0{&7:&3} # test TYPE
4066 # TYPE == 0: General instructions #
4254 # TYPE == 1: FDB<cc>, FS<cc>, FTRAP<cc>