Home
last modified time | relevance | path

Searched refs:ir (Results 1 – 25 of 120) sorted by relevance

12345

/arch/mips/math-emu/
Dcp1emu.c849 mips_instruction ir) in cop1_cfc() argument
854 switch (MIPSInst_RD(ir)) { in cop1_cfc()
858 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value); in cop1_cfc()
868 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value); in cop1_cfc()
876 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value); in cop1_cfc()
887 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value); in cop1_cfc()
898 if (MIPSInst_RT(ir)) in cop1_cfc()
899 xcp->regs[MIPSInst_RT(ir)] = value; in cop1_cfc()
906 mips_instruction ir) in cop1_ctc() argument
912 if (MIPSInst_RT(ir) == 0) in cop1_ctc()
[all …]
Ddsemul.c212 int mips_dsemul(struct pt_regs *regs, mips_instruction ir, in mips_dsemul() argument
222 if (ir == 0) in mips_dsemul()
227 union mips_instruction insn = { .word = ir }; in mips_dsemul()
230 if ((ir >> 16) == MM_NOP16) in mips_dsemul()
261 .halfword = { ir >> 16, ir } in mips_dsemul()
270 fr.emul = ir; in mips_dsemul()
/arch/mips/kernel/
Dmips-r2-to-r6-emul.c78 static inline int mipsr6_emul(struct pt_regs *regs, u32 ir) in mipsr6_emul() argument
80 switch (MIPSInst_OPCODE(ir)) { in mipsr6_emul()
82 if (MIPSInst_RT(ir)) in mipsr6_emul()
83 regs->regs[MIPSInst_RT(ir)] = in mipsr6_emul()
84 (s32)regs->regs[MIPSInst_RS(ir)] + in mipsr6_emul()
85 (s32)MIPSInst_SIMM(ir); in mipsr6_emul()
91 if (MIPSInst_RT(ir)) in mipsr6_emul()
92 regs->regs[MIPSInst_RT(ir)] = in mipsr6_emul()
93 (s64)regs->regs[MIPSInst_RS(ir)] + in mipsr6_emul()
94 (s64)MIPSInst_SIMM(ir); in mipsr6_emul()
[all …]
/arch/parisc/math-emu/
Dfpudispatch.c182 fpudispatch(u_int ir, u_int excp_code, u_int holder, u_int fpregs[]) in fpudispatch() argument
194 class = get_class(ir); in fpudispatch()
197 subop = get_subop1_PA2_0(ir); in fpudispatch()
199 subop = get_subop1_PA1_1(ir); in fpudispatch()
202 subop = get_subop(ir); in fpudispatch()
209 return(decode_0c(ir,class,subop,fpregs)); in fpudispatch()
211 return(decode_0e(ir,class,subop,fpregs)); in fpudispatch()
213 return(decode_06(ir,fpregs)); in fpudispatch()
215 return(decode_26(ir,fpregs)); in fpudispatch()
217 return(decode_2e(ir,fpregs)); in fpudispatch()
[all …]
/arch/arm/boot/dts/
Drk3288-firefly.dts14 &ir {
25 ir {
26 ir_int: ir-int {
Drk3288-firefly-beta.dts14 &ir {
25 ir {
26 ir_int: ir-int {
Drk3288-rock2-square.dts57 ir: ir-receiver { label
58 compatible = "gpio-ir-receiver";
205 ir {
206 ir_int: ir-int {
Drk3288-r89.dts44 ir: ir-receiver { label
45 compatible = "gpio-ir-receiver";
295 ir {
296 ir_int: ir-int {
Ddove-cubox.dts60 ir_recv: ir-receiver {
61 compatible = "gpio-ir-receiver";
Drk3066a-rayeager.dts19 ir: ir-receiver { label
20 compatible = "gpio-ir-receiver";
339 ir {
340 ir_int: ir-int {
Drk3188-radxarock.dts70 ir_recv: ir-receiver {
71 compatible = "gpio-ir-receiver";
326 ir-receiver {
327 ir_recv_pin: ir-recv-pin {
Drk3288-popmetal.dts43 ir: ir-receiver { label
44 compatible = "gpio-ir-receiver";
440 ir {
441 ir_int: ir-int {
/arch/arm64/boot/dts/rockchip/
Drk3308-roc-cc.dts16 ir-receiver {
17 compatible = "gpio-ir-receiver";
24 compatible = "pwm-ir-tx";
33 linux,default-trigger = "ir-power-click";
40 linux,default-trigger = "ir-user-click";
153 ir-receiver {
154 ir_recv_pin: ir-recv-pin {
Drk3399-nanopc-t4.dts49 ir-receiver {
50 compatible = "gpio-ir-receiver";
103 ir {
104 ir_rx: ir-rx {
Drk3368-geekbox.dts30 ir: ir-receiver { label
31 compatible = "gpio-ir-receiver";
234 ir {
235 ir_int: ir-int {
Drk3368-r88.dts54 ir: ir-receiver { label
55 compatible = "gpio-ir-receiver";
261 ir {
262 ir_int: ir-int {
Drk3318-a95x-z2.dts29 ir-receiver {
30 compatible = "gpio-ir-receiver";
224 ir {
225 ir_int: ir-int {
Drk3328-rock64.dts66 ir-receiver {
67 compatible = "gpio-ir-receiver";
306 ir {
307 ir_int: ir-int {
/arch/riscv/include/asm/
Dbarrier.h22 #define rmb() RISCV_FENCE(ir,ir)
/arch/x86/kvm/svm/
Davic.c614 struct amd_svm_iommu_ir *ir; in svm_set_pi_irte_mode() local
629 list_for_each_entry(ir, &svm->ir_list, node) { in svm_set_pi_irte_mode()
631 ret = amd_iommu_activate_guest_mode(ir->data); in svm_set_pi_irte_mode()
633 ret = amd_iommu_deactivate_guest_mode(ir->data); in svm_set_pi_irte_mode()
719 struct amd_svm_iommu_ir *ir; in svm_ir_list_add() local
745 ir = kzalloc(sizeof(struct amd_svm_iommu_ir), GFP_KERNEL_ACCOUNT); in svm_ir_list_add()
746 if (!ir) { in svm_ir_list_add()
750 ir->data = pi->ir_data; in svm_ir_list_add()
753 list_add(&ir->node, &svm->ir_list); in svm_ir_list_add()
933 struct amd_svm_iommu_ir *ir; in avic_update_iommu_vcpu_affinity() local
[all …]
/arch/arm64/boot/dts/amlogic/
Dmeson-gxbb-wetek-hub.dts16 &ir {
Dmeson-gxl-s905w-tx3-mini.dts24 &ir {
Dmeson-gxm-vega-s96.dts39 &ir {
/arch/mips/include/asm/
Ddsemul.h37 extern int mips_dsemul(struct pt_regs *regs, mips_instruction ir,
/arch/powerpc/platforms/4xx/
Dgpio.c34 __be32 ir; member
63 return !!(in_be32(&regs->ir) & GPIO_MASK(gpio)); in ppc4xx_gpio_get()

12345