/drivers/gpu/drm/radeon/ |
D | r600_dpm.h | 133 void r600_dpm_print_class_info(u32 class, u32 class2); 139 bool r600_is_uvd_state(u32 class, u32 class2);
|
D | r600_dpm.c | 69 void r600_dpm_print_class_info(u32 class, u32 class2) in r600_dpm_print_class_info() argument 92 (class2 == 0)) in r600_dpm_print_class_info() 121 if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2) in r600_dpm_print_class_info() 123 if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) in r600_dpm_print_class_info() 125 if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) in r600_dpm_print_class_info() 724 bool r600_is_uvd_state(u32 class, u32 class2) in r600_is_uvd_state() argument 734 if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) in r600_is_uvd_state()
|
D | rs780_dpm.c | 725 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in rs780_parse_pplib_non_clock_info() 735 if (r600_is_uvd_state(rps->class, rps->class2)) { in rs780_parse_pplib_non_clock_info() 944 r600_dpm_print_class_info(rps->class, rps->class2); in rs780_dpm_print_power_state()
|
D | sumo_dpm.c | 828 !r600_is_uvd_state(new_rps->class, new_rps->class2)) in sumo_setup_uvd_clocks() 1142 (new_rps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)) in sumo_apply_state_adjust_rules() 1411 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in sumo_parse_pplib_non_clock_info() 1802 r600_dpm_print_class_info(rps->class, rps->class2); in sumo_dpm_print_power_state()
|
D | trinity_dpm.c | 1478 if (pi->uvd_dpm && r600_is_uvd_state(rps->class, rps->class2)) { in trinity_adjust_uvd_state() 1689 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in trinity_parse_pplib_non_clock_info() 2019 r600_dpm_print_class_info(rps->class, rps->class2); in trinity_dpm_print_power_state()
|
D | rv770_dpm.c | 2150 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in rv7xx_parse_pplib_non_clock_info() 2160 if (r600_is_uvd_state(rps->class, rps->class2)) { in rv7xx_parse_pplib_non_clock_info() 2234 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) { in rv7xx_parse_pplib_clock_info() 2438 r600_dpm_print_class_info(rps->class, rps->class2); in rv770_dpm_print_power_state()
|
D | ni_dpm.c | 2607 if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) { in ni_enable_power_containment() 3389 if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) { in ni_enable_smc_cac() 3903 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in ni_parse_pplib_non_clock_info() 3908 } else if (r600_is_uvd_state(rps->class, rps->class2)) { in ni_parse_pplib_non_clock_info() 3957 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) { in ni_parse_pplib_clock_info() 4291 r600_dpm_print_class_info(rps->class, rps->class2); in ni_dpm_print_power_state()
|
D | rv6xx_dpm.c | 1800 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in rv6xx_parse_pplib_non_clock_info() 1802 if (r600_is_uvd_state(rps->class, rps->class2)) { in rv6xx_parse_pplib_non_clock_info() 2013 r600_dpm_print_class_info(rps->class, rps->class2); in rv6xx_dpm_print_power_state()
|
D | btc_dpm.c | 1698 if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) in btc_set_at_for_uvd() 1720 if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) { in btc_notify_uvd_to_smc()
|
D | radeon_pm.c | 972 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) in radeon_dpm_pick_power_state() 986 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) in radeon_dpm_pick_power_state()
|
D | kv_dpm.c | 2592 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in kv_parse_pplib_non_clock_info() 2854 r600_dpm_print_class_info(rps->class, rps->class2); in kv_dpm_print_power_state()
|
D | si_dpm.c | 6695 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in si_parse_pplib_non_clock_info() 6700 } else if (r600_is_uvd_state(rps->class, rps->class2)) { in si_parse_pplib_non_clock_info() 6753 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) && in si_parse_pplib_clock_info()
|
D | ci_dpm.c | 5443 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in ci_parse_pplib_non_clock_info() 5486 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) { in ci_parse_pplib_clock_info() 5959 r600_dpm_print_class_info(rps->class, rps->class2); in ci_dpm_print_power_state()
|
D | radeon.h | 1341 u32 class2; /* vbios flags */ member
|
/drivers/gpu/drm/amd/pm/ |
D | amdgpu_dpm.c | 37 void amdgpu_dpm_print_class_info(u32 class, u32 class2) in amdgpu_dpm_print_class_info() argument 59 (class2 == 0)) in amdgpu_dpm_print_class_info() 88 if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2) in amdgpu_dpm_print_class_info() 90 if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) in amdgpu_dpm_print_class_info() 92 if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) in amdgpu_dpm_print_class_info() 1418 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) in amdgpu_dpm_pick_power_state() 1432 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) in amdgpu_dpm_pick_power_state()
|
/drivers/gpu/drm/amd/pm/inc/ |
D | amdgpu_dpm.h | 58 u32 class2; /* vbios flags */ member 485 void amdgpu_dpm_print_class_info(u32 class, u32 class2);
|
/drivers/scsi/bfa/ |
D | bfa_fc.h | 366 struct fc_plogi_clp_s class2; /* class 2 service parameters */ member
|
D | bfa_fcs_rport.c | 2534 if (plogi->class2.class_valid) in bfa_fcs_rport_update()
|
/drivers/gpu/drm/amd/pm/powerplay/ |
D | si_dpm.c | 3359 static bool r600_is_uvd_state(u32 class, u32 class2) in r600_is_uvd_state() argument 3369 if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) in r600_is_uvd_state() 7113 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in si_parse_pplib_non_clock_info() 7118 } else if (r600_is_uvd_state(rps->class, rps->class2)) { in si_parse_pplib_non_clock_info() 7171 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) && in si_parse_pplib_clock_info() 7900 amdgpu_dpm_print_class_info(rps->class, rps->class2); in si_dpm_print_power_state()
|
D | kv_dpm.c | 2649 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in kv_parse_pplib_non_clock_info() 2885 amdgpu_dpm_print_class_info(rps->class, rps->class2); in kv_dpm_print_power_state()
|