1 /*
2 * Copyright 2018 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30
31 #include "amdgpu.h"
32 #include "amdgpu_ras.h"
33 #include "amdgpu_atomfirmware.h"
34 #include "amdgpu_xgmi.h"
35 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
36
37 static const char *RAS_FS_NAME = "ras";
38
39 const char *ras_error_string[] = {
40 "none",
41 "parity",
42 "single_correctable",
43 "multi_uncorrectable",
44 "poison",
45 };
46
47 const char *ras_block_string[] = {
48 "umc",
49 "sdma",
50 "gfx",
51 "mmhub",
52 "athub",
53 "pcie_bif",
54 "hdp",
55 "xgmi_wafl",
56 "df",
57 "smn",
58 "sem",
59 "mp0",
60 "mp1",
61 "fuse",
62 };
63
64 #define ras_err_str(i) (ras_error_string[ffs(i)])
65 #define ras_block_str(i) (ras_block_string[i])
66
67 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
68
69 /* inject address is 52 bits */
70 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52)
71
72 /* typical ECC bad page rate(1 bad page per 100MB VRAM) */
73 #define RAS_BAD_PAGE_RATE (100 * 1024 * 1024ULL)
74
75 enum amdgpu_ras_retire_page_reservation {
76 AMDGPU_RAS_RETIRE_PAGE_RESERVED,
77 AMDGPU_RAS_RETIRE_PAGE_PENDING,
78 AMDGPU_RAS_RETIRE_PAGE_FAULT,
79 };
80
81 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
82
83 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
84 uint64_t addr);
85
amdgpu_ras_set_error_query_ready(struct amdgpu_device * adev,bool ready)86 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
87 {
88 if (adev && amdgpu_ras_get_context(adev))
89 amdgpu_ras_get_context(adev)->error_query_ready = ready;
90 }
91
amdgpu_ras_get_error_query_ready(struct amdgpu_device * adev)92 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
93 {
94 if (adev && amdgpu_ras_get_context(adev))
95 return amdgpu_ras_get_context(adev)->error_query_ready;
96
97 return false;
98 }
99
amdgpu_ras_debugfs_read(struct file * f,char __user * buf,size_t size,loff_t * pos)100 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
101 size_t size, loff_t *pos)
102 {
103 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
104 struct ras_query_if info = {
105 .head = obj->head,
106 };
107 ssize_t s;
108 char val[128];
109
110 if (amdgpu_ras_error_query(obj->adev, &info))
111 return -EINVAL;
112
113 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
114 "ue", info.ue_count,
115 "ce", info.ce_count);
116 if (*pos >= s)
117 return 0;
118
119 s -= *pos;
120 s = min_t(u64, s, size);
121
122
123 if (copy_to_user(buf, &val[*pos], s))
124 return -EINVAL;
125
126 *pos += s;
127
128 return s;
129 }
130
131 static const struct file_operations amdgpu_ras_debugfs_ops = {
132 .owner = THIS_MODULE,
133 .read = amdgpu_ras_debugfs_read,
134 .write = NULL,
135 .llseek = default_llseek
136 };
137
amdgpu_ras_find_block_id_by_name(const char * name,int * block_id)138 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
139 {
140 int i;
141
142 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
143 *block_id = i;
144 if (strcmp(name, ras_block_str(i)) == 0)
145 return 0;
146 }
147 return -EINVAL;
148 }
149
amdgpu_ras_debugfs_ctrl_parse_data(struct file * f,const char __user * buf,size_t size,loff_t * pos,struct ras_debug_if * data)150 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
151 const char __user *buf, size_t size,
152 loff_t *pos, struct ras_debug_if *data)
153 {
154 ssize_t s = min_t(u64, 64, size);
155 char str[65];
156 char block_name[33];
157 char err[9] = "ue";
158 int op = -1;
159 int block_id;
160 uint32_t sub_block;
161 u64 address, value;
162
163 if (*pos)
164 return -EINVAL;
165 *pos = size;
166
167 memset(str, 0, sizeof(str));
168 memset(data, 0, sizeof(*data));
169
170 if (copy_from_user(str, buf, s))
171 return -EINVAL;
172
173 if (sscanf(str, "disable %32s", block_name) == 1)
174 op = 0;
175 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
176 op = 1;
177 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
178 op = 2;
179 else if (str[0] && str[1] && str[2] && str[3])
180 /* ascii string, but commands are not matched. */
181 return -EINVAL;
182
183 if (op != -1) {
184 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
185 return -EINVAL;
186
187 data->head.block = block_id;
188 /* only ue and ce errors are supported */
189 if (!memcmp("ue", err, 2))
190 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
191 else if (!memcmp("ce", err, 2))
192 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
193 else
194 return -EINVAL;
195
196 data->op = op;
197
198 if (op == 2) {
199 if (sscanf(str, "%*s %*s %*s %u %llu %llu",
200 &sub_block, &address, &value) != 3)
201 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
202 &sub_block, &address, &value) != 3)
203 return -EINVAL;
204 data->head.sub_block_index = sub_block;
205 data->inject.address = address;
206 data->inject.value = value;
207 }
208 } else {
209 if (size < sizeof(*data))
210 return -EINVAL;
211
212 if (copy_from_user(data, buf, sizeof(*data)))
213 return -EINVAL;
214 }
215
216 return 0;
217 }
218
219 /**
220 * DOC: AMDGPU RAS debugfs control interface
221 *
222 * It accepts struct ras_debug_if who has two members.
223 *
224 * First member: ras_debug_if::head or ras_debug_if::inject.
225 *
226 * head is used to indicate which IP block will be under control.
227 *
228 * head has four members, they are block, type, sub_block_index, name.
229 * block: which IP will be under control.
230 * type: what kind of error will be enabled/disabled/injected.
231 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
232 * name: the name of IP.
233 *
234 * inject has two more members than head, they are address, value.
235 * As their names indicate, inject operation will write the
236 * value to the address.
237 *
238 * The second member: struct ras_debug_if::op.
239 * It has three kinds of operations.
240 *
241 * - 0: disable RAS on the block. Take ::head as its data.
242 * - 1: enable RAS on the block. Take ::head as its data.
243 * - 2: inject errors on the block. Take ::inject as its data.
244 *
245 * How to use the interface?
246 *
247 * Programs
248 *
249 * Copy the struct ras_debug_if in your codes and initialize it.
250 * Write the struct to the control node.
251 *
252 * Shells
253 *
254 * .. code-block:: bash
255 *
256 * echo op block [error [sub_block address value]] > .../ras/ras_ctrl
257 *
258 * Parameters:
259 *
260 * op: disable, enable, inject
261 * disable: only block is needed
262 * enable: block and error are needed
263 * inject: error, address, value are needed
264 * block: umc, sdma, gfx, .........
265 * see ras_block_string[] for details
266 * error: ue, ce
267 * ue: multi_uncorrectable
268 * ce: single_correctable
269 * sub_block:
270 * sub block index, pass 0 if there is no sub block
271 *
272 * here are some examples for bash commands:
273 *
274 * .. code-block:: bash
275 *
276 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
277 * echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
278 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
279 *
280 * How to check the result?
281 *
282 * For disable/enable, please check ras features at
283 * /sys/class/drm/card[0/1/2...]/device/ras/features
284 *
285 * For inject, please check corresponding err count at
286 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
287 *
288 * .. note::
289 * Operations are only allowed on blocks which are supported.
290 * Please check ras mask at /sys/module/amdgpu/parameters/ras_mask
291 * to see which blocks support RAS on a particular asic.
292 *
293 */
amdgpu_ras_debugfs_ctrl_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)294 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, const char __user *buf,
295 size_t size, loff_t *pos)
296 {
297 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
298 struct ras_debug_if data;
299 int ret = 0;
300
301 if (!amdgpu_ras_get_error_query_ready(adev)) {
302 dev_warn(adev->dev, "RAS WARN: error injection "
303 "currently inaccessible\n");
304 return size;
305 }
306
307 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
308 if (ret)
309 return -EINVAL;
310
311 if (!amdgpu_ras_is_supported(adev, data.head.block))
312 return -EINVAL;
313
314 switch (data.op) {
315 case 0:
316 ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
317 break;
318 case 1:
319 ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
320 break;
321 case 2:
322 if ((data.inject.address >= adev->gmc.mc_vram_size) ||
323 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
324 dev_warn(adev->dev, "RAS WARN: input address "
325 "0x%llx is invalid.",
326 data.inject.address);
327 ret = -EINVAL;
328 break;
329 }
330
331 /* umc ce/ue error injection for a bad page is not allowed */
332 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
333 amdgpu_ras_check_bad_page(adev, data.inject.address)) {
334 dev_warn(adev->dev, "RAS WARN: 0x%llx has been marked "
335 "as bad before error injection!\n",
336 data.inject.address);
337 break;
338 }
339
340 /* data.inject.address is offset instead of absolute gpu address */
341 ret = amdgpu_ras_error_inject(adev, &data.inject);
342 break;
343 default:
344 ret = -EINVAL;
345 break;
346 }
347
348 if (ret)
349 return -EINVAL;
350
351 return size;
352 }
353
354 /**
355 * DOC: AMDGPU RAS debugfs EEPROM table reset interface
356 *
357 * Some boards contain an EEPROM which is used to persistently store a list of
358 * bad pages which experiences ECC errors in vram. This interface provides
359 * a way to reset the EEPROM, e.g., after testing error injection.
360 *
361 * Usage:
362 *
363 * .. code-block:: bash
364 *
365 * echo 1 > ../ras/ras_eeprom_reset
366 *
367 * will reset EEPROM table to 0 entries.
368 *
369 */
amdgpu_ras_debugfs_eeprom_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)370 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, const char __user *buf,
371 size_t size, loff_t *pos)
372 {
373 struct amdgpu_device *adev =
374 (struct amdgpu_device *)file_inode(f)->i_private;
375 int ret;
376
377 ret = amdgpu_ras_eeprom_reset_table(
378 &(amdgpu_ras_get_context(adev)->eeprom_control));
379
380 if (ret == 1) {
381 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
382 return size;
383 } else {
384 return -EIO;
385 }
386 }
387
388 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
389 .owner = THIS_MODULE,
390 .read = NULL,
391 .write = amdgpu_ras_debugfs_ctrl_write,
392 .llseek = default_llseek
393 };
394
395 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
396 .owner = THIS_MODULE,
397 .read = NULL,
398 .write = amdgpu_ras_debugfs_eeprom_write,
399 .llseek = default_llseek
400 };
401
402 /**
403 * DOC: AMDGPU RAS sysfs Error Count Interface
404 *
405 * It allows the user to read the error count for each IP block on the gpu through
406 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
407 *
408 * It outputs the multiple lines which report the uncorrected (ue) and corrected
409 * (ce) error counts.
410 *
411 * The format of one line is below,
412 *
413 * [ce|ue]: count
414 *
415 * Example:
416 *
417 * .. code-block:: bash
418 *
419 * ue: 0
420 * ce: 1
421 *
422 */
amdgpu_ras_sysfs_read(struct device * dev,struct device_attribute * attr,char * buf)423 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
424 struct device_attribute *attr, char *buf)
425 {
426 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
427 struct ras_query_if info = {
428 .head = obj->head,
429 };
430
431 if (!amdgpu_ras_get_error_query_ready(obj->adev))
432 return snprintf(buf, PAGE_SIZE,
433 "Query currently inaccessible\n");
434
435 if (amdgpu_ras_error_query(obj->adev, &info))
436 return -EINVAL;
437
438 return snprintf(buf, PAGE_SIZE, "%s: %lu\n%s: %lu\n",
439 "ue", info.ue_count,
440 "ce", info.ce_count);
441 }
442
443 /* obj begin */
444
445 #define get_obj(obj) do { (obj)->use++; } while (0)
446 #define alive_obj(obj) ((obj)->use)
447
put_obj(struct ras_manager * obj)448 static inline void put_obj(struct ras_manager *obj)
449 {
450 if (obj && --obj->use == 0)
451 list_del(&obj->node);
452 if (obj && obj->use < 0) {
453 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", obj->head.name);
454 }
455 }
456
457 /* make one obj and return it. */
amdgpu_ras_create_obj(struct amdgpu_device * adev,struct ras_common_if * head)458 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
459 struct ras_common_if *head)
460 {
461 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
462 struct ras_manager *obj;
463
464 if (!con)
465 return NULL;
466
467 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
468 return NULL;
469
470 obj = &con->objs[head->block];
471 /* already exist. return obj? */
472 if (alive_obj(obj))
473 return NULL;
474
475 obj->head = *head;
476 obj->adev = adev;
477 list_add(&obj->node, &con->head);
478 get_obj(obj);
479
480 return obj;
481 }
482
483 /* return an obj equal to head, or the first when head is NULL */
amdgpu_ras_find_obj(struct amdgpu_device * adev,struct ras_common_if * head)484 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
485 struct ras_common_if *head)
486 {
487 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
488 struct ras_manager *obj;
489 int i;
490
491 if (!con)
492 return NULL;
493
494 if (head) {
495 if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
496 return NULL;
497
498 obj = &con->objs[head->block];
499
500 if (alive_obj(obj)) {
501 WARN_ON(head->block != obj->head.block);
502 return obj;
503 }
504 } else {
505 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
506 obj = &con->objs[i];
507 if (alive_obj(obj)) {
508 WARN_ON(i != obj->head.block);
509 return obj;
510 }
511 }
512 }
513
514 return NULL;
515 }
516 /* obj end */
517
amdgpu_ras_parse_status_code(struct amdgpu_device * adev,const char * invoke_type,const char * block_name,enum ta_ras_status ret)518 static void amdgpu_ras_parse_status_code(struct amdgpu_device *adev,
519 const char* invoke_type,
520 const char* block_name,
521 enum ta_ras_status ret)
522 {
523 switch (ret) {
524 case TA_RAS_STATUS__SUCCESS:
525 return;
526 case TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE:
527 dev_warn(adev->dev,
528 "RAS WARN: %s %s currently unavailable\n",
529 invoke_type,
530 block_name);
531 break;
532 default:
533 dev_err(adev->dev,
534 "RAS ERROR: %s %s error failed ret 0x%X\n",
535 invoke_type,
536 block_name,
537 ret);
538 }
539 }
540
541 /* feature ctl begin */
amdgpu_ras_is_feature_allowed(struct amdgpu_device * adev,struct ras_common_if * head)542 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
543 struct ras_common_if *head)
544 {
545 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
546
547 return con->hw_supported & BIT(head->block);
548 }
549
amdgpu_ras_is_feature_enabled(struct amdgpu_device * adev,struct ras_common_if * head)550 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
551 struct ras_common_if *head)
552 {
553 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
554
555 return con->features & BIT(head->block);
556 }
557
558 /*
559 * if obj is not created, then create one.
560 * set feature enable flag.
561 */
__amdgpu_ras_feature_enable(struct amdgpu_device * adev,struct ras_common_if * head,int enable)562 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
563 struct ras_common_if *head, int enable)
564 {
565 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
566 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
567
568 /* If hardware does not support ras, then do not create obj.
569 * But if hardware support ras, we can create the obj.
570 * Ras framework checks con->hw_supported to see if it need do
571 * corresponding initialization.
572 * IP checks con->support to see if it need disable ras.
573 */
574 if (!amdgpu_ras_is_feature_allowed(adev, head))
575 return 0;
576 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head)))
577 return 0;
578
579 if (enable) {
580 if (!obj) {
581 obj = amdgpu_ras_create_obj(adev, head);
582 if (!obj)
583 return -EINVAL;
584 } else {
585 /* In case we create obj somewhere else */
586 get_obj(obj);
587 }
588 con->features |= BIT(head->block);
589 } else {
590 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
591 con->features &= ~BIT(head->block);
592 put_obj(obj);
593 }
594 }
595
596 return 0;
597 }
598
599 /* wrapper of psp_ras_enable_features */
amdgpu_ras_feature_enable(struct amdgpu_device * adev,struct ras_common_if * head,bool enable)600 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
601 struct ras_common_if *head, bool enable)
602 {
603 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
604 union ta_ras_cmd_input *info;
605 int ret;
606
607 if (!con)
608 return -EINVAL;
609
610 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
611 if (!info)
612 return -ENOMEM;
613
614 if (!enable) {
615 info->disable_features = (struct ta_ras_disable_features_input) {
616 .block_id = amdgpu_ras_block_to_ta(head->block),
617 .error_type = amdgpu_ras_error_to_ta(head->type),
618 };
619 } else {
620 info->enable_features = (struct ta_ras_enable_features_input) {
621 .block_id = amdgpu_ras_block_to_ta(head->block),
622 .error_type = amdgpu_ras_error_to_ta(head->type),
623 };
624 }
625
626 /* Do not enable if it is not allowed. */
627 WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
628 /* Are we alerady in that state we are going to set? */
629 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) {
630 ret = 0;
631 goto out;
632 }
633
634 if (!amdgpu_ras_intr_triggered()) {
635 ret = psp_ras_enable_features(&adev->psp, info, enable);
636 if (ret) {
637 amdgpu_ras_parse_status_code(adev,
638 enable ? "enable":"disable",
639 ras_block_str(head->block),
640 (enum ta_ras_status)ret);
641 if (ret == TA_RAS_STATUS__RESET_NEEDED)
642 ret = -EAGAIN;
643 else
644 ret = -EINVAL;
645
646 goto out;
647 }
648 }
649
650 /* setup the obj */
651 __amdgpu_ras_feature_enable(adev, head, enable);
652 ret = 0;
653 out:
654 kfree(info);
655 return ret;
656 }
657
658 /* Only used in device probe stage and called only once. */
amdgpu_ras_feature_enable_on_boot(struct amdgpu_device * adev,struct ras_common_if * head,bool enable)659 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
660 struct ras_common_if *head, bool enable)
661 {
662 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
663 int ret;
664
665 if (!con)
666 return -EINVAL;
667
668 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
669 if (enable) {
670 /* There is no harm to issue a ras TA cmd regardless of
671 * the currecnt ras state.
672 * If current state == target state, it will do nothing
673 * But sometimes it requests driver to reset and repost
674 * with error code -EAGAIN.
675 */
676 ret = amdgpu_ras_feature_enable(adev, head, 1);
677 /* With old ras TA, we might fail to enable ras.
678 * Log it and just setup the object.
679 * TODO need remove this WA in the future.
680 */
681 if (ret == -EINVAL) {
682 ret = __amdgpu_ras_feature_enable(adev, head, 1);
683 if (!ret)
684 dev_info(adev->dev,
685 "RAS INFO: %s setup object\n",
686 ras_block_str(head->block));
687 }
688 } else {
689 /* setup the object then issue a ras TA disable cmd.*/
690 ret = __amdgpu_ras_feature_enable(adev, head, 1);
691 if (ret)
692 return ret;
693
694 ret = amdgpu_ras_feature_enable(adev, head, 0);
695 }
696 } else
697 ret = amdgpu_ras_feature_enable(adev, head, enable);
698
699 return ret;
700 }
701
amdgpu_ras_disable_all_features(struct amdgpu_device * adev,bool bypass)702 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
703 bool bypass)
704 {
705 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
706 struct ras_manager *obj, *tmp;
707
708 list_for_each_entry_safe(obj, tmp, &con->head, node) {
709 /* bypass psp.
710 * aka just release the obj and corresponding flags
711 */
712 if (bypass) {
713 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
714 break;
715 } else {
716 if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
717 break;
718 }
719 }
720
721 return con->features;
722 }
723
amdgpu_ras_enable_all_features(struct amdgpu_device * adev,bool bypass)724 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
725 bool bypass)
726 {
727 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
728 int ras_block_count = AMDGPU_RAS_BLOCK_COUNT;
729 int i;
730 const enum amdgpu_ras_error_type default_ras_type =
731 AMDGPU_RAS_ERROR__NONE;
732
733 for (i = 0; i < ras_block_count; i++) {
734 struct ras_common_if head = {
735 .block = i,
736 .type = default_ras_type,
737 .sub_block_index = 0,
738 };
739 strcpy(head.name, ras_block_str(i));
740 if (bypass) {
741 /*
742 * bypass psp. vbios enable ras for us.
743 * so just create the obj
744 */
745 if (__amdgpu_ras_feature_enable(adev, &head, 1))
746 break;
747 } else {
748 if (amdgpu_ras_feature_enable(adev, &head, 1))
749 break;
750 }
751 }
752
753 return con->features;
754 }
755 /* feature ctl end */
756
757 /* query/inject/cure begin */
amdgpu_ras_error_query(struct amdgpu_device * adev,struct ras_query_if * info)758 int amdgpu_ras_error_query(struct amdgpu_device *adev,
759 struct ras_query_if *info)
760 {
761 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
762 struct ras_err_data err_data = {0, 0, 0, NULL};
763 int i;
764
765 if (!obj)
766 return -EINVAL;
767
768 switch (info->head.block) {
769 case AMDGPU_RAS_BLOCK__UMC:
770 if (adev->umc.funcs->query_ras_error_count)
771 adev->umc.funcs->query_ras_error_count(adev, &err_data);
772 /* umc query_ras_error_address is also responsible for clearing
773 * error status
774 */
775 if (adev->umc.funcs->query_ras_error_address)
776 adev->umc.funcs->query_ras_error_address(adev, &err_data);
777 break;
778 case AMDGPU_RAS_BLOCK__SDMA:
779 if (adev->sdma.funcs->query_ras_error_count) {
780 for (i = 0; i < adev->sdma.num_instances; i++)
781 adev->sdma.funcs->query_ras_error_count(adev, i,
782 &err_data);
783 }
784 break;
785 case AMDGPU_RAS_BLOCK__GFX:
786 if (adev->gfx.funcs->query_ras_error_count)
787 adev->gfx.funcs->query_ras_error_count(adev, &err_data);
788 break;
789 case AMDGPU_RAS_BLOCK__MMHUB:
790 if (adev->mmhub.funcs->query_ras_error_count)
791 adev->mmhub.funcs->query_ras_error_count(adev, &err_data);
792 break;
793 case AMDGPU_RAS_BLOCK__PCIE_BIF:
794 if (adev->nbio.funcs->query_ras_error_count)
795 adev->nbio.funcs->query_ras_error_count(adev, &err_data);
796 break;
797 case AMDGPU_RAS_BLOCK__XGMI_WAFL:
798 amdgpu_xgmi_query_ras_error_count(adev, &err_data);
799 break;
800 default:
801 break;
802 }
803
804 obj->err_data.ue_count += err_data.ue_count;
805 obj->err_data.ce_count += err_data.ce_count;
806
807 info->ue_count = obj->err_data.ue_count;
808 info->ce_count = obj->err_data.ce_count;
809
810 if (err_data.ce_count) {
811 dev_info(adev->dev, "%ld correctable hardware errors "
812 "detected in %s block, no user "
813 "action is needed.\n",
814 obj->err_data.ce_count,
815 ras_block_str(info->head.block));
816 }
817 if (err_data.ue_count) {
818 dev_info(adev->dev, "%ld uncorrectable hardware errors "
819 "detected in %s block\n",
820 obj->err_data.ue_count,
821 ras_block_str(info->head.block));
822 }
823
824 return 0;
825 }
826
827 /* Trigger XGMI/WAFL error */
amdgpu_ras_error_inject_xgmi(struct amdgpu_device * adev,struct ta_ras_trigger_error_input * block_info)828 static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev,
829 struct ta_ras_trigger_error_input *block_info)
830 {
831 int ret;
832
833 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
834 dev_warn(adev->dev, "Failed to disallow df cstate");
835
836 if (amdgpu_dpm_allow_xgmi_power_down(adev, false))
837 dev_warn(adev->dev, "Failed to disallow XGMI power down");
838
839 ret = psp_ras_trigger_error(&adev->psp, block_info);
840
841 if (amdgpu_ras_intr_triggered())
842 return ret;
843
844 if (amdgpu_dpm_allow_xgmi_power_down(adev, true))
845 dev_warn(adev->dev, "Failed to allow XGMI power down");
846
847 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW))
848 dev_warn(adev->dev, "Failed to allow df cstate");
849
850 return ret;
851 }
852
853 /* wrapper of psp_ras_trigger_error */
amdgpu_ras_error_inject(struct amdgpu_device * adev,struct ras_inject_if * info)854 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
855 struct ras_inject_if *info)
856 {
857 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
858 struct ta_ras_trigger_error_input block_info = {
859 .block_id = amdgpu_ras_block_to_ta(info->head.block),
860 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
861 .sub_block_index = info->head.sub_block_index,
862 .address = info->address,
863 .value = info->value,
864 };
865 int ret = 0;
866
867 if (!obj)
868 return -EINVAL;
869
870 /* Calculate XGMI relative offset */
871 if (adev->gmc.xgmi.num_physical_nodes > 1) {
872 block_info.address =
873 amdgpu_xgmi_get_relative_phy_addr(adev,
874 block_info.address);
875 }
876
877 switch (info->head.block) {
878 case AMDGPU_RAS_BLOCK__GFX:
879 if (adev->gfx.funcs->ras_error_inject)
880 ret = adev->gfx.funcs->ras_error_inject(adev, info);
881 else
882 ret = -EINVAL;
883 break;
884 case AMDGPU_RAS_BLOCK__UMC:
885 case AMDGPU_RAS_BLOCK__MMHUB:
886 case AMDGPU_RAS_BLOCK__PCIE_BIF:
887 ret = psp_ras_trigger_error(&adev->psp, &block_info);
888 break;
889 case AMDGPU_RAS_BLOCK__XGMI_WAFL:
890 ret = amdgpu_ras_error_inject_xgmi(adev, &block_info);
891 break;
892 default:
893 dev_info(adev->dev, "%s error injection is not supported yet\n",
894 ras_block_str(info->head.block));
895 ret = -EINVAL;
896 }
897
898 amdgpu_ras_parse_status_code(adev,
899 "inject",
900 ras_block_str(info->head.block),
901 (enum ta_ras_status)ret);
902
903 return ret;
904 }
905
amdgpu_ras_error_cure(struct amdgpu_device * adev,struct ras_cure_if * info)906 int amdgpu_ras_error_cure(struct amdgpu_device *adev,
907 struct ras_cure_if *info)
908 {
909 /* psp fw has no cure interface for now. */
910 return 0;
911 }
912
913 /* get the total error counts on all IPs */
amdgpu_ras_query_error_count(struct amdgpu_device * adev,bool is_ce)914 unsigned long amdgpu_ras_query_error_count(struct amdgpu_device *adev,
915 bool is_ce)
916 {
917 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
918 struct ras_manager *obj;
919 struct ras_err_data data = {0, 0};
920
921 if (!con)
922 return 0;
923
924 list_for_each_entry(obj, &con->head, node) {
925 struct ras_query_if info = {
926 .head = obj->head,
927 };
928
929 if (amdgpu_ras_error_query(adev, &info))
930 return 0;
931
932 data.ce_count += info.ce_count;
933 data.ue_count += info.ue_count;
934 }
935
936 return is_ce ? data.ce_count : data.ue_count;
937 }
938 /* query/inject/cure end */
939
940
941 /* sysfs begin */
942
943 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
944 struct ras_badpage **bps, unsigned int *count);
945
amdgpu_ras_badpage_flags_str(unsigned int flags)946 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
947 {
948 switch (flags) {
949 case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
950 return "R";
951 case AMDGPU_RAS_RETIRE_PAGE_PENDING:
952 return "P";
953 case AMDGPU_RAS_RETIRE_PAGE_FAULT:
954 default:
955 return "F";
956 };
957 }
958
959 /**
960 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
961 *
962 * It allows user to read the bad pages of vram on the gpu through
963 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
964 *
965 * It outputs multiple lines, and each line stands for one gpu page.
966 *
967 * The format of one line is below,
968 * gpu pfn : gpu page size : flags
969 *
970 * gpu pfn and gpu page size are printed in hex format.
971 * flags can be one of below character,
972 *
973 * R: reserved, this gpu page is reserved and not able to use.
974 *
975 * P: pending for reserve, this gpu page is marked as bad, will be reserved
976 * in next window of page_reserve.
977 *
978 * F: unable to reserve. this gpu page can't be reserved due to some reasons.
979 *
980 * Examples:
981 *
982 * .. code-block:: bash
983 *
984 * 0x00000001 : 0x00001000 : R
985 * 0x00000002 : 0x00001000 : P
986 *
987 */
988
amdgpu_ras_sysfs_badpages_read(struct file * f,struct kobject * kobj,struct bin_attribute * attr,char * buf,loff_t ppos,size_t count)989 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
990 struct kobject *kobj, struct bin_attribute *attr,
991 char *buf, loff_t ppos, size_t count)
992 {
993 struct amdgpu_ras *con =
994 container_of(attr, struct amdgpu_ras, badpages_attr);
995 struct amdgpu_device *adev = con->adev;
996 const unsigned int element_size =
997 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
998 unsigned int start = div64_ul(ppos + element_size - 1, element_size);
999 unsigned int end = div64_ul(ppos + count - 1, element_size);
1000 ssize_t s = 0;
1001 struct ras_badpage *bps = NULL;
1002 unsigned int bps_count = 0;
1003
1004 memset(buf, 0, count);
1005
1006 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1007 return 0;
1008
1009 for (; start < end && start < bps_count; start++)
1010 s += scnprintf(&buf[s], element_size + 1,
1011 "0x%08x : 0x%08x : %1s\n",
1012 bps[start].bp,
1013 bps[start].size,
1014 amdgpu_ras_badpage_flags_str(bps[start].flags));
1015
1016 kfree(bps);
1017
1018 return s;
1019 }
1020
amdgpu_ras_sysfs_features_read(struct device * dev,struct device_attribute * attr,char * buf)1021 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1022 struct device_attribute *attr, char *buf)
1023 {
1024 struct amdgpu_ras *con =
1025 container_of(attr, struct amdgpu_ras, features_attr);
1026
1027 return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1028 }
1029
amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device * adev)1030 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1031 {
1032 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1033
1034 if (adev->dev->kobj.sd)
1035 sysfs_remove_file_from_group(&adev->dev->kobj,
1036 &con->badpages_attr.attr,
1037 RAS_FS_NAME);
1038 }
1039
amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device * adev)1040 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
1041 {
1042 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1043 struct attribute *attrs[] = {
1044 &con->features_attr.attr,
1045 NULL
1046 };
1047 struct attribute_group group = {
1048 .name = RAS_FS_NAME,
1049 .attrs = attrs,
1050 };
1051
1052 if (adev->dev->kobj.sd)
1053 sysfs_remove_group(&adev->dev->kobj, &group);
1054
1055 return 0;
1056 }
1057
amdgpu_ras_sysfs_create(struct amdgpu_device * adev,struct ras_fs_if * head)1058 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1059 struct ras_fs_if *head)
1060 {
1061 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1062
1063 if (!obj || obj->attr_inuse)
1064 return -EINVAL;
1065
1066 get_obj(obj);
1067
1068 memcpy(obj->fs_data.sysfs_name,
1069 head->sysfs_name,
1070 sizeof(obj->fs_data.sysfs_name));
1071
1072 obj->sysfs_attr = (struct device_attribute){
1073 .attr = {
1074 .name = obj->fs_data.sysfs_name,
1075 .mode = S_IRUGO,
1076 },
1077 .show = amdgpu_ras_sysfs_read,
1078 };
1079 sysfs_attr_init(&obj->sysfs_attr.attr);
1080
1081 if (sysfs_add_file_to_group(&adev->dev->kobj,
1082 &obj->sysfs_attr.attr,
1083 RAS_FS_NAME)) {
1084 put_obj(obj);
1085 return -EINVAL;
1086 }
1087
1088 obj->attr_inuse = 1;
1089
1090 return 0;
1091 }
1092
amdgpu_ras_sysfs_remove(struct amdgpu_device * adev,struct ras_common_if * head)1093 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1094 struct ras_common_if *head)
1095 {
1096 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1097
1098 if (!obj || !obj->attr_inuse)
1099 return -EINVAL;
1100
1101 if (adev->dev->kobj.sd)
1102 sysfs_remove_file_from_group(&adev->dev->kobj,
1103 &obj->sysfs_attr.attr,
1104 RAS_FS_NAME);
1105 obj->attr_inuse = 0;
1106 put_obj(obj);
1107
1108 return 0;
1109 }
1110
amdgpu_ras_sysfs_remove_all(struct amdgpu_device * adev)1111 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1112 {
1113 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1114 struct ras_manager *obj, *tmp;
1115
1116 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1117 amdgpu_ras_sysfs_remove(adev, &obj->head);
1118 }
1119
1120 if (amdgpu_bad_page_threshold != 0)
1121 amdgpu_ras_sysfs_remove_bad_page_node(adev);
1122
1123 amdgpu_ras_sysfs_remove_feature_node(adev);
1124
1125 return 0;
1126 }
1127 /* sysfs end */
1128
1129 /**
1130 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1131 *
1132 * Normally when there is an uncorrectable error, the driver will reset
1133 * the GPU to recover. However, in the event of an unrecoverable error,
1134 * the driver provides an interface to reboot the system automatically
1135 * in that event.
1136 *
1137 * The following file in debugfs provides that interface:
1138 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1139 *
1140 * Usage:
1141 *
1142 * .. code-block:: bash
1143 *
1144 * echo true > .../ras/auto_reboot
1145 *
1146 */
1147 /* debugfs begin */
amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device * adev)1148 static void amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1149 {
1150 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1151 struct drm_minor *minor = adev_to_drm(adev)->primary;
1152
1153 con->dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1154 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, con->dir,
1155 adev, &amdgpu_ras_debugfs_ctrl_ops);
1156 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, con->dir,
1157 adev, &amdgpu_ras_debugfs_eeprom_ops);
1158
1159 /*
1160 * After one uncorrectable error happens, usually GPU recovery will
1161 * be scheduled. But due to the known problem in GPU recovery failing
1162 * to bring GPU back, below interface provides one direct way to
1163 * user to reboot system automatically in such case within
1164 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1165 * will never be called.
1166 */
1167 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, con->dir,
1168 &con->reboot);
1169
1170 /*
1171 * User could set this not to clean up hardware's error count register
1172 * of RAS IPs during ras recovery.
1173 */
1174 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644,
1175 con->dir, &con->disable_ras_err_cnt_harvest);
1176 }
1177
amdgpu_ras_debugfs_create(struct amdgpu_device * adev,struct ras_fs_if * head)1178 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1179 struct ras_fs_if *head)
1180 {
1181 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1182 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1183
1184 if (!obj || obj->ent)
1185 return;
1186
1187 get_obj(obj);
1188
1189 memcpy(obj->fs_data.debugfs_name,
1190 head->debugfs_name,
1191 sizeof(obj->fs_data.debugfs_name));
1192
1193 obj->ent = debugfs_create_file(obj->fs_data.debugfs_name,
1194 S_IWUGO | S_IRUGO, con->dir, obj,
1195 &amdgpu_ras_debugfs_ops);
1196 }
1197
amdgpu_ras_debugfs_create_all(struct amdgpu_device * adev)1198 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1199 {
1200 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1201 struct ras_manager *obj;
1202 struct ras_fs_if fs_info;
1203
1204 /*
1205 * it won't be called in resume path, no need to check
1206 * suspend and gpu reset status
1207 */
1208 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1209 return;
1210
1211 amdgpu_ras_debugfs_create_ctrl_node(adev);
1212
1213 list_for_each_entry(obj, &con->head, node) {
1214 if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1215 (obj->attr_inuse == 1)) {
1216 sprintf(fs_info.debugfs_name, "%s_err_inject",
1217 ras_block_str(obj->head.block));
1218 fs_info.head = obj->head;
1219 amdgpu_ras_debugfs_create(adev, &fs_info);
1220 }
1221 }
1222 }
1223
amdgpu_ras_debugfs_remove(struct amdgpu_device * adev,struct ras_common_if * head)1224 static void amdgpu_ras_debugfs_remove(struct amdgpu_device *adev,
1225 struct ras_common_if *head)
1226 {
1227 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1228
1229 if (!obj || !obj->ent)
1230 return;
1231
1232 obj->ent = NULL;
1233 put_obj(obj);
1234 }
1235
amdgpu_ras_debugfs_remove_all(struct amdgpu_device * adev)1236 static void amdgpu_ras_debugfs_remove_all(struct amdgpu_device *adev)
1237 {
1238 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1239 struct ras_manager *obj, *tmp;
1240
1241 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1242 amdgpu_ras_debugfs_remove(adev, &obj->head);
1243 }
1244
1245 con->dir = NULL;
1246 }
1247 /* debugfs end */
1248
1249 /* ras fs */
1250 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1251 amdgpu_ras_sysfs_badpages_read, NULL, 0);
1252 static DEVICE_ATTR(features, S_IRUGO,
1253 amdgpu_ras_sysfs_features_read, NULL);
amdgpu_ras_fs_init(struct amdgpu_device * adev)1254 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1255 {
1256 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1257 struct attribute_group group = {
1258 .name = RAS_FS_NAME,
1259 };
1260 struct attribute *attrs[] = {
1261 &con->features_attr.attr,
1262 NULL
1263 };
1264 struct bin_attribute *bin_attrs[] = {
1265 NULL,
1266 NULL,
1267 };
1268 int r;
1269
1270 /* add features entry */
1271 con->features_attr = dev_attr_features;
1272 group.attrs = attrs;
1273 sysfs_attr_init(attrs[0]);
1274
1275 if (amdgpu_bad_page_threshold != 0) {
1276 /* add bad_page_features entry */
1277 bin_attr_gpu_vram_bad_pages.private = NULL;
1278 con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1279 bin_attrs[0] = &con->badpages_attr;
1280 group.bin_attrs = bin_attrs;
1281 sysfs_bin_attr_init(bin_attrs[0]);
1282 }
1283
1284 r = sysfs_create_group(&adev->dev->kobj, &group);
1285 if (r)
1286 dev_err(adev->dev, "Failed to create RAS sysfs group!");
1287
1288 return 0;
1289 }
1290
amdgpu_ras_fs_fini(struct amdgpu_device * adev)1291 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1292 {
1293 if (IS_ENABLED(CONFIG_DEBUG_FS))
1294 amdgpu_ras_debugfs_remove_all(adev);
1295 amdgpu_ras_sysfs_remove_all(adev);
1296 return 0;
1297 }
1298 /* ras fs end */
1299
1300 /* ih begin */
amdgpu_ras_interrupt_handler(struct ras_manager * obj)1301 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1302 {
1303 struct ras_ih_data *data = &obj->ih_data;
1304 struct amdgpu_iv_entry entry;
1305 int ret;
1306 struct ras_err_data err_data = {0, 0, 0, NULL};
1307
1308 while (data->rptr != data->wptr) {
1309 rmb();
1310 memcpy(&entry, &data->ring[data->rptr],
1311 data->element_size);
1312
1313 wmb();
1314 data->rptr = (data->aligned_element_size +
1315 data->rptr) % data->ring_size;
1316
1317 /* Let IP handle its data, maybe we need get the output
1318 * from the callback to udpate the error type/count, etc
1319 */
1320 if (data->cb) {
1321 ret = data->cb(obj->adev, &err_data, &entry);
1322 /* ue will trigger an interrupt, and in that case
1323 * we need do a reset to recovery the whole system.
1324 * But leave IP do that recovery, here we just dispatch
1325 * the error.
1326 */
1327 if (ret == AMDGPU_RAS_SUCCESS) {
1328 /* these counts could be left as 0 if
1329 * some blocks do not count error number
1330 */
1331 obj->err_data.ue_count += err_data.ue_count;
1332 obj->err_data.ce_count += err_data.ce_count;
1333 }
1334 }
1335 }
1336 }
1337
amdgpu_ras_interrupt_process_handler(struct work_struct * work)1338 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1339 {
1340 struct ras_ih_data *data =
1341 container_of(work, struct ras_ih_data, ih_work);
1342 struct ras_manager *obj =
1343 container_of(data, struct ras_manager, ih_data);
1344
1345 amdgpu_ras_interrupt_handler(obj);
1346 }
1347
amdgpu_ras_interrupt_dispatch(struct amdgpu_device * adev,struct ras_dispatch_if * info)1348 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1349 struct ras_dispatch_if *info)
1350 {
1351 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1352 struct ras_ih_data *data = &obj->ih_data;
1353
1354 if (!obj)
1355 return -EINVAL;
1356
1357 if (data->inuse == 0)
1358 return 0;
1359
1360 /* Might be overflow... */
1361 memcpy(&data->ring[data->wptr], info->entry,
1362 data->element_size);
1363
1364 wmb();
1365 data->wptr = (data->aligned_element_size +
1366 data->wptr) % data->ring_size;
1367
1368 schedule_work(&data->ih_work);
1369
1370 return 0;
1371 }
1372
amdgpu_ras_interrupt_remove_handler(struct amdgpu_device * adev,struct ras_ih_if * info)1373 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1374 struct ras_ih_if *info)
1375 {
1376 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1377 struct ras_ih_data *data;
1378
1379 if (!obj)
1380 return -EINVAL;
1381
1382 data = &obj->ih_data;
1383 if (data->inuse == 0)
1384 return 0;
1385
1386 cancel_work_sync(&data->ih_work);
1387
1388 kfree(data->ring);
1389 memset(data, 0, sizeof(*data));
1390 put_obj(obj);
1391
1392 return 0;
1393 }
1394
amdgpu_ras_interrupt_add_handler(struct amdgpu_device * adev,struct ras_ih_if * info)1395 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1396 struct ras_ih_if *info)
1397 {
1398 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1399 struct ras_ih_data *data;
1400
1401 if (!obj) {
1402 /* in case we registe the IH before enable ras feature */
1403 obj = amdgpu_ras_create_obj(adev, &info->head);
1404 if (!obj)
1405 return -EINVAL;
1406 } else
1407 get_obj(obj);
1408
1409 data = &obj->ih_data;
1410 /* add the callback.etc */
1411 *data = (struct ras_ih_data) {
1412 .inuse = 0,
1413 .cb = info->cb,
1414 .element_size = sizeof(struct amdgpu_iv_entry),
1415 .rptr = 0,
1416 .wptr = 0,
1417 };
1418
1419 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1420
1421 data->aligned_element_size = ALIGN(data->element_size, 8);
1422 /* the ring can store 64 iv entries. */
1423 data->ring_size = 64 * data->aligned_element_size;
1424 data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1425 if (!data->ring) {
1426 put_obj(obj);
1427 return -ENOMEM;
1428 }
1429
1430 /* IH is ready */
1431 data->inuse = 1;
1432
1433 return 0;
1434 }
1435
amdgpu_ras_interrupt_remove_all(struct amdgpu_device * adev)1436 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1437 {
1438 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1439 struct ras_manager *obj, *tmp;
1440
1441 list_for_each_entry_safe(obj, tmp, &con->head, node) {
1442 struct ras_ih_if info = {
1443 .head = obj->head,
1444 };
1445 amdgpu_ras_interrupt_remove_handler(adev, &info);
1446 }
1447
1448 return 0;
1449 }
1450 /* ih end */
1451
1452 /* traversal all IPs except NBIO to query error counter */
amdgpu_ras_log_on_err_counter(struct amdgpu_device * adev)1453 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
1454 {
1455 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1456 struct ras_manager *obj;
1457
1458 if (!con)
1459 return;
1460
1461 list_for_each_entry(obj, &con->head, node) {
1462 struct ras_query_if info = {
1463 .head = obj->head,
1464 };
1465
1466 /*
1467 * PCIE_BIF IP has one different isr by ras controller
1468 * interrupt, the specific ras counter query will be
1469 * done in that isr. So skip such block from common
1470 * sync flood interrupt isr calling.
1471 */
1472 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
1473 continue;
1474
1475 amdgpu_ras_error_query(adev, &info);
1476 }
1477 }
1478
1479 /* Parse RdRspStatus and WrRspStatus */
amdgpu_ras_error_status_query(struct amdgpu_device * adev,struct ras_query_if * info)1480 void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
1481 struct ras_query_if *info)
1482 {
1483 /*
1484 * Only two block need to query read/write
1485 * RspStatus at current state
1486 */
1487 switch (info->head.block) {
1488 case AMDGPU_RAS_BLOCK__GFX:
1489 if (adev->gfx.funcs->query_ras_error_status)
1490 adev->gfx.funcs->query_ras_error_status(adev);
1491 break;
1492 case AMDGPU_RAS_BLOCK__MMHUB:
1493 if (adev->mmhub.funcs->query_ras_error_status)
1494 adev->mmhub.funcs->query_ras_error_status(adev);
1495 break;
1496 default:
1497 break;
1498 }
1499 }
1500
amdgpu_ras_query_err_status(struct amdgpu_device * adev)1501 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
1502 {
1503 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1504 struct ras_manager *obj;
1505
1506 if (!con)
1507 return;
1508
1509 list_for_each_entry(obj, &con->head, node) {
1510 struct ras_query_if info = {
1511 .head = obj->head,
1512 };
1513
1514 amdgpu_ras_error_status_query(adev, &info);
1515 }
1516 }
1517
1518 /* recovery begin */
1519
1520 /* return 0 on success.
1521 * caller need free bps.
1522 */
amdgpu_ras_badpages_read(struct amdgpu_device * adev,struct ras_badpage ** bps,unsigned int * count)1523 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1524 struct ras_badpage **bps, unsigned int *count)
1525 {
1526 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1527 struct ras_err_handler_data *data;
1528 int i = 0;
1529 int ret = 0;
1530
1531 if (!con || !con->eh_data || !bps || !count)
1532 return -EINVAL;
1533
1534 mutex_lock(&con->recovery_lock);
1535 data = con->eh_data;
1536 if (!data || data->count == 0) {
1537 *bps = NULL;
1538 ret = -EINVAL;
1539 goto out;
1540 }
1541
1542 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
1543 if (!*bps) {
1544 ret = -ENOMEM;
1545 goto out;
1546 }
1547
1548 for (; i < data->count; i++) {
1549 (*bps)[i] = (struct ras_badpage){
1550 .bp = data->bps[i].retired_page,
1551 .size = AMDGPU_GPU_PAGE_SIZE,
1552 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1553 };
1554
1555 if (data->last_reserved <= i)
1556 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1557 else if (data->bps_bo[i] == NULL)
1558 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1559 }
1560
1561 *count = data->count;
1562 out:
1563 mutex_unlock(&con->recovery_lock);
1564 return ret;
1565 }
1566
amdgpu_ras_do_recovery(struct work_struct * work)1567 static void amdgpu_ras_do_recovery(struct work_struct *work)
1568 {
1569 struct amdgpu_ras *ras =
1570 container_of(work, struct amdgpu_ras, recovery_work);
1571 struct amdgpu_device *remote_adev = NULL;
1572 struct amdgpu_device *adev = ras->adev;
1573 struct list_head device_list, *device_list_handle = NULL;
1574
1575 if (!ras->disable_ras_err_cnt_harvest) {
1576 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
1577
1578 /* Build list of devices to query RAS related errors */
1579 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
1580 device_list_handle = &hive->device_list;
1581 } else {
1582 INIT_LIST_HEAD(&device_list);
1583 list_add_tail(&adev->gmc.xgmi.head, &device_list);
1584 device_list_handle = &device_list;
1585 }
1586
1587 list_for_each_entry(remote_adev,
1588 device_list_handle, gmc.xgmi.head) {
1589 amdgpu_ras_query_err_status(remote_adev);
1590 amdgpu_ras_log_on_err_counter(remote_adev);
1591 }
1592
1593 amdgpu_put_xgmi_hive(hive);
1594 }
1595
1596 if (amdgpu_device_should_recover_gpu(ras->adev))
1597 amdgpu_device_gpu_recover(ras->adev, NULL);
1598 atomic_set(&ras->in_recovery, 0);
1599 }
1600
1601 /* alloc/realloc bps array */
amdgpu_ras_realloc_eh_data_space(struct amdgpu_device * adev,struct ras_err_handler_data * data,int pages)1602 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
1603 struct ras_err_handler_data *data, int pages)
1604 {
1605 unsigned int old_space = data->count + data->space_left;
1606 unsigned int new_space = old_space + pages;
1607 unsigned int align_space = ALIGN(new_space, 512);
1608 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
1609 struct amdgpu_bo **bps_bo =
1610 kmalloc(align_space * sizeof(*data->bps_bo), GFP_KERNEL);
1611
1612 if (!bps || !bps_bo) {
1613 kfree(bps);
1614 kfree(bps_bo);
1615 return -ENOMEM;
1616 }
1617
1618 if (data->bps) {
1619 memcpy(bps, data->bps,
1620 data->count * sizeof(*data->bps));
1621 kfree(data->bps);
1622 }
1623 if (data->bps_bo) {
1624 memcpy(bps_bo, data->bps_bo,
1625 data->count * sizeof(*data->bps_bo));
1626 kfree(data->bps_bo);
1627 }
1628
1629 data->bps = bps;
1630 data->bps_bo = bps_bo;
1631 data->space_left += align_space - old_space;
1632 return 0;
1633 }
1634
1635 /* it deal with vram only. */
amdgpu_ras_add_bad_pages(struct amdgpu_device * adev,struct eeprom_table_record * bps,int pages)1636 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1637 struct eeprom_table_record *bps, int pages)
1638 {
1639 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1640 struct ras_err_handler_data *data;
1641 int ret = 0;
1642
1643 if (!con || !con->eh_data || !bps || pages <= 0)
1644 return 0;
1645
1646 mutex_lock(&con->recovery_lock);
1647 data = con->eh_data;
1648 if (!data)
1649 goto out;
1650
1651 if (data->space_left <= pages)
1652 if (amdgpu_ras_realloc_eh_data_space(adev, data, pages)) {
1653 ret = -ENOMEM;
1654 goto out;
1655 }
1656
1657 memcpy(&data->bps[data->count], bps, pages * sizeof(*data->bps));
1658 data->count += pages;
1659 data->space_left -= pages;
1660
1661 out:
1662 mutex_unlock(&con->recovery_lock);
1663
1664 return ret;
1665 }
1666
1667 /*
1668 * write error record array to eeprom, the function should be
1669 * protected by recovery_lock
1670 */
amdgpu_ras_save_bad_pages(struct amdgpu_device * adev)1671 static int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
1672 {
1673 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1674 struct ras_err_handler_data *data;
1675 struct amdgpu_ras_eeprom_control *control;
1676 int save_count;
1677
1678 if (!con || !con->eh_data)
1679 return 0;
1680
1681 control = &con->eeprom_control;
1682 data = con->eh_data;
1683 save_count = data->count - control->num_recs;
1684 /* only new entries are saved */
1685 if (save_count > 0) {
1686 if (amdgpu_ras_eeprom_process_recods(control,
1687 &data->bps[control->num_recs],
1688 true,
1689 save_count)) {
1690 dev_err(adev->dev, "Failed to save EEPROM table data!");
1691 return -EIO;
1692 }
1693
1694 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
1695 }
1696
1697 return 0;
1698 }
1699
1700 /*
1701 * read error record array in eeprom and reserve enough space for
1702 * storing new bad pages
1703 */
amdgpu_ras_load_bad_pages(struct amdgpu_device * adev)1704 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
1705 {
1706 struct amdgpu_ras_eeprom_control *control =
1707 &adev->psp.ras.ras->eeprom_control;
1708 struct eeprom_table_record *bps = NULL;
1709 int ret = 0;
1710
1711 /* no bad page record, skip eeprom access */
1712 if (!control->num_recs || (amdgpu_bad_page_threshold == 0))
1713 return ret;
1714
1715 bps = kcalloc(control->num_recs, sizeof(*bps), GFP_KERNEL);
1716 if (!bps)
1717 return -ENOMEM;
1718
1719 if (amdgpu_ras_eeprom_process_recods(control, bps, false,
1720 control->num_recs)) {
1721 dev_err(adev->dev, "Failed to load EEPROM table records!");
1722 ret = -EIO;
1723 goto out;
1724 }
1725
1726 ret = amdgpu_ras_add_bad_pages(adev, bps, control->num_recs);
1727
1728 out:
1729 kfree(bps);
1730 return ret;
1731 }
1732
1733 /*
1734 * check if an address belongs to bad page
1735 *
1736 * Note: this check is only for umc block
1737 */
amdgpu_ras_check_bad_page(struct amdgpu_device * adev,uint64_t addr)1738 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
1739 uint64_t addr)
1740 {
1741 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1742 struct ras_err_handler_data *data;
1743 int i;
1744 bool ret = false;
1745
1746 if (!con || !con->eh_data)
1747 return ret;
1748
1749 mutex_lock(&con->recovery_lock);
1750 data = con->eh_data;
1751 if (!data)
1752 goto out;
1753
1754 addr >>= AMDGPU_GPU_PAGE_SHIFT;
1755 for (i = 0; i < data->count; i++)
1756 if (addr == data->bps[i].retired_page) {
1757 ret = true;
1758 goto out;
1759 }
1760
1761 out:
1762 mutex_unlock(&con->recovery_lock);
1763 return ret;
1764 }
1765
amdgpu_ras_validate_threshold(struct amdgpu_device * adev,uint32_t max_length)1766 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
1767 uint32_t max_length)
1768 {
1769 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1770 int tmp_threshold = amdgpu_bad_page_threshold;
1771 u64 val;
1772
1773 /*
1774 * Justification of value bad_page_cnt_threshold in ras structure
1775 *
1776 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
1777 * in eeprom, and introduce two scenarios accordingly.
1778 *
1779 * Bad page retirement enablement:
1780 * - If amdgpu_bad_page_threshold = -1,
1781 * bad_page_cnt_threshold = typical value by formula.
1782 *
1783 * - When the value from user is 0 < amdgpu_bad_page_threshold <
1784 * max record length in eeprom, use it directly.
1785 *
1786 * Bad page retirement disablement:
1787 * - If amdgpu_bad_page_threshold = 0, bad page retirement
1788 * functionality is disabled, and bad_page_cnt_threshold will
1789 * take no effect.
1790 */
1791
1792 if (tmp_threshold < -1)
1793 tmp_threshold = -1;
1794 else if (tmp_threshold > max_length)
1795 tmp_threshold = max_length;
1796
1797 if (tmp_threshold == -1) {
1798 val = adev->gmc.mc_vram_size;
1799 do_div(val, RAS_BAD_PAGE_RATE);
1800 con->bad_page_cnt_threshold = min(lower_32_bits(val),
1801 max_length);
1802 } else {
1803 con->bad_page_cnt_threshold = tmp_threshold;
1804 }
1805 }
1806
1807 /* called in gpu recovery/init */
amdgpu_ras_reserve_bad_pages(struct amdgpu_device * adev)1808 int amdgpu_ras_reserve_bad_pages(struct amdgpu_device *adev)
1809 {
1810 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1811 struct ras_err_handler_data *data;
1812 uint64_t bp;
1813 struct amdgpu_bo *bo = NULL;
1814 int i, ret = 0;
1815
1816 /* Not reserve bad page when amdgpu_bad_page_threshold == 0. */
1817 if (!con || !con->eh_data || (amdgpu_bad_page_threshold == 0))
1818 return 0;
1819
1820 mutex_lock(&con->recovery_lock);
1821 data = con->eh_data;
1822 if (!data)
1823 goto out;
1824 /* reserve vram at driver post stage. */
1825 for (i = data->last_reserved; i < data->count; i++) {
1826 bp = data->bps[i].retired_page;
1827
1828 /* There are two cases of reserve error should be ignored:
1829 * 1) a ras bad page has been allocated (used by someone);
1830 * 2) a ras bad page has been reserved (duplicate error injection
1831 * for one page);
1832 */
1833 if (amdgpu_bo_create_kernel_at(adev, bp << AMDGPU_GPU_PAGE_SHIFT,
1834 AMDGPU_GPU_PAGE_SIZE,
1835 AMDGPU_GEM_DOMAIN_VRAM,
1836 &bo, NULL))
1837 dev_warn(adev->dev, "RAS WARN: reserve vram for "
1838 "retired page %llx fail\n", bp);
1839
1840 data->bps_bo[i] = bo;
1841 data->last_reserved = i + 1;
1842 bo = NULL;
1843 }
1844
1845 /* continue to save bad pages to eeprom even reesrve_vram fails */
1846 ret = amdgpu_ras_save_bad_pages(adev);
1847 out:
1848 mutex_unlock(&con->recovery_lock);
1849 return ret;
1850 }
1851
1852 /* called when driver unload */
amdgpu_ras_release_bad_pages(struct amdgpu_device * adev)1853 static int amdgpu_ras_release_bad_pages(struct amdgpu_device *adev)
1854 {
1855 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1856 struct ras_err_handler_data *data;
1857 struct amdgpu_bo *bo;
1858 int i;
1859
1860 if (!con || !con->eh_data)
1861 return 0;
1862
1863 mutex_lock(&con->recovery_lock);
1864 data = con->eh_data;
1865 if (!data)
1866 goto out;
1867
1868 for (i = data->last_reserved - 1; i >= 0; i--) {
1869 bo = data->bps_bo[i];
1870
1871 amdgpu_bo_free_kernel(&bo, NULL, NULL);
1872
1873 data->bps_bo[i] = bo;
1874 data->last_reserved = i;
1875 }
1876 out:
1877 mutex_unlock(&con->recovery_lock);
1878 return 0;
1879 }
1880
amdgpu_ras_recovery_init(struct amdgpu_device * adev)1881 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
1882 {
1883 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1884 struct ras_err_handler_data **data;
1885 uint32_t max_eeprom_records_len = 0;
1886 bool exc_err_limit = false;
1887 int ret;
1888
1889 if (con)
1890 data = &con->eh_data;
1891 else
1892 return 0;
1893
1894 *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
1895 if (!*data) {
1896 ret = -ENOMEM;
1897 goto out;
1898 }
1899
1900 mutex_init(&con->recovery_lock);
1901 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
1902 atomic_set(&con->in_recovery, 0);
1903 con->adev = adev;
1904
1905 max_eeprom_records_len = amdgpu_ras_eeprom_get_record_max_length();
1906 amdgpu_ras_validate_threshold(adev, max_eeprom_records_len);
1907
1908 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
1909 /*
1910 * This calling fails when exc_err_limit is true or
1911 * ret != 0.
1912 */
1913 if (exc_err_limit || ret)
1914 goto free;
1915
1916 if (con->eeprom_control.num_recs) {
1917 ret = amdgpu_ras_load_bad_pages(adev);
1918 if (ret)
1919 goto free;
1920 ret = amdgpu_ras_reserve_bad_pages(adev);
1921 if (ret)
1922 goto release;
1923 }
1924
1925 return 0;
1926
1927 release:
1928 amdgpu_ras_release_bad_pages(adev);
1929 free:
1930 kfree((*data)->bps);
1931 kfree((*data)->bps_bo);
1932 kfree(*data);
1933 con->eh_data = NULL;
1934 out:
1935 dev_warn(adev->dev, "Failed to initialize ras recovery!\n");
1936
1937 /*
1938 * Except error threshold exceeding case, other failure cases in this
1939 * function would not fail amdgpu driver init.
1940 */
1941 if (!exc_err_limit)
1942 ret = 0;
1943 else
1944 ret = -EINVAL;
1945
1946 return ret;
1947 }
1948
amdgpu_ras_recovery_fini(struct amdgpu_device * adev)1949 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
1950 {
1951 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1952 struct ras_err_handler_data *data = con->eh_data;
1953
1954 /* recovery_init failed to init it, fini is useless */
1955 if (!data)
1956 return 0;
1957
1958 cancel_work_sync(&con->recovery_work);
1959 amdgpu_ras_release_bad_pages(adev);
1960
1961 mutex_lock(&con->recovery_lock);
1962 con->eh_data = NULL;
1963 kfree(data->bps);
1964 kfree(data->bps_bo);
1965 kfree(data);
1966 mutex_unlock(&con->recovery_lock);
1967
1968 return 0;
1969 }
1970 /* recovery end */
1971
1972 /* return 0 if ras will reset gpu and repost.*/
amdgpu_ras_request_reset_on_boot(struct amdgpu_device * adev,unsigned int block)1973 int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev,
1974 unsigned int block)
1975 {
1976 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1977
1978 if (!ras)
1979 return -EINVAL;
1980
1981 ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET;
1982 return 0;
1983 }
1984
amdgpu_ras_asic_supported(struct amdgpu_device * adev)1985 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
1986 {
1987 return adev->asic_type == CHIP_VEGA10 ||
1988 adev->asic_type == CHIP_VEGA20 ||
1989 adev->asic_type == CHIP_ARCTURUS ||
1990 adev->asic_type == CHIP_SIENNA_CICHLID;
1991 }
1992
1993 /*
1994 * check hardware's ras ability which will be saved in hw_supported.
1995 * if hardware does not support ras, we can skip some ras initializtion and
1996 * forbid some ras operations from IP.
1997 * if software itself, say boot parameter, limit the ras ability. We still
1998 * need allow IP do some limited operations, like disable. In such case,
1999 * we have to initialize ras as normal. but need check if operation is
2000 * allowed or not in each function.
2001 */
amdgpu_ras_check_supported(struct amdgpu_device * adev,uint32_t * hw_supported,uint32_t * supported)2002 static void amdgpu_ras_check_supported(struct amdgpu_device *adev,
2003 uint32_t *hw_supported, uint32_t *supported)
2004 {
2005 *hw_supported = 0;
2006 *supported = 0;
2007
2008 if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw ||
2009 !amdgpu_ras_asic_supported(adev))
2010 return;
2011
2012 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2013 dev_info(adev->dev, "HBM ECC is active.\n");
2014 *hw_supported |= (1 << AMDGPU_RAS_BLOCK__UMC |
2015 1 << AMDGPU_RAS_BLOCK__DF);
2016 } else
2017 dev_info(adev->dev, "HBM ECC is not presented.\n");
2018
2019 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2020 dev_info(adev->dev, "SRAM ECC is active.\n");
2021 *hw_supported |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2022 1 << AMDGPU_RAS_BLOCK__DF);
2023 } else
2024 dev_info(adev->dev, "SRAM ECC is not presented.\n");
2025
2026 /* hw_supported needs to be aligned with RAS block mask. */
2027 *hw_supported &= AMDGPU_RAS_BLOCK_MASK;
2028
2029 *supported = amdgpu_ras_enable == 0 ?
2030 0 : *hw_supported & amdgpu_ras_mask;
2031 adev->ras_features = *supported;
2032 }
2033
amdgpu_ras_init(struct amdgpu_device * adev)2034 int amdgpu_ras_init(struct amdgpu_device *adev)
2035 {
2036 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2037 int r;
2038
2039 if (con)
2040 return 0;
2041
2042 con = kmalloc(sizeof(struct amdgpu_ras) +
2043 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT,
2044 GFP_KERNEL|__GFP_ZERO);
2045 if (!con)
2046 return -ENOMEM;
2047
2048 con->objs = (struct ras_manager *)(con + 1);
2049
2050 amdgpu_ras_set_context(adev, con);
2051
2052 amdgpu_ras_check_supported(adev, &con->hw_supported,
2053 &con->supported);
2054 if (!con->hw_supported || (adev->asic_type == CHIP_VEGA10)) {
2055 r = 0;
2056 goto release_con;
2057 }
2058
2059 con->features = 0;
2060 INIT_LIST_HEAD(&con->head);
2061 /* Might need get this flag from vbios. */
2062 con->flags = RAS_DEFAULT_FLAGS;
2063
2064 if (adev->nbio.funcs->init_ras_controller_interrupt) {
2065 r = adev->nbio.funcs->init_ras_controller_interrupt(adev);
2066 if (r)
2067 goto release_con;
2068 }
2069
2070 if (adev->nbio.funcs->init_ras_err_event_athub_interrupt) {
2071 r = adev->nbio.funcs->init_ras_err_event_athub_interrupt(adev);
2072 if (r)
2073 goto release_con;
2074 }
2075
2076 if (amdgpu_ras_fs_init(adev)) {
2077 r = -EINVAL;
2078 goto release_con;
2079 }
2080
2081 dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2082 "hardware ability[%x] ras_mask[%x]\n",
2083 con->hw_supported, con->supported);
2084 return 0;
2085 release_con:
2086 amdgpu_ras_set_context(adev, NULL);
2087 kfree(con);
2088
2089 return r;
2090 }
2091
2092 /* helper function to handle common stuff in ip late init phase */
amdgpu_ras_late_init(struct amdgpu_device * adev,struct ras_common_if * ras_block,struct ras_fs_if * fs_info,struct ras_ih_if * ih_info)2093 int amdgpu_ras_late_init(struct amdgpu_device *adev,
2094 struct ras_common_if *ras_block,
2095 struct ras_fs_if *fs_info,
2096 struct ras_ih_if *ih_info)
2097 {
2098 int r;
2099
2100 /* disable RAS feature per IP block if it is not supported */
2101 if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
2102 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
2103 return 0;
2104 }
2105
2106 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
2107 if (r) {
2108 if (r == -EAGAIN) {
2109 /* request gpu reset. will run again */
2110 amdgpu_ras_request_reset_on_boot(adev,
2111 ras_block->block);
2112 return 0;
2113 } else if (adev->in_suspend || amdgpu_in_reset(adev)) {
2114 /* in resume phase, if fail to enable ras,
2115 * clean up all ras fs nodes, and disable ras */
2116 goto cleanup;
2117 } else
2118 return r;
2119 }
2120
2121 /* in resume phase, no need to create ras fs node */
2122 if (adev->in_suspend || amdgpu_in_reset(adev))
2123 return 0;
2124
2125 if (ih_info->cb) {
2126 r = amdgpu_ras_interrupt_add_handler(adev, ih_info);
2127 if (r)
2128 goto interrupt;
2129 }
2130
2131 r = amdgpu_ras_sysfs_create(adev, fs_info);
2132 if (r)
2133 goto sysfs;
2134
2135 return 0;
2136 cleanup:
2137 amdgpu_ras_sysfs_remove(adev, ras_block);
2138 sysfs:
2139 if (ih_info->cb)
2140 amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2141 interrupt:
2142 amdgpu_ras_feature_enable(adev, ras_block, 0);
2143 return r;
2144 }
2145
2146 /* helper function to remove ras fs node and interrupt handler */
amdgpu_ras_late_fini(struct amdgpu_device * adev,struct ras_common_if * ras_block,struct ras_ih_if * ih_info)2147 void amdgpu_ras_late_fini(struct amdgpu_device *adev,
2148 struct ras_common_if *ras_block,
2149 struct ras_ih_if *ih_info)
2150 {
2151 if (!ras_block || !ih_info)
2152 return;
2153
2154 amdgpu_ras_sysfs_remove(adev, ras_block);
2155 if (ih_info->cb)
2156 amdgpu_ras_interrupt_remove_handler(adev, ih_info);
2157 amdgpu_ras_feature_enable(adev, ras_block, 0);
2158 }
2159
2160 /* do some init work after IP late init as dependence.
2161 * and it runs in resume/gpu reset/booting up cases.
2162 */
amdgpu_ras_resume(struct amdgpu_device * adev)2163 void amdgpu_ras_resume(struct amdgpu_device *adev)
2164 {
2165 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2166 struct ras_manager *obj, *tmp;
2167
2168 if (!con)
2169 return;
2170
2171 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2172 /* Set up all other IPs which are not implemented. There is a
2173 * tricky thing that IP's actual ras error type should be
2174 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
2175 * ERROR_NONE make sense anyway.
2176 */
2177 amdgpu_ras_enable_all_features(adev, 1);
2178
2179 /* We enable ras on all hw_supported block, but as boot
2180 * parameter might disable some of them and one or more IP has
2181 * not implemented yet. So we disable them on behalf.
2182 */
2183 list_for_each_entry_safe(obj, tmp, &con->head, node) {
2184 if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
2185 amdgpu_ras_feature_enable(adev, &obj->head, 0);
2186 /* there should be no any reference. */
2187 WARN_ON(alive_obj(obj));
2188 }
2189 }
2190 }
2191
2192 if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) {
2193 con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET;
2194 /* setup ras obj state as disabled.
2195 * for init_by_vbios case.
2196 * if we want to enable ras, just enable it in a normal way.
2197 * If we want do disable it, need setup ras obj as enabled,
2198 * then issue another TA disable cmd.
2199 * See feature_enable_on_boot
2200 */
2201 amdgpu_ras_disable_all_features(adev, 1);
2202 amdgpu_ras_reset_gpu(adev);
2203 }
2204 }
2205
amdgpu_ras_suspend(struct amdgpu_device * adev)2206 void amdgpu_ras_suspend(struct amdgpu_device *adev)
2207 {
2208 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2209
2210 if (!con)
2211 return;
2212
2213 amdgpu_ras_disable_all_features(adev, 0);
2214 /* Make sure all ras objects are disabled. */
2215 if (con->features)
2216 amdgpu_ras_disable_all_features(adev, 1);
2217 }
2218
2219 /* do some fini work before IP fini as dependence */
amdgpu_ras_pre_fini(struct amdgpu_device * adev)2220 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
2221 {
2222 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2223
2224 if (!con)
2225 return 0;
2226
2227 /* Need disable ras on all IPs here before ip [hw/sw]fini */
2228 amdgpu_ras_disable_all_features(adev, 0);
2229 amdgpu_ras_recovery_fini(adev);
2230 return 0;
2231 }
2232
amdgpu_ras_fini(struct amdgpu_device * adev)2233 int amdgpu_ras_fini(struct amdgpu_device *adev)
2234 {
2235 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2236
2237 if (!con)
2238 return 0;
2239
2240 amdgpu_ras_fs_fini(adev);
2241 amdgpu_ras_interrupt_remove_all(adev);
2242
2243 WARN(con->features, "Feature mask is not cleared");
2244
2245 if (con->features)
2246 amdgpu_ras_disable_all_features(adev, 1);
2247
2248 amdgpu_ras_set_context(adev, NULL);
2249 kfree(con);
2250
2251 return 0;
2252 }
2253
amdgpu_ras_global_ras_isr(struct amdgpu_device * adev)2254 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
2255 {
2256 uint32_t hw_supported, supported;
2257
2258 amdgpu_ras_check_supported(adev, &hw_supported, &supported);
2259 if (!hw_supported)
2260 return;
2261
2262 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2263 dev_info(adev->dev, "uncorrectable hardware error"
2264 "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2265
2266 amdgpu_ras_reset_gpu(adev);
2267 }
2268 }
2269
amdgpu_ras_need_emergency_restart(struct amdgpu_device * adev)2270 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
2271 {
2272 if (adev->asic_type == CHIP_VEGA20 &&
2273 adev->pm.fw_version <= 0x283400) {
2274 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
2275 amdgpu_ras_intr_triggered();
2276 }
2277
2278 return false;
2279 }
2280
amdgpu_ras_check_err_threshold(struct amdgpu_device * adev)2281 bool amdgpu_ras_check_err_threshold(struct amdgpu_device *adev)
2282 {
2283 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2284 bool exc_err_limit = false;
2285
2286 if (con && (amdgpu_bad_page_threshold != 0))
2287 amdgpu_ras_eeprom_check_err_threshold(&con->eeprom_control,
2288 &exc_err_limit);
2289
2290 /*
2291 * We are only interested in variable exc_err_limit,
2292 * as it says if GPU is in bad state or not.
2293 */
2294 return exc_err_limit;
2295 }
2296