1 /* 2 * Copyright 2012-17 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef __DC_MEM_INPUT_DCN20_H__ 27 #define __DC_MEM_INPUT_DCN20_H__ 28 29 #include "../dcn10/dcn10_hubp.h" 30 31 #define TO_DCN20_HUBP(hubp)\ 32 container_of(hubp, struct dcn20_hubp, base) 33 34 #define HUBP_REG_LIST_DCN2_COMMON(id)\ 35 HUBP_REG_LIST_DCN(id),\ 36 HUBP_REG_LIST_DCN_VM(id),\ 37 SRI(PREFETCH_SETTINGS, HUBPREQ, id),\ 38 SRI(PREFETCH_SETTINGS_C, HUBPREQ, id),\ 39 SRI(DCN_VM_SYSTEM_APERTURE_LOW_ADDR, HUBPREQ, id),\ 40 SRI(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR, HUBPREQ, id),\ 41 SRI(CURSOR_SETTINGS, HUBPREQ, id), \ 42 SRI(CURSOR_SURFACE_ADDRESS_HIGH, CURSOR0_, id), \ 43 SRI(CURSOR_SURFACE_ADDRESS, CURSOR0_, id), \ 44 SRI(CURSOR_SIZE, CURSOR0_, id), \ 45 SRI(CURSOR_CONTROL, CURSOR0_, id), \ 46 SRI(CURSOR_POSITION, CURSOR0_, id), \ 47 SRI(CURSOR_HOT_SPOT, CURSOR0_, id), \ 48 SRI(CURSOR_DST_OFFSET, CURSOR0_, id), \ 49 SRI(DMDATA_ADDRESS_HIGH, CURSOR0_, id), \ 50 SRI(DMDATA_ADDRESS_LOW, CURSOR0_, id), \ 51 SRI(DMDATA_CNTL, CURSOR0_, id), \ 52 SRI(DMDATA_SW_CNTL, CURSOR0_, id), \ 53 SRI(DMDATA_QOS_CNTL, CURSOR0_, id), \ 54 SRI(DMDATA_SW_DATA, CURSOR0_, id), \ 55 SRI(DMDATA_STATUS, CURSOR0_, id),\ 56 SRI(FLIP_PARAMETERS_0, HUBPREQ, id),\ 57 SRI(FLIP_PARAMETERS_1, HUBPREQ, id),\ 58 SRI(FLIP_PARAMETERS_2, HUBPREQ, id),\ 59 SRI(DCN_CUR1_TTU_CNTL0, HUBPREQ, id),\ 60 SRI(DCN_CUR1_TTU_CNTL1, HUBPREQ, id),\ 61 SRI(DCSURF_FLIP_CONTROL2, HUBPREQ, id), \ 62 SRI(VMID_SETTINGS_0, HUBPREQ, id) 63 64 #define HUBP_REG_LIST_DCN20(id)\ 65 HUBP_REG_LIST_DCN2_COMMON(id),\ 66 SR(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),\ 67 SR(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB) 68 69 #define HUBP_MASK_SH_LIST_DCN2_SHARE_COMMON(mask_sh)\ 70 HUBP_MASK_SH_LIST_DCN_SHARE_COMMON(mask_sh),\ 71 HUBP_MASK_SH_LIST_DCN_VM(mask_sh),\ 72 HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, ROTATION_ANGLE, mask_sh),\ 73 HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, H_MIRROR_EN, mask_sh),\ 74 HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS, DST_Y_PREFETCH, mask_sh),\ 75 HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS, VRATIO_PREFETCH, mask_sh),\ 76 HUBP_SF(HUBPREQ0_PREFETCH_SETTINGS_C, VRATIO_PREFETCH_C, mask_sh),\ 77 HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR, MC_VM_SYSTEM_APERTURE_LOW_ADDR, mask_sh),\ 78 HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR, MC_VM_SYSTEM_APERTURE_HIGH_ADDR, mask_sh),\ 79 HUBP_SF(HUBPREQ0_CURSOR_SETTINGS, CURSOR0_DST_Y_OFFSET, mask_sh), \ 80 HUBP_SF(HUBPREQ0_CURSOR_SETTINGS, CURSOR0_CHUNK_HDL_ADJUST, mask_sh), \ 81 HUBP_SF(CURSOR0_0_CURSOR_SURFACE_ADDRESS_HIGH, CURSOR_SURFACE_ADDRESS_HIGH, mask_sh), \ 82 HUBP_SF(CURSOR0_0_CURSOR_SURFACE_ADDRESS, CURSOR_SURFACE_ADDRESS, mask_sh), \ 83 HUBP_SF(CURSOR0_0_CURSOR_SIZE, CURSOR_WIDTH, mask_sh), \ 84 HUBP_SF(CURSOR0_0_CURSOR_SIZE, CURSOR_HEIGHT, mask_sh), \ 85 HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_MODE, mask_sh), \ 86 HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_2X_MAGNIFY, mask_sh), \ 87 HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_PITCH, mask_sh), \ 88 HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_LINES_PER_CHUNK, mask_sh), \ 89 HUBP_SF(CURSOR0_0_CURSOR_CONTROL, CURSOR_ENABLE, mask_sh), \ 90 HUBP_SF(CURSOR0_0_CURSOR_POSITION, CURSOR_X_POSITION, mask_sh), \ 91 HUBP_SF(CURSOR0_0_CURSOR_POSITION, CURSOR_Y_POSITION, mask_sh), \ 92 HUBP_SF(CURSOR0_0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_X, mask_sh), \ 93 HUBP_SF(CURSOR0_0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_Y, mask_sh), \ 94 HUBP_SF(CURSOR0_0_CURSOR_DST_OFFSET, CURSOR_DST_X_OFFSET, mask_sh), \ 95 HUBP_SF(CURSOR0_0_DMDATA_ADDRESS_HIGH, DMDATA_ADDRESS_HIGH, mask_sh), \ 96 HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_MODE, mask_sh), \ 97 HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_UPDATED, mask_sh), \ 98 HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_REPEAT, mask_sh), \ 99 HUBP_SF(CURSOR0_0_DMDATA_CNTL, DMDATA_SIZE, mask_sh), \ 100 HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_UPDATED, mask_sh), \ 101 HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_REPEAT, mask_sh), \ 102 HUBP_SF(CURSOR0_0_DMDATA_SW_CNTL, DMDATA_SW_SIZE, mask_sh), \ 103 HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_QOS_MODE, mask_sh), \ 104 HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_QOS_LEVEL, mask_sh), \ 105 HUBP_SF(CURSOR0_0_DMDATA_QOS_CNTL, DMDATA_DL_DELTA, mask_sh), \ 106 HUBP_SF(CURSOR0_0_DMDATA_STATUS, DMDATA_DONE, mask_sh),\ 107 HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_0, DST_Y_PER_VM_FLIP, mask_sh),\ 108 HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_0, DST_Y_PER_ROW_FLIP, mask_sh),\ 109 HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_1, REFCYC_PER_PTE_GROUP_FLIP_L, mask_sh),\ 110 HUBP_SF(HUBPREQ0_FLIP_PARAMETERS_2, REFCYC_PER_META_CHUNK_FLIP_L, mask_sh),\ 111 HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_VREADY_AT_OR_AFTER_VSYNC, mask_sh),\ 112 HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_DISABLE_STOP_DATA_DURING_VM, mask_sh),\ 113 HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, HUBPREQ_MASTER_UPDATE_LOCK_STATUS, mask_sh),\ 114 HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL2, SURFACE_GSL_ENABLE, mask_sh),\ 115 HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL2, SURFACE_TRIPLE_BUFFER_ENABLE, mask_sh),\ 116 HUBP_SF(HUBPREQ0_VMID_SETTINGS_0, VMID, mask_sh) 117 118 /*DCN2.x and DCN1.x*/ 119 #define HUBP_MASK_SH_LIST_DCN2_COMMON(mask_sh)\ 120 HUBP_MASK_SH_LIST_DCN2_SHARE_COMMON(mask_sh),\ 121 HUBP_SF(HUBP0_DCSURF_TILING_CONFIG, RB_ALIGNED, mask_sh),\ 122 HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, MPTE_GROUP_SIZE, mask_sh),\ 123 HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, MPTE_GROUP_SIZE_C, mask_sh) 124 125 /*DCN2.0 specific*/ 126 #define HUBP_MASK_SH_LIST_DCN20(mask_sh)\ 127 HUBP_MASK_SH_LIST_DCN2_COMMON(mask_sh),\ 128 HUBP_SF(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, DCN_VM_SYSTEM_APERTURE_DEFAULT_SYSTEM, mask_sh),\ 129 HUBP_SF(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, mask_sh),\ 130 HUBP_SF(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, mask_sh) 131 132 /*DCN2.x */ 133 #define DCN2_HUBP_REG_COMMON_VARIABLE_LIST \ 134 HUBP_COMMON_REG_VARIABLE_LIST; \ 135 uint32_t DMDATA_ADDRESS_HIGH; \ 136 uint32_t DMDATA_ADDRESS_LOW; \ 137 uint32_t DMDATA_CNTL; \ 138 uint32_t DMDATA_SW_CNTL; \ 139 uint32_t DMDATA_QOS_CNTL; \ 140 uint32_t DMDATA_SW_DATA; \ 141 uint32_t DMDATA_STATUS;\ 142 uint32_t DCSURF_FLIP_CONTROL2;\ 143 uint32_t FLIP_PARAMETERS_0;\ 144 uint32_t FLIP_PARAMETERS_1;\ 145 uint32_t FLIP_PARAMETERS_2;\ 146 uint32_t DCN_CUR1_TTU_CNTL0;\ 147 uint32_t DCN_CUR1_TTU_CNTL1;\ 148 uint32_t VMID_SETTINGS_0 149 150 151 #define DCN21_HUBP_REG_COMMON_VARIABLE_LIST \ 152 DCN2_HUBP_REG_COMMON_VARIABLE_LIST; \ 153 uint32_t FLIP_PARAMETERS_3;\ 154 uint32_t FLIP_PARAMETERS_4;\ 155 uint32_t FLIP_PARAMETERS_5;\ 156 uint32_t FLIP_PARAMETERS_6;\ 157 uint32_t VBLANK_PARAMETERS_5;\ 158 uint32_t VBLANK_PARAMETERS_6 159 160 #if defined(CONFIG_DRM_AMD_DC_DCN3_0) 161 #define DCN30_HUBP_REG_COMMON_VARIABLE_LIST \ 162 DCN21_HUBP_REG_COMMON_VARIABLE_LIST;\ 163 uint32_t DCN_DMDATA_VM_CNTL 164 #endif 165 166 #define DCN2_HUBP_REG_FIELD_VARIABLE_LIST(type) \ 167 DCN_HUBP_REG_FIELD_BASE_LIST(type); \ 168 type DMDATA_ADDRESS_HIGH;\ 169 type DMDATA_MODE;\ 170 type DMDATA_UPDATED;\ 171 type DMDATA_REPEAT;\ 172 type DMDATA_SIZE;\ 173 type DMDATA_SW_UPDATED;\ 174 type DMDATA_SW_REPEAT;\ 175 type DMDATA_SW_SIZE;\ 176 type DMDATA_QOS_MODE;\ 177 type DMDATA_QOS_LEVEL;\ 178 type DMDATA_DL_DELTA;\ 179 type DMDATA_DONE;\ 180 type DST_Y_PER_VM_FLIP;\ 181 type DST_Y_PER_ROW_FLIP;\ 182 type REFCYC_PER_PTE_GROUP_FLIP_L;\ 183 type REFCYC_PER_META_CHUNK_FLIP_L;\ 184 type HUBP_VREADY_AT_OR_AFTER_VSYNC;\ 185 type HUBP_DISABLE_STOP_DATA_DURING_VM;\ 186 type HUBPREQ_MASTER_UPDATE_LOCK_STATUS;\ 187 type SURFACE_GSL_ENABLE;\ 188 type SURFACE_TRIPLE_BUFFER_ENABLE;\ 189 type VMID 190 191 #define DCN21_HUBP_REG_FIELD_VARIABLE_LIST(type) \ 192 DCN2_HUBP_REG_FIELD_VARIABLE_LIST(type);\ 193 type REFCYC_PER_VM_GROUP_FLIP;\ 194 type REFCYC_PER_VM_REQ_FLIP;\ 195 type REFCYC_PER_VM_GROUP_VBLANK;\ 196 type REFCYC_PER_VM_REQ_VBLANK;\ 197 type REFCYC_PER_PTE_GROUP_FLIP_C; \ 198 type REFCYC_PER_META_CHUNK_FLIP_C; \ 199 type VM_GROUP_SIZE 200 201 #if defined(CONFIG_DRM_AMD_DC_DCN3_0) 202 #define DCN30_HUBP_REG_FIELD_VARIABLE_LIST(type) \ 203 DCN21_HUBP_REG_FIELD_VARIABLE_LIST(type);\ 204 type PRIMARY_SURFACE_DCC_IND_BLK;\ 205 type SECONDARY_SURFACE_DCC_IND_BLK;\ 206 type PRIMARY_SURFACE_DCC_IND_BLK_C;\ 207 type SECONDARY_SURFACE_DCC_IND_BLK_C;\ 208 type ALPHA_PLANE_EN;\ 209 type REFCYC_PER_VM_DMDATA;\ 210 type DMDATA_VM_FAULT_STATUS;\ 211 type DMDATA_VM_FAULT_STATUS_CLEAR; \ 212 type DMDATA_VM_UNDERFLOW_STATUS;\ 213 type DMDATA_VM_LATE_STATUS;\ 214 type DMDATA_VM_UNDERFLOW_STATUS_CLEAR; \ 215 type DMDATA_VM_DONE; \ 216 type CROSSBAR_SRC_Y_G; \ 217 type CROSSBAR_SRC_ALPHA; \ 218 type PACK_3TO2_ELEMENT_DISABLE; \ 219 type ROW_TTU_MODE; \ 220 type NUM_PKRS 221 #endif 222 223 struct dcn_hubp2_registers { 224 #if defined(CONFIG_DRM_AMD_DC_DCN3_0) 225 DCN30_HUBP_REG_COMMON_VARIABLE_LIST; 226 #else 227 DCN21_HUBP_REG_COMMON_VARIABLE_LIST; 228 #endif 229 }; 230 231 struct dcn_hubp2_shift { 232 #if defined(CONFIG_DRM_AMD_DC_DCN3_0) 233 DCN30_HUBP_REG_FIELD_VARIABLE_LIST(uint8_t); 234 #else 235 DCN21_HUBP_REG_FIELD_VARIABLE_LIST(uint8_t); 236 #endif 237 238 }; 239 240 struct dcn_hubp2_mask { 241 #if defined(CONFIG_DRM_AMD_DC_DCN3_0) 242 DCN30_HUBP_REG_FIELD_VARIABLE_LIST(uint32_t); 243 #else 244 DCN21_HUBP_REG_FIELD_VARIABLE_LIST(uint32_t); 245 #endif 246 247 }; 248 249 struct dcn20_hubp { 250 struct hubp base; 251 struct dcn_hubp_state state; 252 const struct dcn_hubp2_registers *hubp_regs; 253 const struct dcn_hubp2_shift *hubp_shift; 254 const struct dcn_hubp2_mask *hubp_mask; 255 }; 256 257 bool hubp2_construct( 258 struct dcn20_hubp *hubp2, 259 struct dc_context *ctx, 260 uint32_t inst, 261 const struct dcn_hubp2_registers *hubp_regs, 262 const struct dcn_hubp2_shift *hubp_shift, 263 const struct dcn_hubp2_mask *hubp_mask); 264 265 void hubp2_setup_interdependent( 266 struct hubp *hubp, 267 struct _vcs_dpi_display_dlg_regs_st *dlg_attr, 268 struct _vcs_dpi_display_ttu_regs_st *ttu_attr); 269 270 void hubp2_vready_at_or_After_vsync(struct hubp *hubp, 271 struct _vcs_dpi_display_pipe_dest_params_st *pipe_dest); 272 273 void hubp2_cursor_set_attributes( 274 struct hubp *hubp, 275 const struct dc_cursor_attributes *attr); 276 277 void hubp2_set_vm_system_aperture_settings(struct hubp *hubp, 278 struct vm_system_aperture_param *apt); 279 280 enum cursor_lines_per_chunk hubp2_get_lines_per_chunk( 281 unsigned int cursor_width, 282 enum dc_cursor_color_format cursor_mode); 283 284 void hubp2_dmdata_set_attributes( 285 struct hubp *hubp, 286 const struct dc_dmdata_attributes *attr); 287 288 void hubp2_dmdata_load( 289 struct hubp *hubp, 290 uint32_t dmdata_sw_size, 291 const uint32_t *dmdata_sw_data); 292 293 bool hubp2_dmdata_status_done(struct hubp *hubp); 294 295 void hubp2_enable_triplebuffer( 296 struct hubp *hubp, 297 bool enable); 298 299 bool hubp2_is_triplebuffer_enabled( 300 struct hubp *hubp); 301 302 void hubp2_set_flip_control_surface_gsl(struct hubp *hubp, bool enable); 303 304 void hubp2_program_deadline( 305 struct hubp *hubp, 306 struct _vcs_dpi_display_dlg_regs_st *dlg_attr, 307 struct _vcs_dpi_display_ttu_regs_st *ttu_attr); 308 309 bool hubp2_program_surface_flip_and_addr( 310 struct hubp *hubp, 311 const struct dc_plane_address *address, 312 bool flip_immediate); 313 314 void hubp2_dcc_control(struct hubp *hubp, bool enable, 315 enum hubp_ind_block_size independent_64b_blks); 316 317 void hubp2_program_size( 318 struct hubp *hubp, 319 enum surface_pixel_format format, 320 const struct plane_size *plane_size, 321 struct dc_plane_dcc_param *dcc); 322 323 void hubp2_program_rotation( 324 struct hubp *hubp, 325 enum dc_rotation_angle rotation, 326 bool horizontal_mirror); 327 328 void hubp2_program_pixel_format( 329 struct hubp *hubp, 330 enum surface_pixel_format format); 331 332 void hubp2_program_surface_config( 333 struct hubp *hubp, 334 enum surface_pixel_format format, 335 union dc_tiling_info *tiling_info, 336 struct plane_size *plane_size, 337 enum dc_rotation_angle rotation, 338 struct dc_plane_dcc_param *dcc, 339 bool horizontal_mirror, 340 unsigned int compat_level); 341 342 bool hubp2_is_flip_pending(struct hubp *hubp); 343 344 void hubp2_set_blank(struct hubp *hubp, bool blank); 345 346 void hubp2_cursor_set_position( 347 struct hubp *hubp, 348 const struct dc_cursor_position *pos, 349 const struct dc_cursor_mi_param *param); 350 351 void hubp2_clk_cntl(struct hubp *hubp, bool enable); 352 353 void hubp2_vtg_sel(struct hubp *hubp, uint32_t otg_inst); 354 355 void hubp2_clear_underflow(struct hubp *hubp); 356 357 void hubp2_read_state_common(struct hubp *hubp); 358 359 void hubp2_read_state(struct hubp *hubp); 360 361 #endif /* __DC_MEM_INPUT_DCN20_H__ */ 362 363 364