1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11
12 #include <linux/slab.h>
13 #include <asm/unaligned.h>
14
15 #include "xhci.h"
16 #include "xhci-trace.h"
17
18 #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
19 #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
20 PORT_RC | PORT_PLC | PORT_PE)
21
22 /* USB 3 BOS descriptor and a capability descriptors, combined.
23 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
24 */
25 static u8 usb_bos_descriptor [] = {
26 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
27 USB_DT_BOS, /* __u8 bDescriptorType */
28 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
29 0x1, /* __u8 bNumDeviceCaps */
30 /* First device capability, SuperSpeed */
31 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
32 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
33 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
34 0x00, /* bmAttributes, LTM off by default */
35 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
36 0x03, /* bFunctionalitySupport,
37 USB 3.0 speed only */
38 0x00, /* bU1DevExitLat, set later. */
39 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */
40 /* Second device capability, SuperSpeedPlus */
41 0x1c, /* bLength 28, will be adjusted later */
42 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
43 USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */
44 0x00, /* bReserved 0 */
45 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */
46 0x01, 0x00, /* wFunctionalitySupport */
47 0x00, 0x00, /* wReserved 0 */
48 /* Default Sublink Speed Attributes, overwrite if custom PSI exists */
49 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */
50 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */
51 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */
52 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */
53 };
54
xhci_create_usb3_bos_desc(struct xhci_hcd * xhci,char * buf,u16 wLength)55 static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
56 u16 wLength)
57 {
58 struct xhci_port_cap *port_cap = NULL;
59 int i, ssa_count;
60 u32 temp;
61 u16 desc_size, ssp_cap_size, ssa_size = 0;
62 bool usb3_1 = false;
63
64 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
65 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
66
67 /* does xhci support USB 3.1 Enhanced SuperSpeed */
68 for (i = 0; i < xhci->num_port_caps; i++) {
69 if (xhci->port_caps[i].maj_rev == 0x03 &&
70 xhci->port_caps[i].min_rev >= 0x01) {
71 usb3_1 = true;
72 port_cap = &xhci->port_caps[i];
73 break;
74 }
75 }
76
77 if (usb3_1) {
78 /* does xhci provide a PSI table for SSA speed attributes? */
79 if (port_cap->psi_count) {
80 /* two SSA entries for each unique PSI ID, RX and TX */
81 ssa_count = port_cap->psi_uid_count * 2;
82 ssa_size = ssa_count * sizeof(u32);
83 ssp_cap_size -= 16; /* skip copying the default SSA */
84 }
85 desc_size += ssp_cap_size;
86 }
87 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
88
89 if (usb3_1) {
90 /* modify bos descriptor bNumDeviceCaps and wTotalLength */
91 buf[4] += 1;
92 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
93 }
94
95 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
96 return wLength;
97
98 /* Indicate whether the host has LTM support. */
99 temp = readl(&xhci->cap_regs->hcc_params);
100 if (HCC_LTC(temp))
101 buf[8] |= USB_LTM_SUPPORT;
102
103 /* Set the U1 and U2 exit latencies. */
104 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
105 temp = readl(&xhci->cap_regs->hcs_params3);
106 buf[12] = HCS_U1_LATENCY(temp);
107 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
108 }
109
110 /* If PSI table exists, add the custom speed attributes from it */
111 if (usb3_1 && port_cap->psi_count) {
112 u32 ssp_cap_base, bm_attrib, psi, psi_mant, psi_exp;
113 int offset;
114
115 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
116
117 if (wLength < desc_size)
118 return wLength;
119 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
120
121 /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
122 bm_attrib = (ssa_count - 1) & 0x1f;
123 bm_attrib |= (port_cap->psi_uid_count - 1) << 5;
124 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
125
126 if (wLength < desc_size + ssa_size)
127 return wLength;
128 /*
129 * Create the Sublink Speed Attributes (SSA) array.
130 * The xhci PSI field and USB 3.1 SSA fields are very similar,
131 * but link type bits 7:6 differ for values 01b and 10b.
132 * xhci has also only one PSI entry for a symmetric link when
133 * USB 3.1 requires two SSA entries (RX and TX) for every link
134 */
135 offset = desc_size;
136 for (i = 0; i < port_cap->psi_count; i++) {
137 psi = port_cap->psi[i];
138 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
139 psi_exp = XHCI_EXT_PORT_PSIE(psi);
140 psi_mant = XHCI_EXT_PORT_PSIM(psi);
141
142 /* Shift to Gbps and set SSP Link BIT(14) if 10Gpbs */
143 for (; psi_exp < 3; psi_exp++)
144 psi_mant /= 1000;
145 if (psi_mant >= 10)
146 psi |= BIT(14);
147
148 if ((psi & PLT_MASK) == PLT_SYM) {
149 /* Symmetric, create SSA RX and TX from one PSI entry */
150 put_unaligned_le32(psi, &buf[offset]);
151 psi |= 1 << 7; /* turn entry to TX */
152 offset += 4;
153 if (offset >= desc_size + ssa_size)
154 return desc_size + ssa_size;
155 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
156 /* Asymetric RX, flip bits 7:6 for SSA */
157 psi ^= PLT_MASK;
158 }
159 put_unaligned_le32(psi, &buf[offset]);
160 offset += 4;
161 if (offset >= desc_size + ssa_size)
162 return desc_size + ssa_size;
163 }
164 }
165 /* ssa_size is 0 for other than usb 3.1 hosts */
166 return desc_size + ssa_size;
167 }
168
xhci_common_hub_descriptor(struct xhci_hcd * xhci,struct usb_hub_descriptor * desc,int ports)169 static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
170 struct usb_hub_descriptor *desc, int ports)
171 {
172 u16 temp;
173
174 desc->bHubContrCurrent = 0;
175
176 desc->bNbrPorts = ports;
177 temp = 0;
178 /* Bits 1:0 - support per-port power switching, or power always on */
179 if (HCC_PPC(xhci->hcc_params))
180 temp |= HUB_CHAR_INDV_PORT_LPSM;
181 else
182 temp |= HUB_CHAR_NO_LPSM;
183 /* Bit 2 - root hubs are not part of a compound device */
184 /* Bits 4:3 - individual port over current protection */
185 temp |= HUB_CHAR_INDV_PORT_OCPM;
186 /* Bits 6:5 - no TTs in root ports */
187 /* Bit 7 - no port indicators */
188 desc->wHubCharacteristics = cpu_to_le16(temp);
189 }
190
191 /* Fill in the USB 2.0 roothub descriptor */
xhci_usb2_hub_descriptor(struct usb_hcd * hcd,struct xhci_hcd * xhci,struct usb_hub_descriptor * desc)192 static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
193 struct usb_hub_descriptor *desc)
194 {
195 int ports;
196 u16 temp;
197 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
198 u32 portsc;
199 unsigned int i;
200 struct xhci_hub *rhub;
201
202 rhub = &xhci->usb2_rhub;
203 ports = rhub->num_ports;
204 xhci_common_hub_descriptor(xhci, desc, ports);
205 desc->bDescriptorType = USB_DT_HUB;
206 temp = 1 + (ports / 8);
207 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
208 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.8 says 20ms */
209
210 /* The Device Removable bits are reported on a byte granularity.
211 * If the port doesn't exist within that byte, the bit is set to 0.
212 */
213 memset(port_removable, 0, sizeof(port_removable));
214 for (i = 0; i < ports; i++) {
215 portsc = readl(rhub->ports[i]->addr);
216 /* If a device is removable, PORTSC reports a 0, same as in the
217 * hub descriptor DeviceRemovable bits.
218 */
219 if (portsc & PORT_DEV_REMOVE)
220 /* This math is hairy because bit 0 of DeviceRemovable
221 * is reserved, and bit 1 is for port 1, etc.
222 */
223 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
224 }
225
226 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
227 * ports on it. The USB 2.0 specification says that there are two
228 * variable length fields at the end of the hub descriptor:
229 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
230 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
231 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
232 * 0xFF, so we initialize the both arrays (DeviceRemovable and
233 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
234 * set of ports that actually exist.
235 */
236 memset(desc->u.hs.DeviceRemovable, 0xff,
237 sizeof(desc->u.hs.DeviceRemovable));
238 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
239 sizeof(desc->u.hs.PortPwrCtrlMask));
240
241 for (i = 0; i < (ports + 1 + 7) / 8; i++)
242 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
243 sizeof(__u8));
244 }
245
246 /* Fill in the USB 3.0 roothub descriptor */
xhci_usb3_hub_descriptor(struct usb_hcd * hcd,struct xhci_hcd * xhci,struct usb_hub_descriptor * desc)247 static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
248 struct usb_hub_descriptor *desc)
249 {
250 int ports;
251 u16 port_removable;
252 u32 portsc;
253 unsigned int i;
254 struct xhci_hub *rhub;
255
256 rhub = &xhci->usb3_rhub;
257 ports = rhub->num_ports;
258 xhci_common_hub_descriptor(xhci, desc, ports);
259 desc->bDescriptorType = USB_DT_SS_HUB;
260 desc->bDescLength = USB_DT_SS_HUB_SIZE;
261 desc->bPwrOn2PwrGood = 50; /* usb 3.1 may fail if less than 100ms */
262
263 /* header decode latency should be zero for roothubs,
264 * see section 4.23.5.2.
265 */
266 desc->u.ss.bHubHdrDecLat = 0;
267 desc->u.ss.wHubDelay = 0;
268
269 port_removable = 0;
270 /* bit 0 is reserved, bit 1 is for port 1, etc. */
271 for (i = 0; i < ports; i++) {
272 portsc = readl(rhub->ports[i]->addr);
273 if (portsc & PORT_DEV_REMOVE)
274 port_removable |= 1 << (i + 1);
275 }
276
277 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
278 }
279
xhci_hub_descriptor(struct usb_hcd * hcd,struct xhci_hcd * xhci,struct usb_hub_descriptor * desc)280 static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
281 struct usb_hub_descriptor *desc)
282 {
283
284 if (hcd->speed >= HCD_USB3)
285 xhci_usb3_hub_descriptor(hcd, xhci, desc);
286 else
287 xhci_usb2_hub_descriptor(hcd, xhci, desc);
288
289 }
290
xhci_port_speed(unsigned int port_status)291 static unsigned int xhci_port_speed(unsigned int port_status)
292 {
293 if (DEV_LOWSPEED(port_status))
294 return USB_PORT_STAT_LOW_SPEED;
295 if (DEV_HIGHSPEED(port_status))
296 return USB_PORT_STAT_HIGH_SPEED;
297 /*
298 * FIXME: Yes, we should check for full speed, but the core uses that as
299 * a default in portspeed() in usb/core/hub.c (which is the only place
300 * USB_PORT_STAT_*_SPEED is used).
301 */
302 return 0;
303 }
304
305 /*
306 * These bits are Read Only (RO) and should be saved and written to the
307 * registers: 0, 3, 10:13, 30
308 * connect status, over-current status, port speed, and device removable.
309 * connect status and port speed are also sticky - meaning they're in
310 * the AUX well and they aren't changed by a hot, warm, or cold reset.
311 */
312 #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
313 /*
314 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
315 * bits 5:8, 9, 14:15, 25:27
316 * link state, port power, port indicator state, "wake on" enable state
317 */
318 #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
319 /*
320 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
321 * bit 4 (port reset)
322 */
323 #define XHCI_PORT_RW1S ((1<<4))
324 /*
325 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
326 * bits 1, 17, 18, 19, 20, 21, 22, 23
327 * port enable/disable, and
328 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
329 * over-current, reset, link state, and L1 change
330 */
331 #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
332 /*
333 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
334 * latched in
335 */
336 #define XHCI_PORT_RW ((1<<16))
337 /*
338 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
339 * bits 2, 24, 28:31
340 */
341 #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
342
343 /*
344 * Given a port state, this function returns a value that would result in the
345 * port being in the same state, if the value was written to the port status
346 * control register.
347 * Save Read Only (RO) bits and save read/write bits where
348 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
349 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
350 */
xhci_port_state_to_neutral(u32 state)351 u32 xhci_port_state_to_neutral(u32 state)
352 {
353 /* Save read-only status and port state */
354 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
355 }
356
357 /*
358 * find slot id based on port number.
359 * @port: The one-based port number from one of the two split roothubs.
360 */
xhci_find_slot_id_by_port(struct usb_hcd * hcd,struct xhci_hcd * xhci,u16 port)361 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
362 u16 port)
363 {
364 int slot_id;
365 int i;
366 enum usb_device_speed speed;
367
368 slot_id = 0;
369 for (i = 0; i < MAX_HC_SLOTS; i++) {
370 if (!xhci->devs[i] || !xhci->devs[i]->udev)
371 continue;
372 speed = xhci->devs[i]->udev->speed;
373 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
374 && xhci->devs[i]->fake_port == port) {
375 slot_id = i;
376 break;
377 }
378 }
379
380 return slot_id;
381 }
382
383 /*
384 * Stop device
385 * It issues stop endpoint command for EP 0 to 30. And wait the last command
386 * to complete.
387 * suspend will set to 1, if suspend bit need to set in command.
388 */
xhci_stop_device(struct xhci_hcd * xhci,int slot_id,int suspend)389 static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
390 {
391 struct xhci_virt_device *virt_dev;
392 struct xhci_command *cmd;
393 unsigned long flags;
394 int ret;
395 int i;
396
397 ret = 0;
398 virt_dev = xhci->devs[slot_id];
399 if (!virt_dev)
400 return -ENODEV;
401
402 trace_xhci_stop_device(virt_dev);
403
404 cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
405 if (!cmd)
406 return -ENOMEM;
407
408 spin_lock_irqsave(&xhci->lock, flags);
409 for (i = LAST_EP_INDEX; i > 0; i--) {
410 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
411 struct xhci_ep_ctx *ep_ctx;
412 struct xhci_command *command;
413
414 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, i);
415
416 /* Check ep is running, required by AMD SNPS 3.1 xHC */
417 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_RUNNING)
418 continue;
419
420 command = xhci_alloc_command(xhci, false, GFP_NOWAIT);
421 if (!command) {
422 spin_unlock_irqrestore(&xhci->lock, flags);
423 ret = -ENOMEM;
424 goto cmd_cleanup;
425 }
426
427 ret = xhci_queue_stop_endpoint(xhci, command, slot_id,
428 i, suspend);
429 if (ret) {
430 spin_unlock_irqrestore(&xhci->lock, flags);
431 xhci_free_command(xhci, command);
432 goto cmd_cleanup;
433 }
434 }
435 }
436 ret = xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
437 if (ret) {
438 spin_unlock_irqrestore(&xhci->lock, flags);
439 goto cmd_cleanup;
440 }
441
442 xhci_ring_cmd_db(xhci);
443 spin_unlock_irqrestore(&xhci->lock, flags);
444
445 /* Wait for last stop endpoint command to finish */
446 wait_for_completion(cmd->completion);
447
448 if (cmd->status == COMP_COMMAND_ABORTED ||
449 cmd->status == COMP_COMMAND_RING_STOPPED) {
450 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
451 ret = -ETIME;
452 goto cmd_cleanup;
453 }
454
455 ret = xhci_vendor_sync_dev_ctx(xhci, slot_id);
456 if (ret)
457 xhci_warn(xhci, "Sync device context failed, ret=%d\n", ret);
458
459 cmd_cleanup:
460 xhci_free_command(xhci, cmd);
461 return ret;
462 }
463
464 /*
465 * Ring device, it rings the all doorbells unconditionally.
466 */
xhci_ring_device(struct xhci_hcd * xhci,int slot_id)467 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
468 {
469 int i, s;
470 struct xhci_virt_ep *ep;
471
472 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
473 ep = &xhci->devs[slot_id]->eps[i];
474
475 if (ep->ep_state & EP_HAS_STREAMS) {
476 for (s = 1; s < ep->stream_info->num_streams; s++)
477 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
478 } else if (ep->ring && ep->ring->dequeue) {
479 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
480 }
481 }
482
483 return;
484 }
485
xhci_disable_port(struct usb_hcd * hcd,struct xhci_hcd * xhci,u16 wIndex,__le32 __iomem * addr,u32 port_status)486 static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
487 u16 wIndex, __le32 __iomem *addr, u32 port_status)
488 {
489 /* Don't allow the USB core to disable SuperSpeed ports. */
490 if (hcd->speed >= HCD_USB3) {
491 xhci_dbg(xhci, "Ignoring request to disable "
492 "SuperSpeed port.\n");
493 return;
494 }
495
496 if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
497 xhci_dbg(xhci,
498 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
499 return;
500 }
501
502 /* Write 1 to disable the port */
503 writel(port_status | PORT_PE, addr);
504 port_status = readl(addr);
505 xhci_dbg(xhci, "disable port %d-%d, portsc: 0x%x\n",
506 hcd->self.busnum, wIndex + 1, port_status);
507 }
508
xhci_clear_port_change_bit(struct xhci_hcd * xhci,u16 wValue,u16 wIndex,__le32 __iomem * addr,u32 port_status)509 static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
510 u16 wIndex, __le32 __iomem *addr, u32 port_status)
511 {
512 char *port_change_bit;
513 u32 status;
514
515 switch (wValue) {
516 case USB_PORT_FEAT_C_RESET:
517 status = PORT_RC;
518 port_change_bit = "reset";
519 break;
520 case USB_PORT_FEAT_C_BH_PORT_RESET:
521 status = PORT_WRC;
522 port_change_bit = "warm(BH) reset";
523 break;
524 case USB_PORT_FEAT_C_CONNECTION:
525 status = PORT_CSC;
526 port_change_bit = "connect";
527 break;
528 case USB_PORT_FEAT_C_OVER_CURRENT:
529 status = PORT_OCC;
530 port_change_bit = "over-current";
531 break;
532 case USB_PORT_FEAT_C_ENABLE:
533 status = PORT_PEC;
534 port_change_bit = "enable/disable";
535 break;
536 case USB_PORT_FEAT_C_SUSPEND:
537 status = PORT_PLC;
538 port_change_bit = "suspend/resume";
539 break;
540 case USB_PORT_FEAT_C_PORT_LINK_STATE:
541 status = PORT_PLC;
542 port_change_bit = "link state";
543 break;
544 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
545 status = PORT_CEC;
546 port_change_bit = "config error";
547 break;
548 default:
549 /* Should never happen */
550 return;
551 }
552 /* Change bits are all write 1 to clear */
553 writel(port_status | status, addr);
554 port_status = readl(addr);
555
556 xhci_dbg(xhci, "clear port%d %s change, portsc: 0x%x\n",
557 wIndex + 1, port_change_bit, port_status);
558 }
559
xhci_get_rhub(struct usb_hcd * hcd)560 struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd)
561 {
562 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
563
564 if (hcd->speed >= HCD_USB3)
565 return &xhci->usb3_rhub;
566 return &xhci->usb2_rhub;
567 }
568
569 /*
570 * xhci_set_port_power() must be called with xhci->lock held.
571 * It will release and re-aquire the lock while calling ACPI
572 * method.
573 */
xhci_set_port_power(struct xhci_hcd * xhci,struct usb_hcd * hcd,u16 index,bool on,unsigned long * flags)574 static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
575 u16 index, bool on, unsigned long *flags)
576 __must_hold(&xhci->lock)
577 {
578 struct xhci_hub *rhub;
579 struct xhci_port *port;
580 u32 temp;
581
582 rhub = xhci_get_rhub(hcd);
583 port = rhub->ports[index];
584 temp = readl(port->addr);
585
586 xhci_dbg(xhci, "set port power %d-%d %s, portsc: 0x%x\n",
587 hcd->self.busnum, index + 1, on ? "ON" : "OFF", temp);
588
589 temp = xhci_port_state_to_neutral(temp);
590
591 if (on) {
592 /* Power on */
593 writel(temp | PORT_POWER, port->addr);
594 readl(port->addr);
595 } else {
596 /* Power off */
597 writel(temp & ~PORT_POWER, port->addr);
598 }
599
600 spin_unlock_irqrestore(&xhci->lock, *flags);
601 temp = usb_acpi_power_manageable(hcd->self.root_hub,
602 index);
603 if (temp)
604 usb_acpi_set_power_state(hcd->self.root_hub,
605 index, on);
606 spin_lock_irqsave(&xhci->lock, *flags);
607 }
608
xhci_port_set_test_mode(struct xhci_hcd * xhci,u16 test_mode,u16 wIndex)609 static void xhci_port_set_test_mode(struct xhci_hcd *xhci,
610 u16 test_mode, u16 wIndex)
611 {
612 u32 temp;
613 struct xhci_port *port;
614
615 /* xhci only supports test mode for usb2 ports */
616 port = xhci->usb2_rhub.ports[wIndex];
617 temp = readl(port->addr + PORTPMSC);
618 temp |= test_mode << PORT_TEST_MODE_SHIFT;
619 writel(temp, port->addr + PORTPMSC);
620 xhci->test_mode = test_mode;
621 if (test_mode == USB_TEST_FORCE_ENABLE)
622 xhci_start(xhci);
623 }
624
xhci_enter_test_mode(struct xhci_hcd * xhci,u16 test_mode,u16 wIndex,unsigned long * flags)625 static int xhci_enter_test_mode(struct xhci_hcd *xhci,
626 u16 test_mode, u16 wIndex, unsigned long *flags)
627 __must_hold(&xhci->lock)
628 {
629 int i, retval;
630
631 /* Disable all Device Slots */
632 xhci_dbg(xhci, "Disable all slots\n");
633 spin_unlock_irqrestore(&xhci->lock, *flags);
634 for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
635 if (!xhci->devs[i])
636 continue;
637
638 retval = xhci_disable_slot(xhci, i);
639 xhci_free_virt_device(xhci, i);
640 if (retval)
641 xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n",
642 i, retval);
643 }
644 spin_lock_irqsave(&xhci->lock, *flags);
645 /* Put all ports to the Disable state by clear PP */
646 xhci_dbg(xhci, "Disable all port (PP = 0)\n");
647 /* Power off USB3 ports*/
648 for (i = 0; i < xhci->usb3_rhub.num_ports; i++)
649 xhci_set_port_power(xhci, xhci->shared_hcd, i, false, flags);
650 /* Power off USB2 ports*/
651 for (i = 0; i < xhci->usb2_rhub.num_ports; i++)
652 xhci_set_port_power(xhci, xhci->main_hcd, i, false, flags);
653 /* Stop the controller */
654 xhci_dbg(xhci, "Stop controller\n");
655 retval = xhci_halt(xhci);
656 if (retval)
657 return retval;
658 /* Disable runtime PM for test mode */
659 pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller);
660 /* Set PORTPMSC.PTC field to enter selected test mode */
661 /* Port is selected by wIndex. port_id = wIndex + 1 */
662 xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n",
663 test_mode, wIndex + 1);
664 xhci_port_set_test_mode(xhci, test_mode, wIndex);
665 return retval;
666 }
667
xhci_exit_test_mode(struct xhci_hcd * xhci)668 static int xhci_exit_test_mode(struct xhci_hcd *xhci)
669 {
670 int retval;
671
672 if (!xhci->test_mode) {
673 xhci_err(xhci, "Not in test mode, do nothing.\n");
674 return 0;
675 }
676 if (xhci->test_mode == USB_TEST_FORCE_ENABLE &&
677 !(xhci->xhc_state & XHCI_STATE_HALTED)) {
678 retval = xhci_halt(xhci);
679 if (retval)
680 return retval;
681 }
682 pm_runtime_allow(xhci_to_hcd(xhci)->self.controller);
683 xhci->test_mode = 0;
684 return xhci_reset(xhci, XHCI_RESET_SHORT_USEC);
685 }
686
xhci_set_link_state(struct xhci_hcd * xhci,struct xhci_port * port,u32 link_state)687 void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
688 u32 link_state)
689 {
690 u32 temp;
691 u32 portsc;
692
693 portsc = readl(port->addr);
694 temp = xhci_port_state_to_neutral(portsc);
695 temp &= ~PORT_PLS_MASK;
696 temp |= PORT_LINK_STROBE | link_state;
697 writel(temp, port->addr);
698
699 xhci_dbg(xhci, "Set port %d-%d link state, portsc: 0x%x, write 0x%x",
700 port->rhub->hcd->self.busnum, port->hcd_portnum + 1,
701 portsc, temp);
702 }
703
xhci_set_remote_wake_mask(struct xhci_hcd * xhci,struct xhci_port * port,u16 wake_mask)704 static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
705 struct xhci_port *port, u16 wake_mask)
706 {
707 u32 temp;
708
709 temp = readl(port->addr);
710 temp = xhci_port_state_to_neutral(temp);
711
712 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
713 temp |= PORT_WKCONN_E;
714 else
715 temp &= ~PORT_WKCONN_E;
716
717 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
718 temp |= PORT_WKDISC_E;
719 else
720 temp &= ~PORT_WKDISC_E;
721
722 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
723 temp |= PORT_WKOC_E;
724 else
725 temp &= ~PORT_WKOC_E;
726
727 writel(temp, port->addr);
728 }
729
730 /* Test and clear port RWC bit */
xhci_test_and_clear_bit(struct xhci_hcd * xhci,struct xhci_port * port,u32 port_bit)731 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
732 u32 port_bit)
733 {
734 u32 temp;
735
736 temp = readl(port->addr);
737 if (temp & port_bit) {
738 temp = xhci_port_state_to_neutral(temp);
739 temp |= port_bit;
740 writel(temp, port->addr);
741 }
742 }
743
744 /* Updates Link Status for super Speed port */
xhci_hub_report_usb3_link_state(struct xhci_hcd * xhci,u32 * status,u32 status_reg)745 static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
746 u32 *status, u32 status_reg)
747 {
748 u32 pls = status_reg & PORT_PLS_MASK;
749
750 /* When the CAS bit is set then warm reset
751 * should be performed on port
752 */
753 if (status_reg & PORT_CAS) {
754 /* The CAS bit can be set while the port is
755 * in any link state.
756 * Only roothubs have CAS bit, so we
757 * pretend to be in compliance mode
758 * unless we're already in compliance
759 * or the inactive state.
760 */
761 if (pls != USB_SS_PORT_LS_COMP_MOD &&
762 pls != USB_SS_PORT_LS_SS_INACTIVE) {
763 pls = USB_SS_PORT_LS_COMP_MOD;
764 }
765 /* Return also connection bit -
766 * hub state machine resets port
767 * when this bit is set.
768 */
769 pls |= USB_PORT_STAT_CONNECTION;
770 } else {
771 /*
772 * Resume state is an xHCI internal state. Do not report it to
773 * usb core, instead, pretend to be U3, thus usb core knows
774 * it's not ready for transfer.
775 */
776 if (pls == XDEV_RESUME) {
777 *status |= USB_SS_PORT_LS_U3;
778 return;
779 }
780
781 /*
782 * If CAS bit isn't set but the Port is already at
783 * Compliance Mode, fake a connection so the USB core
784 * notices the Compliance state and resets the port.
785 * This resolves an issue generated by the SN65LVPE502CP
786 * in which sometimes the port enters compliance mode
787 * caused by a delay on the host-device negotiation.
788 */
789 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
790 (pls == USB_SS_PORT_LS_COMP_MOD))
791 pls |= USB_PORT_STAT_CONNECTION;
792 }
793
794 /* update status field */
795 *status |= pls;
796 }
797
798 /*
799 * Function for Compliance Mode Quirk.
800 *
801 * This Function verifies if all xhc USB3 ports have entered U0, if so,
802 * the compliance mode timer is deleted. A port won't enter
803 * compliance mode if it has previously entered U0.
804 */
xhci_del_comp_mod_timer(struct xhci_hcd * xhci,u32 status,u16 wIndex)805 static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
806 u16 wIndex)
807 {
808 u32 all_ports_seen_u0 = ((1 << xhci->usb3_rhub.num_ports) - 1);
809 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
810
811 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
812 return;
813
814 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
815 xhci->port_status_u0 |= 1 << wIndex;
816 if (xhci->port_status_u0 == all_ports_seen_u0) {
817 del_timer_sync(&xhci->comp_mode_recovery_timer);
818 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
819 "All USB3 ports have entered U0 already!");
820 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
821 "Compliance Mode Recovery Timer Deleted.");
822 }
823 }
824 }
825
xhci_handle_usb2_port_link_resume(struct xhci_port * port,u32 * status,u32 portsc,unsigned long * flags)826 static int xhci_handle_usb2_port_link_resume(struct xhci_port *port,
827 u32 *status, u32 portsc,
828 unsigned long *flags)
829 {
830 struct xhci_bus_state *bus_state;
831 struct xhci_hcd *xhci;
832 struct usb_hcd *hcd;
833 int slot_id;
834 u32 wIndex;
835
836 hcd = port->rhub->hcd;
837 bus_state = &port->rhub->bus_state;
838 xhci = hcd_to_xhci(hcd);
839 wIndex = port->hcd_portnum;
840
841 if ((portsc & PORT_RESET) || !(portsc & PORT_PE)) {
842 *status = 0xffffffff;
843 return -EINVAL;
844 }
845 /* did port event handler already start resume timing? */
846 if (!bus_state->resume_done[wIndex]) {
847 /* If not, maybe we are in a host initated resume? */
848 if (test_bit(wIndex, &bus_state->resuming_ports)) {
849 /* Host initated resume doesn't time the resume
850 * signalling using resume_done[].
851 * It manually sets RESUME state, sleeps 20ms
852 * and sets U0 state. This should probably be
853 * changed, but not right now.
854 */
855 } else {
856 /* port resume was discovered now and here,
857 * start resume timing
858 */
859 unsigned long timeout = jiffies +
860 msecs_to_jiffies(USB_RESUME_TIMEOUT);
861
862 set_bit(wIndex, &bus_state->resuming_ports);
863 bus_state->resume_done[wIndex] = timeout;
864 mod_timer(&hcd->rh_timer, timeout);
865 usb_hcd_start_port_resume(&hcd->self, wIndex);
866 }
867 /* Has resume been signalled for USB_RESUME_TIME yet? */
868 } else if (time_after_eq(jiffies, bus_state->resume_done[wIndex])) {
869 int time_left;
870
871 xhci_dbg(xhci, "resume USB2 port %d-%d\n",
872 hcd->self.busnum, wIndex + 1);
873
874 bus_state->resume_done[wIndex] = 0;
875 clear_bit(wIndex, &bus_state->resuming_ports);
876
877 set_bit(wIndex, &bus_state->rexit_ports);
878
879 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
880 xhci_set_link_state(xhci, port, XDEV_U0);
881
882 spin_unlock_irqrestore(&xhci->lock, *flags);
883 time_left = wait_for_completion_timeout(
884 &bus_state->rexit_done[wIndex],
885 msecs_to_jiffies(XHCI_MAX_REXIT_TIMEOUT_MS));
886 spin_lock_irqsave(&xhci->lock, *flags);
887
888 if (time_left) {
889 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
890 wIndex + 1);
891 if (!slot_id) {
892 xhci_dbg(xhci, "slot_id is zero\n");
893 *status = 0xffffffff;
894 return -ENODEV;
895 }
896 xhci_ring_device(xhci, slot_id);
897 } else {
898 int port_status = readl(port->addr);
899
900 xhci_warn(xhci, "Port resume timed out, port %d-%d: 0x%x\n",
901 hcd->self.busnum, wIndex + 1, port_status);
902 *status |= USB_PORT_STAT_SUSPEND;
903 clear_bit(wIndex, &bus_state->rexit_ports);
904 }
905
906 usb_hcd_end_port_resume(&hcd->self, wIndex);
907 bus_state->port_c_suspend |= 1 << wIndex;
908 bus_state->suspended_ports &= ~(1 << wIndex);
909 } else {
910 /*
911 * The resume has been signaling for less than
912 * USB_RESUME_TIME. Report the port status as SUSPEND,
913 * let the usbcore check port status again and clear
914 * resume signaling later.
915 */
916 *status |= USB_PORT_STAT_SUSPEND;
917 }
918 return 0;
919 }
920
xhci_get_ext_port_status(u32 raw_port_status,u32 port_li)921 static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
922 {
923 u32 ext_stat = 0;
924 int speed_id;
925
926 /* only support rx and tx lane counts of 1 in usb3.1 spec */
927 speed_id = DEV_PORT_SPEED(raw_port_status);
928 ext_stat |= speed_id; /* bits 3:0, RX speed id */
929 ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */
930
931 ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */
932 ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
933
934 return ext_stat;
935 }
936
xhci_get_usb3_port_status(struct xhci_port * port,u32 * status,u32 portsc)937 static void xhci_get_usb3_port_status(struct xhci_port *port, u32 *status,
938 u32 portsc)
939 {
940 struct xhci_bus_state *bus_state;
941 struct xhci_hcd *xhci;
942 struct usb_hcd *hcd;
943 u32 link_state;
944 u32 portnum;
945
946 bus_state = &port->rhub->bus_state;
947 xhci = hcd_to_xhci(port->rhub->hcd);
948 hcd = port->rhub->hcd;
949 link_state = portsc & PORT_PLS_MASK;
950 portnum = port->hcd_portnum;
951
952 /* USB3 specific wPortChange bits
953 *
954 * Port link change with port in resume state should not be
955 * reported to usbcore, as this is an internal state to be
956 * handled by xhci driver. Reporting PLC to usbcore may
957 * cause usbcore clearing PLC first and port change event
958 * irq won't be generated.
959 */
960
961 if (portsc & PORT_PLC && (link_state != XDEV_RESUME))
962 *status |= USB_PORT_STAT_C_LINK_STATE << 16;
963 if (portsc & PORT_WRC)
964 *status |= USB_PORT_STAT_C_BH_RESET << 16;
965 if (portsc & PORT_CEC)
966 *status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
967
968 /* USB3 specific wPortStatus bits */
969 if (portsc & PORT_POWER) {
970 *status |= USB_SS_PORT_STAT_POWER;
971 /* link state handling */
972 if (link_state == XDEV_U0)
973 bus_state->suspended_ports &= ~(1 << portnum);
974 }
975
976 /* remote wake resume signaling complete */
977 if (bus_state->port_remote_wakeup & (1 << portnum) &&
978 link_state != XDEV_RESUME &&
979 link_state != XDEV_RECOVERY) {
980 bus_state->port_remote_wakeup &= ~(1 << portnum);
981 usb_hcd_end_port_resume(&hcd->self, portnum);
982 }
983
984 xhci_hub_report_usb3_link_state(xhci, status, portsc);
985 xhci_del_comp_mod_timer(xhci, portsc, portnum);
986 }
987
xhci_get_usb2_port_status(struct xhci_port * port,u32 * status,u32 portsc,unsigned long * flags)988 static void xhci_get_usb2_port_status(struct xhci_port *port, u32 *status,
989 u32 portsc, unsigned long *flags)
990 {
991 struct xhci_bus_state *bus_state;
992 u32 link_state;
993 u32 portnum;
994 int ret;
995
996 bus_state = &port->rhub->bus_state;
997 link_state = portsc & PORT_PLS_MASK;
998 portnum = port->hcd_portnum;
999
1000 /* USB2 wPortStatus bits */
1001 if (portsc & PORT_POWER) {
1002 *status |= USB_PORT_STAT_POWER;
1003
1004 /* link state is only valid if port is powered */
1005 if (link_state == XDEV_U3)
1006 *status |= USB_PORT_STAT_SUSPEND;
1007 if (link_state == XDEV_U2)
1008 *status |= USB_PORT_STAT_L1;
1009 if (link_state == XDEV_U0) {
1010 if (bus_state->resume_done[portnum])
1011 usb_hcd_end_port_resume(&port->rhub->hcd->self,
1012 portnum);
1013 bus_state->resume_done[portnum] = 0;
1014 clear_bit(portnum, &bus_state->resuming_ports);
1015 if (bus_state->suspended_ports & (1 << portnum)) {
1016 bus_state->suspended_ports &= ~(1 << portnum);
1017 bus_state->port_c_suspend |= 1 << portnum;
1018 }
1019 }
1020 if (link_state == XDEV_RESUME) {
1021 ret = xhci_handle_usb2_port_link_resume(port, status,
1022 portsc, flags);
1023 if (ret)
1024 return;
1025 }
1026 }
1027 }
1028
1029 /*
1030 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
1031 * 3.0 hubs use.
1032 *
1033 * Possible side effects:
1034 * - Mark a port as being done with device resume,
1035 * and ring the endpoint doorbells.
1036 * - Stop the Synopsys redriver Compliance Mode polling.
1037 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
1038 */
xhci_get_port_status(struct usb_hcd * hcd,struct xhci_bus_state * bus_state,u16 wIndex,u32 raw_port_status,unsigned long * flags)1039 static u32 xhci_get_port_status(struct usb_hcd *hcd,
1040 struct xhci_bus_state *bus_state,
1041 u16 wIndex, u32 raw_port_status,
1042 unsigned long *flags)
1043 __releases(&xhci->lock)
1044 __acquires(&xhci->lock)
1045 {
1046 u32 status = 0;
1047 struct xhci_hub *rhub;
1048 struct xhci_port *port;
1049
1050 rhub = xhci_get_rhub(hcd);
1051 port = rhub->ports[wIndex];
1052
1053 /* common wPortChange bits */
1054 if (raw_port_status & PORT_CSC)
1055 status |= USB_PORT_STAT_C_CONNECTION << 16;
1056 if (raw_port_status & PORT_PEC)
1057 status |= USB_PORT_STAT_C_ENABLE << 16;
1058 if ((raw_port_status & PORT_OCC))
1059 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
1060 if ((raw_port_status & PORT_RC))
1061 status |= USB_PORT_STAT_C_RESET << 16;
1062
1063 /* common wPortStatus bits */
1064 if (raw_port_status & PORT_CONNECT) {
1065 status |= USB_PORT_STAT_CONNECTION;
1066 status |= xhci_port_speed(raw_port_status);
1067 }
1068 if (raw_port_status & PORT_PE)
1069 status |= USB_PORT_STAT_ENABLE;
1070 if (raw_port_status & PORT_OC)
1071 status |= USB_PORT_STAT_OVERCURRENT;
1072 if (raw_port_status & PORT_RESET)
1073 status |= USB_PORT_STAT_RESET;
1074
1075 /* USB2 and USB3 specific bits, including Port Link State */
1076 if (hcd->speed >= HCD_USB3)
1077 xhci_get_usb3_port_status(port, &status, raw_port_status);
1078 else
1079 xhci_get_usb2_port_status(port, &status, raw_port_status,
1080 flags);
1081 /*
1082 * Clear stale usb2 resume signalling variables in case port changed
1083 * state during resume signalling. For example on error
1084 */
1085 if ((bus_state->resume_done[wIndex] ||
1086 test_bit(wIndex, &bus_state->resuming_ports)) &&
1087 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
1088 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
1089 bus_state->resume_done[wIndex] = 0;
1090 clear_bit(wIndex, &bus_state->resuming_ports);
1091 usb_hcd_end_port_resume(&hcd->self, wIndex);
1092 }
1093
1094 if (bus_state->port_c_suspend & (1 << wIndex))
1095 status |= USB_PORT_STAT_C_SUSPEND << 16;
1096
1097 return status;
1098 }
1099
xhci_hub_control(struct usb_hcd * hcd,u16 typeReq,u16 wValue,u16 wIndex,char * buf,u16 wLength)1100 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
1101 u16 wIndex, char *buf, u16 wLength)
1102 {
1103 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1104 int max_ports;
1105 unsigned long flags;
1106 u32 temp, status;
1107 int retval = 0;
1108 int slot_id;
1109 struct xhci_bus_state *bus_state;
1110 u16 link_state = 0;
1111 u16 wake_mask = 0;
1112 u16 timeout = 0;
1113 u16 test_mode = 0;
1114 struct xhci_hub *rhub;
1115 struct xhci_port **ports;
1116
1117 rhub = xhci_get_rhub(hcd);
1118 ports = rhub->ports;
1119 max_ports = rhub->num_ports;
1120 bus_state = &rhub->bus_state;
1121
1122 spin_lock_irqsave(&xhci->lock, flags);
1123 switch (typeReq) {
1124 case GetHubStatus:
1125 /* No power source, over-current reported per port */
1126 memset(buf, 0, 4);
1127 break;
1128 case GetHubDescriptor:
1129 /* Check to make sure userspace is asking for the USB 3.0 hub
1130 * descriptor for the USB 3.0 roothub. If not, we stall the
1131 * endpoint, like external hubs do.
1132 */
1133 if (hcd->speed >= HCD_USB3 &&
1134 (wLength < USB_DT_SS_HUB_SIZE ||
1135 wValue != (USB_DT_SS_HUB << 8))) {
1136 xhci_dbg(xhci, "Wrong hub descriptor type for "
1137 "USB 3.0 roothub.\n");
1138 goto error;
1139 }
1140 xhci_hub_descriptor(hcd, xhci,
1141 (struct usb_hub_descriptor *) buf);
1142 break;
1143 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
1144 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
1145 goto error;
1146
1147 if (hcd->speed < HCD_USB3)
1148 goto error;
1149
1150 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
1151 spin_unlock_irqrestore(&xhci->lock, flags);
1152 return retval;
1153 case GetPortStatus:
1154 if (!wIndex || wIndex > max_ports)
1155 goto error;
1156 wIndex--;
1157 temp = readl(ports[wIndex]->addr);
1158 if (temp == ~(u32)0) {
1159 xhci_hc_died(xhci);
1160 retval = -ENODEV;
1161 break;
1162 }
1163 trace_xhci_get_port_status(wIndex, temp);
1164 status = xhci_get_port_status(hcd, bus_state, wIndex, temp,
1165 &flags);
1166 if (status == 0xffffffff)
1167 goto error;
1168
1169 xhci_dbg(xhci, "Get port status %d-%d read: 0x%x, return 0x%x",
1170 hcd->self.busnum, wIndex + 1, temp, status);
1171
1172 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1173 /* if USB 3.1 extended port status return additional 4 bytes */
1174 if (wValue == 0x02) {
1175 u32 port_li;
1176
1177 if (hcd->speed < HCD_USB31 || wLength != 8) {
1178 xhci_err(xhci, "get ext port status invalid parameter\n");
1179 retval = -EINVAL;
1180 break;
1181 }
1182 port_li = readl(ports[wIndex]->addr + PORTLI);
1183 status = xhci_get_ext_port_status(temp, port_li);
1184 put_unaligned_le32(status, &buf[4]);
1185 }
1186 break;
1187 case SetPortFeature:
1188 if (wValue == USB_PORT_FEAT_LINK_STATE)
1189 link_state = (wIndex & 0xff00) >> 3;
1190 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
1191 wake_mask = wIndex & 0xff00;
1192 if (wValue == USB_PORT_FEAT_TEST)
1193 test_mode = (wIndex & 0xff00) >> 8;
1194 /* The MSB of wIndex is the U1/U2 timeout */
1195 timeout = (wIndex & 0xff00) >> 8;
1196 wIndex &= 0xff;
1197 if (!wIndex || wIndex > max_ports)
1198 goto error;
1199 wIndex--;
1200 temp = readl(ports[wIndex]->addr);
1201 if (temp == ~(u32)0) {
1202 xhci_hc_died(xhci);
1203 retval = -ENODEV;
1204 break;
1205 }
1206 temp = xhci_port_state_to_neutral(temp);
1207 /* FIXME: What new port features do we need to support? */
1208 switch (wValue) {
1209 case USB_PORT_FEAT_SUSPEND:
1210 temp = readl(ports[wIndex]->addr);
1211 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
1212 /* Resume the port to U0 first */
1213 xhci_set_link_state(xhci, ports[wIndex],
1214 XDEV_U0);
1215 spin_unlock_irqrestore(&xhci->lock, flags);
1216 msleep(10);
1217 spin_lock_irqsave(&xhci->lock, flags);
1218 }
1219 /* In spec software should not attempt to suspend
1220 * a port unless the port reports that it is in the
1221 * enabled (PED = ‘1’,PLS < ‘3’) state.
1222 */
1223 temp = readl(ports[wIndex]->addr);
1224 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
1225 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
1226 xhci_warn(xhci, "USB core suspending port %d-%d not in U0/U1/U2\n",
1227 hcd->self.busnum, wIndex + 1);
1228 goto error;
1229 }
1230
1231 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1232 wIndex + 1);
1233 if (!slot_id) {
1234 xhci_warn(xhci, "slot_id is zero\n");
1235 goto error;
1236 }
1237 /* unlock to execute stop endpoint commands */
1238 spin_unlock_irqrestore(&xhci->lock, flags);
1239 xhci_stop_device(xhci, slot_id, 1);
1240 spin_lock_irqsave(&xhci->lock, flags);
1241
1242 xhci_set_link_state(xhci, ports[wIndex], XDEV_U3);
1243
1244 spin_unlock_irqrestore(&xhci->lock, flags);
1245 msleep(10); /* wait device to enter */
1246 spin_lock_irqsave(&xhci->lock, flags);
1247
1248 temp = readl(ports[wIndex]->addr);
1249 bus_state->suspended_ports |= 1 << wIndex;
1250 break;
1251 case USB_PORT_FEAT_LINK_STATE:
1252 temp = readl(ports[wIndex]->addr);
1253 /* Disable port */
1254 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1255 xhci_dbg(xhci, "Disable port %d-%d\n",
1256 hcd->self.busnum, wIndex + 1);
1257 temp = xhci_port_state_to_neutral(temp);
1258 /*
1259 * Clear all change bits, so that we get a new
1260 * connection event.
1261 */
1262 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1263 PORT_OCC | PORT_RC | PORT_PLC |
1264 PORT_CEC;
1265 writel(temp | PORT_PE, ports[wIndex]->addr);
1266 temp = readl(ports[wIndex]->addr);
1267 break;
1268 }
1269
1270 /* Put link in RxDetect (enable port) */
1271 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1272 xhci_dbg(xhci, "Enable port %d-%d\n",
1273 hcd->self.busnum, wIndex + 1);
1274 xhci_set_link_state(xhci, ports[wIndex],
1275 link_state);
1276 temp = readl(ports[wIndex]->addr);
1277 break;
1278 }
1279
1280 /*
1281 * For xHCI 1.1 according to section 4.19.1.2.4.1 a
1282 * root hub port's transition to compliance mode upon
1283 * detecting LFPS timeout may be controlled by an
1284 * Compliance Transition Enabled (CTE) flag (not
1285 * software visible). This flag is set by writing 0xA
1286 * to PORTSC PLS field which will allow transition to
1287 * compliance mode the next time LFPS timeout is
1288 * encountered. A warm reset will clear it.
1289 *
1290 * The CTE flag is only supported if the HCCPARAMS2 CTC
1291 * flag is set, otherwise, the compliance substate is
1292 * automatically entered as on 1.0 and prior.
1293 */
1294 if (link_state == USB_SS_PORT_LS_COMP_MOD) {
1295 if (!HCC2_CTC(xhci->hcc_params2)) {
1296 xhci_dbg(xhci, "CTC flag is 0, port already supports entering compliance mode\n");
1297 break;
1298 }
1299
1300 if ((temp & PORT_CONNECT)) {
1301 xhci_warn(xhci, "Can't set compliance mode when port is connected\n");
1302 goto error;
1303 }
1304
1305 xhci_dbg(xhci, "Enable compliance mode transition for port %d-%d\n",
1306 hcd->self.busnum, wIndex + 1);
1307 xhci_set_link_state(xhci, ports[wIndex],
1308 link_state);
1309
1310 temp = readl(ports[wIndex]->addr);
1311 break;
1312 }
1313 /* Port must be enabled */
1314 if (!(temp & PORT_PE)) {
1315 retval = -ENODEV;
1316 break;
1317 }
1318 /* Can't set port link state above '3' (U3) */
1319 if (link_state > USB_SS_PORT_LS_U3) {
1320 xhci_warn(xhci, "Cannot set port %d-%d link state %d\n",
1321 hcd->self.busnum, wIndex + 1,
1322 link_state);
1323 goto error;
1324 }
1325
1326 /*
1327 * set link to U0, steps depend on current link state.
1328 * U3: set link to U0 and wait for u3exit completion.
1329 * U1/U2: no PLC complete event, only set link to U0.
1330 * Resume/Recovery: device initiated U0, only wait for
1331 * completion
1332 */
1333 if (link_state == USB_SS_PORT_LS_U0) {
1334 u32 pls = temp & PORT_PLS_MASK;
1335 bool wait_u0 = false;
1336
1337 /* already in U0 */
1338 if (pls == XDEV_U0)
1339 break;
1340 if (pls == XDEV_U3 ||
1341 pls == XDEV_RESUME ||
1342 pls == XDEV_RECOVERY) {
1343 wait_u0 = true;
1344 reinit_completion(&bus_state->u3exit_done[wIndex]);
1345 }
1346 if (pls <= XDEV_U3) /* U1, U2, U3 */
1347 xhci_set_link_state(xhci, ports[wIndex],
1348 USB_SS_PORT_LS_U0);
1349 if (!wait_u0) {
1350 if (pls > XDEV_U3)
1351 goto error;
1352 break;
1353 }
1354 spin_unlock_irqrestore(&xhci->lock, flags);
1355 if (!wait_for_completion_timeout(&bus_state->u3exit_done[wIndex],
1356 msecs_to_jiffies(500)))
1357 xhci_dbg(xhci, "missing U0 port change event for port %d-%d\n",
1358 hcd->self.busnum, wIndex + 1);
1359 spin_lock_irqsave(&xhci->lock, flags);
1360 temp = readl(ports[wIndex]->addr);
1361 break;
1362 }
1363
1364 if (link_state == USB_SS_PORT_LS_U3) {
1365 int retries = 16;
1366 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1367 wIndex + 1);
1368 if (slot_id) {
1369 /* unlock to execute stop endpoint
1370 * commands */
1371 spin_unlock_irqrestore(&xhci->lock,
1372 flags);
1373 xhci_stop_device(xhci, slot_id, 1);
1374 spin_lock_irqsave(&xhci->lock, flags);
1375 }
1376 xhci_set_link_state(xhci, ports[wIndex], USB_SS_PORT_LS_U3);
1377 spin_unlock_irqrestore(&xhci->lock, flags);
1378 while (retries--) {
1379 usleep_range(4000, 8000);
1380 temp = readl(ports[wIndex]->addr);
1381 if ((temp & PORT_PLS_MASK) == XDEV_U3)
1382 break;
1383 }
1384 spin_lock_irqsave(&xhci->lock, flags);
1385 temp = readl(ports[wIndex]->addr);
1386 bus_state->suspended_ports |= 1 << wIndex;
1387 }
1388 break;
1389 case USB_PORT_FEAT_POWER:
1390 /*
1391 * Turn on ports, even if there isn't per-port switching.
1392 * HC will report connect events even before this is set.
1393 * However, hub_wq will ignore the roothub events until
1394 * the roothub is registered.
1395 */
1396 xhci_set_port_power(xhci, hcd, wIndex, true, &flags);
1397 break;
1398 case USB_PORT_FEAT_RESET:
1399 temp = (temp | PORT_RESET);
1400 writel(temp, ports[wIndex]->addr);
1401
1402 temp = readl(ports[wIndex]->addr);
1403 xhci_dbg(xhci, "set port reset, actual port %d-%d status = 0x%x\n",
1404 hcd->self.busnum, wIndex + 1, temp);
1405 break;
1406 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1407 xhci_set_remote_wake_mask(xhci, ports[wIndex],
1408 wake_mask);
1409 temp = readl(ports[wIndex]->addr);
1410 xhci_dbg(xhci, "set port remote wake mask, actual port %d-%d status = 0x%x\n",
1411 hcd->self.busnum, wIndex + 1, temp);
1412 break;
1413 case USB_PORT_FEAT_BH_PORT_RESET:
1414 temp |= PORT_WR;
1415 writel(temp, ports[wIndex]->addr);
1416 temp = readl(ports[wIndex]->addr);
1417 break;
1418 case USB_PORT_FEAT_U1_TIMEOUT:
1419 if (hcd->speed < HCD_USB3)
1420 goto error;
1421 temp = readl(ports[wIndex]->addr + PORTPMSC);
1422 temp &= ~PORT_U1_TIMEOUT_MASK;
1423 temp |= PORT_U1_TIMEOUT(timeout);
1424 writel(temp, ports[wIndex]->addr + PORTPMSC);
1425 break;
1426 case USB_PORT_FEAT_U2_TIMEOUT:
1427 if (hcd->speed < HCD_USB3)
1428 goto error;
1429 temp = readl(ports[wIndex]->addr + PORTPMSC);
1430 temp &= ~PORT_U2_TIMEOUT_MASK;
1431 temp |= PORT_U2_TIMEOUT(timeout);
1432 writel(temp, ports[wIndex]->addr + PORTPMSC);
1433 break;
1434 case USB_PORT_FEAT_TEST:
1435 /* 4.19.6 Port Test Modes (USB2 Test Mode) */
1436 if (hcd->speed != HCD_USB2)
1437 goto error;
1438 if (test_mode > USB_TEST_FORCE_ENABLE ||
1439 test_mode < USB_TEST_J)
1440 goto error;
1441 retval = xhci_enter_test_mode(xhci, test_mode, wIndex,
1442 &flags);
1443 break;
1444 default:
1445 goto error;
1446 }
1447 /* unblock any posted writes */
1448 temp = readl(ports[wIndex]->addr);
1449 break;
1450 case ClearPortFeature:
1451 if (!wIndex || wIndex > max_ports)
1452 goto error;
1453 wIndex--;
1454 temp = readl(ports[wIndex]->addr);
1455 if (temp == ~(u32)0) {
1456 xhci_hc_died(xhci);
1457 retval = -ENODEV;
1458 break;
1459 }
1460 /* FIXME: What new port features do we need to support? */
1461 temp = xhci_port_state_to_neutral(temp);
1462 switch (wValue) {
1463 case USB_PORT_FEAT_SUSPEND:
1464 temp = readl(ports[wIndex]->addr);
1465 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1466 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1467 if (temp & PORT_RESET)
1468 goto error;
1469 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
1470 if ((temp & PORT_PE) == 0)
1471 goto error;
1472
1473 set_bit(wIndex, &bus_state->resuming_ports);
1474 usb_hcd_start_port_resume(&hcd->self, wIndex);
1475 xhci_set_link_state(xhci, ports[wIndex],
1476 XDEV_RESUME);
1477 spin_unlock_irqrestore(&xhci->lock, flags);
1478 msleep(USB_RESUME_TIMEOUT);
1479 spin_lock_irqsave(&xhci->lock, flags);
1480 xhci_set_link_state(xhci, ports[wIndex],
1481 XDEV_U0);
1482 clear_bit(wIndex, &bus_state->resuming_ports);
1483 usb_hcd_end_port_resume(&hcd->self, wIndex);
1484 }
1485 bus_state->port_c_suspend |= 1 << wIndex;
1486
1487 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1488 wIndex + 1);
1489 if (!slot_id) {
1490 xhci_dbg(xhci, "slot_id is zero\n");
1491 goto error;
1492 }
1493 xhci_ring_device(xhci, slot_id);
1494 break;
1495 case USB_PORT_FEAT_C_SUSPEND:
1496 bus_state->port_c_suspend &= ~(1 << wIndex);
1497 fallthrough;
1498 case USB_PORT_FEAT_C_RESET:
1499 case USB_PORT_FEAT_C_BH_PORT_RESET:
1500 case USB_PORT_FEAT_C_CONNECTION:
1501 case USB_PORT_FEAT_C_OVER_CURRENT:
1502 case USB_PORT_FEAT_C_ENABLE:
1503 case USB_PORT_FEAT_C_PORT_LINK_STATE:
1504 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1505 xhci_clear_port_change_bit(xhci, wValue, wIndex,
1506 ports[wIndex]->addr, temp);
1507 break;
1508 case USB_PORT_FEAT_ENABLE:
1509 xhci_disable_port(hcd, xhci, wIndex,
1510 ports[wIndex]->addr, temp);
1511 break;
1512 case USB_PORT_FEAT_POWER:
1513 xhci_set_port_power(xhci, hcd, wIndex, false, &flags);
1514 break;
1515 case USB_PORT_FEAT_TEST:
1516 retval = xhci_exit_test_mode(xhci);
1517 break;
1518 default:
1519 goto error;
1520 }
1521 break;
1522 default:
1523 error:
1524 /* "stall" on error */
1525 retval = -EPIPE;
1526 }
1527 spin_unlock_irqrestore(&xhci->lock, flags);
1528 return retval;
1529 }
1530
1531 /*
1532 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1533 * Ports are 0-indexed from the HCD point of view,
1534 * and 1-indexed from the USB core pointer of view.
1535 *
1536 * Note that the status change bits will be cleared as soon as a port status
1537 * change event is generated, so we use the saved status from that event.
1538 */
xhci_hub_status_data(struct usb_hcd * hcd,char * buf)1539 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1540 {
1541 unsigned long flags;
1542 u32 temp, status;
1543 u32 mask;
1544 int i, retval;
1545 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1546 int max_ports;
1547 struct xhci_bus_state *bus_state;
1548 bool reset_change = false;
1549 struct xhci_hub *rhub;
1550 struct xhci_port **ports;
1551
1552 rhub = xhci_get_rhub(hcd);
1553 ports = rhub->ports;
1554 max_ports = rhub->num_ports;
1555 bus_state = &rhub->bus_state;
1556
1557 /* Initial status is no changes */
1558 retval = (max_ports + 8) / 8;
1559 memset(buf, 0, retval);
1560
1561 /*
1562 * Inform the usbcore about resume-in-progress by returning
1563 * a non-zero value even if there are no status changes.
1564 */
1565 spin_lock_irqsave(&xhci->lock, flags);
1566
1567 status = bus_state->resuming_ports;
1568
1569 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1570
1571 /* For each port, did anything change? If so, set that bit in buf. */
1572 for (i = 0; i < max_ports; i++) {
1573 temp = readl(ports[i]->addr);
1574 if (temp == ~(u32)0) {
1575 xhci_hc_died(xhci);
1576 retval = -ENODEV;
1577 break;
1578 }
1579 trace_xhci_hub_status_data(i, temp);
1580
1581 if ((temp & mask) != 0 ||
1582 (bus_state->port_c_suspend & 1 << i) ||
1583 (bus_state->resume_done[i] && time_after_eq(
1584 jiffies, bus_state->resume_done[i]))) {
1585 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
1586 status = 1;
1587 }
1588 if ((temp & PORT_RC))
1589 reset_change = true;
1590 if (temp & PORT_OC)
1591 status = 1;
1592 }
1593 if (!status && !reset_change) {
1594 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1595 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1596 }
1597 spin_unlock_irqrestore(&xhci->lock, flags);
1598 return status ? retval : 0;
1599 }
1600
1601 #ifdef CONFIG_PM
1602
xhci_bus_suspend(struct usb_hcd * hcd)1603 int xhci_bus_suspend(struct usb_hcd *hcd)
1604 {
1605 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1606 int max_ports, port_index;
1607 struct xhci_bus_state *bus_state;
1608 unsigned long flags;
1609 struct xhci_hub *rhub;
1610 struct xhci_port **ports;
1611 u32 portsc_buf[USB_MAXCHILDREN];
1612 bool wake_enabled;
1613
1614 rhub = xhci_get_rhub(hcd);
1615 ports = rhub->ports;
1616 max_ports = rhub->num_ports;
1617 bus_state = &rhub->bus_state;
1618 wake_enabled = hcd->self.root_hub->do_remote_wakeup;
1619
1620 spin_lock_irqsave(&xhci->lock, flags);
1621
1622 if (wake_enabled) {
1623 if (bus_state->resuming_ports || /* USB2 */
1624 bus_state->port_remote_wakeup) { /* USB3 */
1625 spin_unlock_irqrestore(&xhci->lock, flags);
1626 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1627 return -EBUSY;
1628 }
1629 }
1630 /*
1631 * Prepare ports for suspend, but don't write anything before all ports
1632 * are checked and we know bus suspend can proceed
1633 */
1634 bus_state->bus_suspended = 0;
1635 port_index = max_ports;
1636 while (port_index--) {
1637 u32 t1, t2;
1638 int retries = 10;
1639 retry:
1640 t1 = readl(ports[port_index]->addr);
1641 t2 = xhci_port_state_to_neutral(t1);
1642 portsc_buf[port_index] = 0;
1643
1644 /*
1645 * Give a USB3 port in link training time to finish, but don't
1646 * prevent suspend as port might be stuck
1647 */
1648 if ((hcd->speed >= HCD_USB3) && retries-- &&
1649 (t1 & PORT_PLS_MASK) == XDEV_POLLING) {
1650 spin_unlock_irqrestore(&xhci->lock, flags);
1651 msleep(XHCI_PORT_POLLING_LFPS_TIME);
1652 spin_lock_irqsave(&xhci->lock, flags);
1653 xhci_dbg(xhci, "port %d-%d polling in bus suspend, waiting\n",
1654 hcd->self.busnum, port_index + 1);
1655 goto retry;
1656 }
1657 /* bail out if port detected a over-current condition */
1658 if (t1 & PORT_OC) {
1659 bus_state->bus_suspended = 0;
1660 spin_unlock_irqrestore(&xhci->lock, flags);
1661 xhci_dbg(xhci, "Bus suspend bailout, port over-current detected\n");
1662 return -EBUSY;
1663 }
1664 /* suspend ports in U0, or bail out for new connect changes */
1665 if ((t1 & PORT_PE) && (t1 & PORT_PLS_MASK) == XDEV_U0) {
1666 if ((t1 & PORT_CSC) && wake_enabled) {
1667 bus_state->bus_suspended = 0;
1668 spin_unlock_irqrestore(&xhci->lock, flags);
1669 xhci_dbg(xhci, "Bus suspend bailout, port connect change\n");
1670 return -EBUSY;
1671 }
1672 xhci_dbg(xhci, "port %d-%d not suspended\n",
1673 hcd->self.busnum, port_index + 1);
1674 t2 &= ~PORT_PLS_MASK;
1675 t2 |= PORT_LINK_STROBE | XDEV_U3;
1676 set_bit(port_index, &bus_state->bus_suspended);
1677 }
1678 /* USB core sets remote wake mask for USB 3.0 hubs,
1679 * including the USB 3.0 roothub, but only if CONFIG_PM
1680 * is enabled, so also enable remote wake here.
1681 */
1682 if (wake_enabled) {
1683 if (t1 & PORT_CONNECT) {
1684 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1685 t2 &= ~PORT_WKCONN_E;
1686 } else {
1687 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1688 t2 &= ~PORT_WKDISC_E;
1689 }
1690
1691 if ((xhci->quirks & XHCI_U2_DISABLE_WAKE) &&
1692 (hcd->speed < HCD_USB3)) {
1693 if (usb_amd_pt_check_port(hcd->self.controller,
1694 port_index))
1695 t2 &= ~PORT_WAKE_BITS;
1696 }
1697 } else
1698 t2 &= ~PORT_WAKE_BITS;
1699
1700 t1 = xhci_port_state_to_neutral(t1);
1701 if (t1 != t2)
1702 portsc_buf[port_index] = t2;
1703 }
1704
1705 /* write port settings, stopping and suspending ports if needed */
1706 port_index = max_ports;
1707 while (port_index--) {
1708 if (!portsc_buf[port_index])
1709 continue;
1710 if (test_bit(port_index, &bus_state->bus_suspended)) {
1711 int slot_id;
1712
1713 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1714 port_index + 1);
1715 if (slot_id) {
1716 spin_unlock_irqrestore(&xhci->lock, flags);
1717 xhci_stop_device(xhci, slot_id, 1);
1718 spin_lock_irqsave(&xhci->lock, flags);
1719 }
1720 }
1721 writel(portsc_buf[port_index], ports[port_index]->addr);
1722 }
1723 hcd->state = HC_STATE_SUSPENDED;
1724 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1725 spin_unlock_irqrestore(&xhci->lock, flags);
1726
1727 if (bus_state->bus_suspended)
1728 usleep_range(5000, 10000);
1729
1730 return 0;
1731 }
1732 EXPORT_SYMBOL_GPL(xhci_bus_suspend);
1733
1734 /*
1735 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1736 * warm reset a USB3 device stuck in polling or compliance mode after resume.
1737 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1738 */
xhci_port_missing_cas_quirk(struct xhci_port * port)1739 static bool xhci_port_missing_cas_quirk(struct xhci_port *port)
1740 {
1741 u32 portsc;
1742
1743 portsc = readl(port->addr);
1744
1745 /* if any of these are set we are not stuck */
1746 if (portsc & (PORT_CONNECT | PORT_CAS))
1747 return false;
1748
1749 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1750 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1751 return false;
1752
1753 /* clear wakeup/change bits, and do a warm port reset */
1754 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1755 portsc |= PORT_WR;
1756 writel(portsc, port->addr);
1757 /* flush write */
1758 readl(port->addr);
1759 return true;
1760 }
1761
xhci_bus_resume(struct usb_hcd * hcd)1762 int xhci_bus_resume(struct usb_hcd *hcd)
1763 {
1764 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1765 struct xhci_bus_state *bus_state;
1766 unsigned long flags;
1767 int max_ports, port_index;
1768 int slot_id;
1769 int sret;
1770 u32 next_state;
1771 u32 temp, portsc;
1772 struct xhci_hub *rhub;
1773 struct xhci_port **ports;
1774
1775 rhub = xhci_get_rhub(hcd);
1776 ports = rhub->ports;
1777 max_ports = rhub->num_ports;
1778 bus_state = &rhub->bus_state;
1779
1780 if (time_before(jiffies, bus_state->next_statechange))
1781 msleep(5);
1782
1783 spin_lock_irqsave(&xhci->lock, flags);
1784 if (!HCD_HW_ACCESSIBLE(hcd)) {
1785 spin_unlock_irqrestore(&xhci->lock, flags);
1786 return -ESHUTDOWN;
1787 }
1788
1789 /* delay the irqs */
1790 temp = readl(&xhci->op_regs->command);
1791 temp &= ~CMD_EIE;
1792 writel(temp, &xhci->op_regs->command);
1793
1794 /* bus specific resume for ports we suspended at bus_suspend */
1795 if (hcd->speed >= HCD_USB3)
1796 next_state = XDEV_U0;
1797 else
1798 next_state = XDEV_RESUME;
1799
1800 port_index = max_ports;
1801 while (port_index--) {
1802 portsc = readl(ports[port_index]->addr);
1803
1804 /* warm reset CAS limited ports stuck in polling/compliance */
1805 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1806 (hcd->speed >= HCD_USB3) &&
1807 xhci_port_missing_cas_quirk(ports[port_index])) {
1808 xhci_dbg(xhci, "reset stuck port %d-%d\n",
1809 hcd->self.busnum, port_index + 1);
1810 clear_bit(port_index, &bus_state->bus_suspended);
1811 continue;
1812 }
1813 /* resume if we suspended the link, and it is still suspended */
1814 if (test_bit(port_index, &bus_state->bus_suspended))
1815 switch (portsc & PORT_PLS_MASK) {
1816 case XDEV_U3:
1817 portsc = xhci_port_state_to_neutral(portsc);
1818 portsc &= ~PORT_PLS_MASK;
1819 portsc |= PORT_LINK_STROBE | next_state;
1820 break;
1821 case XDEV_RESUME:
1822 /* resume already initiated */
1823 break;
1824 default:
1825 /* not in a resumeable state, ignore it */
1826 clear_bit(port_index,
1827 &bus_state->bus_suspended);
1828 break;
1829 }
1830 /* disable wake for all ports, write new link state if needed */
1831 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1832 writel(portsc, ports[port_index]->addr);
1833 }
1834
1835 /* USB2 specific resume signaling delay and U0 link state transition */
1836 if (hcd->speed < HCD_USB3) {
1837 if (bus_state->bus_suspended) {
1838 spin_unlock_irqrestore(&xhci->lock, flags);
1839 msleep(USB_RESUME_TIMEOUT);
1840 spin_lock_irqsave(&xhci->lock, flags);
1841 }
1842 for_each_set_bit(port_index, &bus_state->bus_suspended,
1843 BITS_PER_LONG) {
1844 /* Clear PLC to poll it later for U0 transition */
1845 xhci_test_and_clear_bit(xhci, ports[port_index],
1846 PORT_PLC);
1847 xhci_set_link_state(xhci, ports[port_index], XDEV_U0);
1848 }
1849 }
1850
1851 /* poll for U0 link state complete, both USB2 and USB3 */
1852 for_each_set_bit(port_index, &bus_state->bus_suspended, BITS_PER_LONG) {
1853 sret = xhci_handshake(ports[port_index]->addr, PORT_PLC,
1854 PORT_PLC, 10 * 1000);
1855 if (sret) {
1856 xhci_warn(xhci, "port %d-%d resume PLC timeout\n",
1857 hcd->self.busnum, port_index + 1);
1858 continue;
1859 }
1860 xhci_test_and_clear_bit(xhci, ports[port_index], PORT_PLC);
1861 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1862 if (slot_id)
1863 xhci_ring_device(xhci, slot_id);
1864 }
1865 (void) readl(&xhci->op_regs->command);
1866
1867 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1868 /* re-enable irqs */
1869 temp = readl(&xhci->op_regs->command);
1870 temp |= CMD_EIE;
1871 writel(temp, &xhci->op_regs->command);
1872 temp = readl(&xhci->op_regs->command);
1873
1874 spin_unlock_irqrestore(&xhci->lock, flags);
1875 return 0;
1876 }
1877 EXPORT_SYMBOL_GPL(xhci_bus_resume);
1878
xhci_get_resuming_ports(struct usb_hcd * hcd)1879 unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd)
1880 {
1881 struct xhci_hub *rhub = xhci_get_rhub(hcd);
1882
1883 /* USB3 port wakeups are reported via usb_wakeup_notification() */
1884 return rhub->bus_state.resuming_ports; /* USB2 ports only */
1885 }
1886
1887 #endif /* CONFIG_PM */
1888