Searched refs:BIT15 (Results 1 – 16 of 16) sorted by relevance
/drivers/staging/rtl8192e/rtl8192e/ |
D | r8192E_hw.h | 180 #define CAM_VALID BIT15 213 #define IMR_TXFOVW BIT15 246 #define TPPoll_StopHCCA BIT15 376 #define RRSR_MCS3 BIT15
|
D | rtl_cam.c | 115 usConfig |= BIT15 | (KeyType<<2); in rtl92e_set_key() 117 usConfig |= BIT15 | (KeyType<<2) | KeyIndex; in rtl92e_set_key()
|
/drivers/staging/rtl8723bs/include/ |
D | rtl8723b_spec.h | 213 #define IMR_HSISR_IND_ON_INT_8723B BIT15 /* HSISR Indicator (HSIMR & HSISR is true, this bit is … 241 #define IMR_BCNDOK2_8723B BIT15 /* Beacon Queue DMA OK Interrupt 2 */
|
D | hal_com_reg.h | 623 #define RRSR_MCS3 BIT15 733 #define CAM_VALID BIT15 789 #define IMR_TXFOVW BIT15 /* Transmit FIFO Overflow */ 807 #define IMR_TSF_BIT32_TOGGLE BIT15 837 #define PHIMR_HSISR_IND_ON BIT15 888 #define UHIMR_HSISR_IND BIT15 943 #define IMR_HSISR_IND_ON_INT_88E BIT15 /* HSISR Indicator (HSIMR & HSISR is true, this bit is set… 972 #define IMR_BCNDOK2_88E BIT15 /* Beacon Queue DMA OK Interrup 2 */ 1036 #define RCR_RSVD_BIT15 BIT15 /* Reserved */
|
D | osdep_service.h | 36 #define BIT15 0x00008000 macro
|
/drivers/net/wireless/realtek/rtlwifi/btcoexist/ |
D | halbt_precomp.h | 46 #define BIT15 0x00008000 macro
|
/drivers/staging/rtl8723bs/hal/ |
D | Hal8723BReg.h | 395 #define IMR_HSISR_IND_ON_INT_8723B BIT15 /* HSISR Indicator (HSIMR & HSISR is true, this bit is se… 423 #define IMR_BCNDOK2_8723B BIT15 /* Beacon Queue DMA OK Interrupt 2 */
|
D | odm_debug.h | 76 #define ODM_COMP_CFO_TRACKING BIT15
|
D | hal_com.c | 1721 PHY_SetRFReg(padapter, RF_PATH_A, REG_RF_BB_GAIN_OFFSET, BIT18|BIT17|BIT16|BIT15, target); in rtw_bb_rf_gain_offset()
|
/drivers/staging/rtl8192e/ |
D | rtl819x_Qos.h | 25 #define BIT15 0x00008000 macro
|
/drivers/tty/ |
D | synclink.c | 556 #define MISCSTATUS_RXC_LATCHED BIT15 576 #define SICR_RXC_ACTIVE BIT15 578 #define SICR_RXC (BIT15|BIT14) 633 #define DICR_MASTER BIT15 1838 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14)); in shutdown() 4552 RegValue |= BIT15; in usc_set_sdlc_mode() 4554 RegValue |= BIT15 | BIT14; in usc_set_sdlc_mode() 4596 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break; in usc_set_sdlc_mode() 4597 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break; in usc_set_sdlc_mode() 4598 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14; break; in usc_set_sdlc_mode() [all …]
|
D | synclink_gt.c | 192 #define desc_complete(a) (le16_to_cpu((a).status) & BIT15) 2055 set_desc_status(info->rbufs[i], BIT15 | (reg >> 8)); in isr_rxdata() 4160 val = BIT15 + BIT14 + BIT0; in async_mode() 4212 val |= BIT15 + BIT13; in sync_mode() 4215 case MGSL_MODE_BISYNC: val |= BIT15; break; in sync_mode() 4287 val |= BIT15 + BIT13; in sync_mode() 4290 case MGSL_MODE_BISYNC: val |= BIT15; break; in sync_mode() 4396 wr_reg16(info, SCR, BIT15 + BIT14 + BIT0); in sync_mode()
|
/drivers/scsi/ |
D | dc395x.h | 61 #define BIT15 0x00008000 macro
|
/drivers/net/wireless/realtek/rtlwifi/rtl8192de/ |
D | reg.h | 373 #define RRSR_MCS3 BIT15
|
/drivers/scsi/lpfc/ |
D | lpfc_hw4.h | 729 #define LPFC_SLI4_INTR15 BIT15
|
/drivers/char/pcmcia/ |
D | synclink_cs.c | 290 #define IRQ_BREAK_ON BIT15 // rx break detected
|