Home
last modified time | relevance | path

Searched refs:mmUVD_LMI_JRBC_RB_VMID_BASE_IDX (Results 1 – 4 of 4) sorted by relevance

/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h261 #define mmUVD_LMI_JRBC_RB_VMID_BASE_IDX macro
Dvcn_2_5_offset.h234 #define mmUVD_LMI_JRBC_RB_VMID_BASE_IDX macro
Dvcn_2_0_0_offset.h219 #define mmUVD_LMI_JRBC_RB_VMID_BASE_IDX macro
Dvcn_3_0_0_offset.h450 #define mmUVD_LMI_JRBC_RB_VMID_BASE_IDX macro