Home
last modified time | relevance | path

Searched refs:mul_shift (Results 1 – 5 of 5) sorted by relevance

/drivers/clk/at91/
Dclk-pll.c20 #define PLL_MUL(reg, layout) (((reg) >> (layout)->mul_shift) & \
89 ((pll->mul & layout->mul_mask) << layout->mul_shift)); in clk_pll_prepare()
320 .mul_shift = 16,
326 .mul_shift = 16,
332 .mul_shift = 16,
338 .mul_shift = 18,
Dclk-sam9x60-pll.c91 cmul = (val & core->layout->mul_mask) >> core->layout->mul_shift; in sam9x60_frac_pll_prepare()
106 (frac->mul << core->layout->mul_shift) | in sam9x60_frac_pll_prepare()
Dpmc.h61 u8 mul_shift; member
Dsam9x60.c48 .mul_shift = 24,
Dsama7g5.c72 .mul_shift = 24,