Home
last modified time | relevance | path

Searched refs:ui32 (Results 1 – 3 of 3) sorted by relevance

/drivers/gpu/drm/amd/amdgpu/
Damdgpu_kms.c491 uint32_t ui32 = 0; in amdgpu_info_ioctl() local
494 int ui32_size = sizeof(ui32); in amdgpu_info_ioctl()
501 ui32 = adev->accel_working; in amdgpu_info_ioctl()
502 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; in amdgpu_info_ioctl()
509 ui32 = amdgpu_crtc->crtc_id; in amdgpu_info_ioctl()
518 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; in amdgpu_info_ioctl()
877 (void *)&ui32, &ui32_size)) { in amdgpu_info_ioctl()
880 ui32 /= 100; in amdgpu_info_ioctl()
886 (void *)&ui32, &ui32_size)) { in amdgpu_info_ioctl()
889 ui32 /= 100; in amdgpu_info_ioctl()
[all …]
/drivers/gpu/drm/amd/amdkfd/
Dkfd_dbgdev.c507 reg_sq_cmd.bits.simd_id = pMsg->ui32.SIMD; in dbgdev_wave_control_set_registers()
508 reg_sq_cmd.bits.wave_id = pMsg->ui32.WaveId; in dbgdev_wave_control_set_registers()
511 reg_gfx_index.bits.sh_index = pMsg->ui32.ShaderArray; in dbgdev_wave_control_set_registers()
512 reg_gfx_index.bits.se_index = pMsg->ui32.ShaderEngine; in dbgdev_wave_control_set_registers()
513 reg_gfx_index.bits.instance_index = pMsg->ui32.HSACU; in dbgdev_wave_control_set_registers()
534 reg_gfx_index.bits.sh_index = pMsg->ui32.ShaderArray; in dbgdev_wave_control_set_registers()
535 reg_gfx_index.bits.se_index = pMsg->ui32.ShaderEngine; in dbgdev_wave_control_set_registers()
536 reg_gfx_index.bits.instance_index = pMsg->ui32.HSACU; in dbgdev_wave_control_set_registers()
Dkfd_dbgmgr.h78 struct ui32 { struct
89 } ui32; member