Lines Matching refs:ln
1033 int n_entries, ln; in icl_ddi_combo_vswing_program() local
1072 for (ln = 0; ln <= 3; ln++) { in icl_ddi_combo_vswing_program()
1073 val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy)); in icl_ddi_combo_vswing_program()
1079 intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val); in icl_ddi_combo_vswing_program()
1095 int width, rate, ln; in icl_combo_phy_ddi_vswing_sequence() local
1120 for (ln = 0; ln <= 3; ln++) { in icl_combo_phy_ddi_vswing_sequence()
1121 val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy)); in icl_combo_phy_ddi_vswing_sequence()
1124 if ((rate <= 600000 && width == 4 && ln >= 1) || in icl_combo_phy_ddi_vswing_sequence()
1125 (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) { in icl_combo_phy_ddi_vswing_sequence()
1128 intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val); in icl_combo_phy_ddi_vswing_sequence()
1157 int n_entries, ln; in icl_mg_phy_ddi_vswing_sequence() local
1170 for (ln = 0; ln < 2; ln++) { in icl_mg_phy_ddi_vswing_sequence()
1171 val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1173 intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1175 val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1177 intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1181 for (ln = 0; ln < 2; ln++) { in icl_mg_phy_ddi_vswing_sequence()
1182 val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1186 intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1188 val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1192 intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1196 for (ln = 0; ln < 2; ln++) { in icl_mg_phy_ddi_vswing_sequence()
1197 val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1205 intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1207 val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1215 intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1225 for (ln = 0; ln < 2; ln++) { in icl_mg_phy_ddi_vswing_sequence()
1226 val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1231 intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1235 for (ln = 0; ln < 2; ln++) { in icl_mg_phy_ddi_vswing_sequence()
1236 val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1244 intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1246 val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1254 intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val); in icl_mg_phy_ddi_vswing_sequence()
1258 for (ln = 0; ln < 2; ln++) { in icl_mg_phy_ddi_vswing_sequence()
1260 MG_TX1_PISO_READLOAD(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1262 intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port), in icl_mg_phy_ddi_vswing_sequence()
1266 MG_TX2_PISO_READLOAD(ln, tc_port)); in icl_mg_phy_ddi_vswing_sequence()
1268 intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port), in icl_mg_phy_ddi_vswing_sequence()
1295 int n_entries, ln; in tgl_dkl_phy_ddi_vswing_sequence() local
1313 for (ln = 0; ln < 2; ln++) { in tgl_dkl_phy_ddi_vswing_sequence()
1315 HIP_INDEX_VAL(tc_port, ln)); in tgl_dkl_phy_ddi_vswing_sequence()