• Home
  • Raw
  • Download

Lines Matching refs:irq

45 #define get_event_virt_handler(irq, e)	(irq->events[e].v_handler)  argument
46 #define get_irq_info(irq, e) (irq->events[e].info) argument
48 #define irq_to_gvt(irq) \ argument
49 container_of(irq, struct intel_gvt, irq)
150 struct intel_gvt_irq *irq = &gvt->irq; in regbase_to_irq_info() local
153 for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) { in regbase_to_irq_info()
154 if (i915_mmio_reg_offset(irq->info[i]->reg_base) == reg) in regbase_to_irq_info()
155 return irq->info[i]; in regbase_to_irq_info()
179 struct intel_gvt_irq_ops *ops = gvt->irq.ops; in intel_vgpu_reg_imr_handler()
209 struct intel_gvt_irq_ops *ops = gvt->irq.ops; in intel_vgpu_reg_master_irq_handler()
249 struct intel_gvt_irq_ops *ops = gvt->irq.ops; in intel_vgpu_reg_ier_handler()
325 struct intel_gvt_irq *irq = &vgpu->gvt->irq; in update_upstream_irq() local
326 struct intel_gvt_irq_map *map = irq->irq_map; in update_upstream_irq()
339 for (map = irq->irq_map; map->up_irq_bit != -1; map++) { in update_upstream_irq()
344 up_irq_info = irq->info[map->up_irq_group]; in update_upstream_irq()
347 irq->info[map->up_irq_group]); in update_upstream_irq()
378 static void init_irq_map(struct intel_gvt_irq *irq) in init_irq_map() argument
384 for (map = irq->irq_map; map->up_irq_bit != -1; map++) { in init_irq_map()
385 up_info = irq->info[map->up_irq_group]; in init_irq_map()
387 down_info = irq->info[map->down_irq_group]; in init_irq_map()
404 static void propagate_event(struct intel_gvt_irq *irq, in propagate_event() argument
411 info = get_irq_info(irq, event); in propagate_event()
416 bit = irq->events[event].bit; in propagate_event()
427 static void handle_default_event_virt(struct intel_gvt_irq *irq, in handle_default_event_virt() argument
430 if (!vgpu->irq.irq_warn_once[event]) { in handle_default_event_virt()
433 vgpu->irq.irq_warn_once[event] = true; in handle_default_event_virt()
435 propagate_event(irq, event, vgpu); in handle_default_event_virt()
470 struct intel_gvt_irq *irq = &vgpu->gvt->irq; in gen8_check_pending_irq() local
477 for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) { in gen8_check_pending_irq()
478 struct intel_gvt_irq_info *info = irq->info[i]; in gen8_check_pending_irq()
496 struct intel_gvt_irq *irq) in gen8_init_irq() argument
498 struct intel_gvt *gvt = irq_to_gvt(irq); in gen8_init_irq()
514 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_MASTER, &gen8_master_info); in gen8_init_irq()
515 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT0, &gen8_gt0_info); in gen8_init_irq()
516 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT1, &gen8_gt1_info); in gen8_init_irq()
517 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT2, &gen8_gt2_info); in gen8_init_irq()
518 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT3, &gen8_gt3_info); in gen8_init_irq()
519 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_A, &gen8_de_pipe_a_info); in gen8_init_irq()
520 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_B, &gen8_de_pipe_b_info); in gen8_init_irq()
521 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_C, &gen8_de_pipe_c_info); in gen8_init_irq()
522 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PORT, &gen8_de_port_info); in gen8_init_irq()
523 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_MISC, &gen8_de_misc_info); in gen8_init_irq()
524 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCU, &gen8_pcu_info); in gen8_init_irq()
525 SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCH, &gvt_base_pch_info); in gen8_init_irq()
530 SET_BIT_INFO(irq, 0, RCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0); in gen8_init_irq()
531 SET_BIT_INFO(irq, 4, RCS_PIPE_CONTROL, INTEL_GVT_IRQ_INFO_GT0); in gen8_init_irq()
532 SET_BIT_INFO(irq, 8, RCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0); in gen8_init_irq()
534 SET_BIT_INFO(irq, 16, BCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0); in gen8_init_irq()
535 SET_BIT_INFO(irq, 20, BCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT0); in gen8_init_irq()
536 SET_BIT_INFO(irq, 24, BCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0); in gen8_init_irq()
539 SET_BIT_INFO(irq, 0, VCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT1); in gen8_init_irq()
540 SET_BIT_INFO(irq, 4, VCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT1); in gen8_init_irq()
541 SET_BIT_INFO(irq, 8, VCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT1); in gen8_init_irq()
544 SET_BIT_INFO(irq, 16, VCS2_MI_USER_INTERRUPT, in gen8_init_irq()
546 SET_BIT_INFO(irq, 20, VCS2_MI_FLUSH_DW, in gen8_init_irq()
548 SET_BIT_INFO(irq, 24, VCS2_AS_CONTEXT_SWITCH, in gen8_init_irq()
553 SET_BIT_INFO(irq, 0, VECS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT3); in gen8_init_irq()
554 SET_BIT_INFO(irq, 4, VECS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT3); in gen8_init_irq()
555 SET_BIT_INFO(irq, 8, VECS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT3); in gen8_init_irq()
557 SET_BIT_INFO(irq, 0, PIPE_A_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_A); in gen8_init_irq()
558 SET_BIT_INFO(irq, 0, PIPE_B_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_B); in gen8_init_irq()
559 SET_BIT_INFO(irq, 0, PIPE_C_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_C); in gen8_init_irq()
562 SET_BIT_INFO(irq, 0, AUX_CHANNEL_A, INTEL_GVT_IRQ_INFO_DE_PORT); in gen8_init_irq()
563 SET_BIT_INFO(irq, 3, DP_A_HOTPLUG, INTEL_GVT_IRQ_INFO_DE_PORT); in gen8_init_irq()
566 SET_BIT_INFO(irq, 0, GSE, INTEL_GVT_IRQ_INFO_DE_MISC); in gen8_init_irq()
569 SET_BIT_INFO(irq, 17, GMBUS, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
570 SET_BIT_INFO(irq, 19, CRT_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
571 SET_BIT_INFO(irq, 21, DP_B_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
572 SET_BIT_INFO(irq, 22, DP_C_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
573 SET_BIT_INFO(irq, 23, DP_D_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
576 SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
577 SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
578 SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_PCH); in gen8_init_irq()
580 SET_BIT_INFO(irq, 4, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A); in gen8_init_irq()
581 SET_BIT_INFO(irq, 5, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A); in gen8_init_irq()
583 SET_BIT_INFO(irq, 4, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B); in gen8_init_irq()
584 SET_BIT_INFO(irq, 5, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B); in gen8_init_irq()
586 SET_BIT_INFO(irq, 4, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C); in gen8_init_irq()
587 SET_BIT_INFO(irq, 5, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C); in gen8_init_irq()
589 SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_DE_PORT); in gen8_init_irq()
590 SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_DE_PORT); in gen8_init_irq()
591 SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_DE_PORT); in gen8_init_irq()
593 SET_BIT_INFO(irq, 3, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A); in gen8_init_irq()
594 SET_BIT_INFO(irq, 3, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B); in gen8_init_irq()
595 SET_BIT_INFO(irq, 3, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C); in gen8_init_irq()
597 SET_BIT_INFO(irq, 4, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A); in gen8_init_irq()
598 SET_BIT_INFO(irq, 4, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B); in gen8_init_irq()
599 SET_BIT_INFO(irq, 4, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C); in gen8_init_irq()
603 SET_BIT_INFO(irq, 24, PCU_THERMAL, INTEL_GVT_IRQ_INFO_PCU); in gen8_init_irq()
604 SET_BIT_INFO(irq, 25, PCU_PCODE2DRIVER_MAILBOX, INTEL_GVT_IRQ_INFO_PCU); in gen8_init_irq()
627 struct intel_gvt_irq *irq = &gvt->irq; in intel_vgpu_trigger_virtual_event() local
629 struct intel_gvt_irq_ops *ops = gvt->irq.ops; in intel_vgpu_trigger_virtual_event()
631 handler = get_event_virt_handler(irq, event); in intel_vgpu_trigger_virtual_event()
634 handler(irq, event, vgpu); in intel_vgpu_trigger_virtual_event()
640 struct intel_gvt_irq *irq) in init_events() argument
645 irq->events[i].info = NULL; in init_events()
646 irq->events[i].v_handler = handle_default_event_virt; in init_events()
662 struct intel_gvt_irq *irq = &gvt->irq; in intel_gvt_init_irq() local
666 irq->ops = &gen8_irq_ops; in intel_gvt_init_irq()
667 irq->irq_map = gen8_irq_map; in intel_gvt_init_irq()
670 init_events(irq); in intel_gvt_init_irq()
673 irq->ops->init_irq(irq); in intel_gvt_init_irq()
675 init_irq_map(irq); in intel_gvt_init_irq()