Lines Matching refs:mt76_set
26 mt76_set(dev, MT_WF_ARB_TX_STOP_0, mt7603_ac_queue_mask0(mask)); in mt76_stop_tx_ac()
32 mt76_set(dev, MT_WF_ARB_TX_START_0, mt7603_ac_queue_mask0(mask)); in mt76_start_tx_ac()
63 mt76_set(dev, MT_ARB_SCR, in mt7603_mac_set_timing()
147 mt76_set(dev, addr + 0 * 4, w0); in mt7603_wtbl_init()
148 mt76_set(dev, addr + 1 * 4, w1); in mt7603_wtbl_init()
149 mt76_set(dev, addr + 2 * 4, MT_WTBL1_W2_ADMISSION_CONTROL); in mt7603_wtbl_init()
250 mt76_set(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE); in mt7603_wtbl_set_ps()
288 mt76_set(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE); in mt7603_wtbl_clear()
836 mt76_set(dev, MT_LPON_T0CR, MT_LPON_T0CR_MODE); /* TSF read */ in mt7603_wtbl_set_rates()
1327 mt76_set(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_PSE); in mt7603_pse_reset()
1350 mt76_set(dev, MT_WPDMA_GLO_CFG, in mt7603_mac_dma_start()
1364 mt76_set(dev, MT_WF_ARB_RQCR, MT_WF_ARB_RQCR_RX_START); in mt7603_mac_start()
1369 mt76_set(dev, MT_ARB_SCR, in mt7603_mac_stop()
1390 mt76_set(dev, addr, MT_CLIENT_RESET_TX_R_E_1); in mt7603_pse_client_reset()
1394 mt76_set(dev, addr, MT_CLIENT_RESET_TX_R_E_2); in mt7603_pse_client_reset()
1395 mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_SW_RESET); in mt7603_pse_client_reset()
1412 mt76_set(dev, MT_SCH_4, MT_SCH_4_RESET); in mt7603_dma_sched_reset()
1456 mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_FORCE_TX_EOF); in mt7603_mac_watchdog_reset()
1716 mt76_set(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_RESET); in mt7603_cca_stats_reset()
1718 mt76_set(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_EN); in mt7603_cca_stats_reset()