• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * IOMMU API for ARM architected SMMUv3 implementations.
4  *
5  * Copyright (C) 2015 ARM Limited
6  */
7 
8 #ifndef _ARM_SMMU_V3_H
9 #define _ARM_SMMU_V3_H
10 
11 #include <linux/bitfield.h>
12 #include <linux/iommu.h>
13 #include <linux/kernel.h>
14 #include <linux/mmzone.h>
15 #include <linux/sizes.h>
16 
17 /* MMIO registers */
18 #define ARM_SMMU_IDR0			0x0
19 #define IDR0_ST_LVL			GENMASK(28, 27)
20 #define IDR0_ST_LVL_2LVL		1
21 #define IDR0_STALL_MODEL		GENMASK(25, 24)
22 #define IDR0_STALL_MODEL_STALL		0
23 #define IDR0_STALL_MODEL_FORCE		2
24 #define IDR0_TTENDIAN			GENMASK(22, 21)
25 #define IDR0_TTENDIAN_MIXED		0
26 #define IDR0_TTENDIAN_LE		2
27 #define IDR0_TTENDIAN_BE		3
28 #define IDR0_CD2L			(1 << 19)
29 #define IDR0_VMID16			(1 << 18)
30 #define IDR0_PRI			(1 << 16)
31 #define IDR0_SEV			(1 << 14)
32 #define IDR0_MSI			(1 << 13)
33 #define IDR0_ASID16			(1 << 12)
34 #define IDR0_ATS			(1 << 10)
35 #define IDR0_HYP			(1 << 9)
36 #define IDR0_COHACC			(1 << 4)
37 #define IDR0_TTF			GENMASK(3, 2)
38 #define IDR0_TTF_AARCH64		2
39 #define IDR0_TTF_AARCH32_64		3
40 #define IDR0_S1P			(1 << 1)
41 #define IDR0_S2P			(1 << 0)
42 
43 #define ARM_SMMU_IDR1			0x4
44 #define IDR1_TABLES_PRESET		(1 << 30)
45 #define IDR1_QUEUES_PRESET		(1 << 29)
46 #define IDR1_REL			(1 << 28)
47 #define IDR1_CMDQS			GENMASK(25, 21)
48 #define IDR1_EVTQS			GENMASK(20, 16)
49 #define IDR1_PRIQS			GENMASK(15, 11)
50 #define IDR1_SSIDSIZE			GENMASK(10, 6)
51 #define IDR1_SIDSIZE			GENMASK(5, 0)
52 
53 #define ARM_SMMU_IDR3			0xc
54 #define IDR3_RIL			(1 << 10)
55 
56 #define ARM_SMMU_IDR5			0x14
57 #define IDR5_STALL_MAX			GENMASK(31, 16)
58 #define IDR5_GRAN64K			(1 << 6)
59 #define IDR5_GRAN16K			(1 << 5)
60 #define IDR5_GRAN4K			(1 << 4)
61 #define IDR5_OAS			GENMASK(2, 0)
62 #define IDR5_OAS_32_BIT			0
63 #define IDR5_OAS_36_BIT			1
64 #define IDR5_OAS_40_BIT			2
65 #define IDR5_OAS_42_BIT			3
66 #define IDR5_OAS_44_BIT			4
67 #define IDR5_OAS_48_BIT			5
68 #define IDR5_OAS_52_BIT			6
69 #define IDR5_VAX			GENMASK(11, 10)
70 #define IDR5_VAX_52_BIT			1
71 
72 #define ARM_SMMU_IIDR			0x18
73 #define IIDR_PRODUCTID			GENMASK(31, 20)
74 #define IIDR_VARIANT			GENMASK(19, 16)
75 #define IIDR_REVISION			GENMASK(15, 12)
76 #define IIDR_IMPLEMENTER		GENMASK(11, 0)
77 
78 #define ARM_SMMU_CR0			0x20
79 #define CR0_ATSCHK			(1 << 4)
80 #define CR0_CMDQEN			(1 << 3)
81 #define CR0_EVTQEN			(1 << 2)
82 #define CR0_PRIQEN			(1 << 1)
83 #define CR0_SMMUEN			(1 << 0)
84 
85 #define ARM_SMMU_CR0ACK			0x24
86 
87 #define ARM_SMMU_CR1			0x28
88 #define CR1_TABLE_SH			GENMASK(11, 10)
89 #define CR1_TABLE_OC			GENMASK(9, 8)
90 #define CR1_TABLE_IC			GENMASK(7, 6)
91 #define CR1_QUEUE_SH			GENMASK(5, 4)
92 #define CR1_QUEUE_OC			GENMASK(3, 2)
93 #define CR1_QUEUE_IC			GENMASK(1, 0)
94 /* CR1 cacheability fields don't quite follow the usual TCR-style encoding */
95 #define CR1_CACHE_NC			0
96 #define CR1_CACHE_WB			1
97 #define CR1_CACHE_WT			2
98 
99 #define ARM_SMMU_CR2			0x2c
100 #define CR2_PTM				(1 << 2)
101 #define CR2_RECINVSID			(1 << 1)
102 #define CR2_E2H				(1 << 0)
103 
104 #define ARM_SMMU_GBPA			0x44
105 #define GBPA_UPDATE			(1 << 31)
106 #define GBPA_ABORT			(1 << 20)
107 
108 #define ARM_SMMU_IRQ_CTRL		0x50
109 #define IRQ_CTRL_EVTQ_IRQEN		(1 << 2)
110 #define IRQ_CTRL_PRIQ_IRQEN		(1 << 1)
111 #define IRQ_CTRL_GERROR_IRQEN		(1 << 0)
112 
113 #define ARM_SMMU_IRQ_CTRLACK		0x54
114 
115 #define ARM_SMMU_GERROR			0x60
116 #define GERROR_SFM_ERR			(1 << 8)
117 #define GERROR_MSI_GERROR_ABT_ERR	(1 << 7)
118 #define GERROR_MSI_PRIQ_ABT_ERR		(1 << 6)
119 #define GERROR_MSI_EVTQ_ABT_ERR		(1 << 5)
120 #define GERROR_MSI_CMDQ_ABT_ERR		(1 << 4)
121 #define GERROR_PRIQ_ABT_ERR		(1 << 3)
122 #define GERROR_EVTQ_ABT_ERR		(1 << 2)
123 #define GERROR_CMDQ_ERR			(1 << 0)
124 #define GERROR_ERR_MASK			0x1fd
125 
126 #define ARM_SMMU_GERRORN		0x64
127 
128 #define ARM_SMMU_GERROR_IRQ_CFG0	0x68
129 #define ARM_SMMU_GERROR_IRQ_CFG1	0x70
130 #define ARM_SMMU_GERROR_IRQ_CFG2	0x74
131 
132 #define ARM_SMMU_STRTAB_BASE		0x80
133 #define STRTAB_BASE_RA			(1UL << 62)
134 #define STRTAB_BASE_ADDR_MASK		GENMASK_ULL(51, 6)
135 
136 #define ARM_SMMU_STRTAB_BASE_CFG	0x88
137 #define STRTAB_BASE_CFG_FMT		GENMASK(17, 16)
138 #define STRTAB_BASE_CFG_FMT_LINEAR	0
139 #define STRTAB_BASE_CFG_FMT_2LVL	1
140 #define STRTAB_BASE_CFG_SPLIT		GENMASK(10, 6)
141 #define STRTAB_BASE_CFG_LOG2SIZE	GENMASK(5, 0)
142 
143 #define ARM_SMMU_CMDQ_BASE		0x90
144 #define ARM_SMMU_CMDQ_PROD		0x98
145 #define ARM_SMMU_CMDQ_CONS		0x9c
146 
147 #define ARM_SMMU_EVTQ_BASE		0xa0
148 #define ARM_SMMU_EVTQ_PROD		0xa8
149 #define ARM_SMMU_EVTQ_CONS		0xac
150 #define ARM_SMMU_EVTQ_IRQ_CFG0		0xb0
151 #define ARM_SMMU_EVTQ_IRQ_CFG1		0xb8
152 #define ARM_SMMU_EVTQ_IRQ_CFG2		0xbc
153 
154 #define ARM_SMMU_PRIQ_BASE		0xc0
155 #define ARM_SMMU_PRIQ_PROD		0xc8
156 #define ARM_SMMU_PRIQ_CONS		0xcc
157 #define ARM_SMMU_PRIQ_IRQ_CFG0		0xd0
158 #define ARM_SMMU_PRIQ_IRQ_CFG1		0xd8
159 #define ARM_SMMU_PRIQ_IRQ_CFG2		0xdc
160 
161 #define ARM_SMMU_REG_SZ			0xe00
162 
163 /* Common MSI config fields */
164 #define MSI_CFG0_ADDR_MASK		GENMASK_ULL(51, 2)
165 #define MSI_CFG2_SH			GENMASK(5, 4)
166 #define MSI_CFG2_MEMATTR		GENMASK(3, 0)
167 
168 /* Common memory attribute values */
169 #define ARM_SMMU_SH_NSH			0
170 #define ARM_SMMU_SH_OSH			2
171 #define ARM_SMMU_SH_ISH			3
172 #define ARM_SMMU_MEMATTR_DEVICE_nGnRE	0x1
173 #define ARM_SMMU_MEMATTR_OIWB		0xf
174 
175 #define Q_IDX(llq, p)			((p) & ((1 << (llq)->max_n_shift) - 1))
176 #define Q_WRP(llq, p)			((p) & (1 << (llq)->max_n_shift))
177 #define Q_OVERFLOW_FLAG			(1U << 31)
178 #define Q_OVF(p)			((p) & Q_OVERFLOW_FLAG)
179 #define Q_ENT(q, p)			((q)->base +			\
180 					 Q_IDX(&((q)->llq), p) *	\
181 					 (q)->ent_dwords)
182 
183 #define Q_BASE_RWA			(1UL << 62)
184 #define Q_BASE_ADDR_MASK		GENMASK_ULL(51, 5)
185 #define Q_BASE_LOG2SIZE			GENMASK(4, 0)
186 
187 /* Ensure DMA allocations are naturally aligned */
188 #ifdef CONFIG_CMA_ALIGNMENT
189 #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + CONFIG_CMA_ALIGNMENT)
190 #else
191 #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + MAX_ORDER - 1)
192 #endif
193 #define Q_MIN_SZ_SHIFT			(PAGE_SHIFT)
194 
195 /*
196  * Stream table.
197  *
198  * Linear: Enough to cover 1 << IDR1.SIDSIZE entries
199  * 2lvl: 128k L1 entries,
200  *       256 lazy entries per table (each table covers a PCI bus)
201  */
202 #define STRTAB_L1_SZ_SHIFT		20
203 #define STRTAB_SPLIT			8
204 
205 #define STRTAB_L1_DESC_DWORDS		1
206 #define STRTAB_L1_DESC_SPAN		GENMASK_ULL(4, 0)
207 #define STRTAB_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 6)
208 
209 #define STRTAB_STE_DWORDS		8
210 #define STRTAB_STE_0_V			(1UL << 0)
211 #define STRTAB_STE_0_CFG		GENMASK_ULL(3, 1)
212 #define STRTAB_STE_0_CFG_ABORT		0
213 #define STRTAB_STE_0_CFG_BYPASS		4
214 #define STRTAB_STE_0_CFG_S1_TRANS	5
215 #define STRTAB_STE_0_CFG_S2_TRANS	6
216 
217 #define STRTAB_STE_0_S1FMT		GENMASK_ULL(5, 4)
218 #define STRTAB_STE_0_S1FMT_LINEAR	0
219 #define STRTAB_STE_0_S1FMT_64K_L2	2
220 #define STRTAB_STE_0_S1CTXPTR_MASK	GENMASK_ULL(51, 6)
221 #define STRTAB_STE_0_S1CDMAX		GENMASK_ULL(63, 59)
222 
223 #define STRTAB_STE_1_S1DSS		GENMASK_ULL(1, 0)
224 #define STRTAB_STE_1_S1DSS_TERMINATE	0x0
225 #define STRTAB_STE_1_S1DSS_BYPASS	0x1
226 #define STRTAB_STE_1_S1DSS_SSID0	0x2
227 
228 #define STRTAB_STE_1_S1C_CACHE_NC	0UL
229 #define STRTAB_STE_1_S1C_CACHE_WBRA	1UL
230 #define STRTAB_STE_1_S1C_CACHE_WT	2UL
231 #define STRTAB_STE_1_S1C_CACHE_WB	3UL
232 #define STRTAB_STE_1_S1CIR		GENMASK_ULL(3, 2)
233 #define STRTAB_STE_1_S1COR		GENMASK_ULL(5, 4)
234 #define STRTAB_STE_1_S1CSH		GENMASK_ULL(7, 6)
235 
236 #define STRTAB_STE_1_S1STALLD		(1UL << 27)
237 
238 #define STRTAB_STE_1_EATS		GENMASK_ULL(29, 28)
239 #define STRTAB_STE_1_EATS_ABT		0UL
240 #define STRTAB_STE_1_EATS_TRANS		1UL
241 #define STRTAB_STE_1_EATS_S1CHK		2UL
242 
243 #define STRTAB_STE_1_STRW		GENMASK_ULL(31, 30)
244 #define STRTAB_STE_1_STRW_NSEL1		0UL
245 #define STRTAB_STE_1_STRW_EL2		2UL
246 
247 #define STRTAB_STE_1_SHCFG		GENMASK_ULL(45, 44)
248 #define STRTAB_STE_1_SHCFG_INCOMING	1UL
249 
250 #define STRTAB_STE_2_S2VMID		GENMASK_ULL(15, 0)
251 #define STRTAB_STE_2_VTCR		GENMASK_ULL(50, 32)
252 #define STRTAB_STE_2_VTCR_S2T0SZ	GENMASK_ULL(5, 0)
253 #define STRTAB_STE_2_VTCR_S2SL0		GENMASK_ULL(7, 6)
254 #define STRTAB_STE_2_VTCR_S2IR0		GENMASK_ULL(9, 8)
255 #define STRTAB_STE_2_VTCR_S2OR0		GENMASK_ULL(11, 10)
256 #define STRTAB_STE_2_VTCR_S2SH0		GENMASK_ULL(13, 12)
257 #define STRTAB_STE_2_VTCR_S2TG		GENMASK_ULL(15, 14)
258 #define STRTAB_STE_2_VTCR_S2PS		GENMASK_ULL(18, 16)
259 #define STRTAB_STE_2_S2AA64		(1UL << 51)
260 #define STRTAB_STE_2_S2ENDI		(1UL << 52)
261 #define STRTAB_STE_2_S2PTW		(1UL << 54)
262 #define STRTAB_STE_2_S2R		(1UL << 58)
263 
264 #define STRTAB_STE_3_S2TTB_MASK		GENMASK_ULL(51, 4)
265 
266 /*
267  * Context descriptors.
268  *
269  * Linear: when less than 1024 SSIDs are supported
270  * 2lvl: at most 1024 L1 entries,
271  *       1024 lazy entries per table.
272  */
273 #define CTXDESC_SPLIT			10
274 #define CTXDESC_L2_ENTRIES		(1 << CTXDESC_SPLIT)
275 
276 #define CTXDESC_L1_DESC_DWORDS		1
277 #define CTXDESC_L1_DESC_V		(1UL << 0)
278 #define CTXDESC_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 12)
279 
280 #define CTXDESC_CD_DWORDS		8
281 #define CTXDESC_CD_0_TCR_T0SZ		GENMASK_ULL(5, 0)
282 #define CTXDESC_CD_0_TCR_TG0		GENMASK_ULL(7, 6)
283 #define CTXDESC_CD_0_TCR_IRGN0		GENMASK_ULL(9, 8)
284 #define CTXDESC_CD_0_TCR_ORGN0		GENMASK_ULL(11, 10)
285 #define CTXDESC_CD_0_TCR_SH0		GENMASK_ULL(13, 12)
286 #define CTXDESC_CD_0_TCR_EPD0		(1ULL << 14)
287 #define CTXDESC_CD_0_TCR_EPD1		(1ULL << 30)
288 
289 #define CTXDESC_CD_0_ENDI		(1UL << 15)
290 #define CTXDESC_CD_0_V			(1UL << 31)
291 
292 #define CTXDESC_CD_0_TCR_IPS		GENMASK_ULL(34, 32)
293 #define CTXDESC_CD_0_TCR_TBI0		(1ULL << 38)
294 
295 #define CTXDESC_CD_0_AA64		(1UL << 41)
296 #define CTXDESC_CD_0_S			(1UL << 44)
297 #define CTXDESC_CD_0_R			(1UL << 45)
298 #define CTXDESC_CD_0_A			(1UL << 46)
299 #define CTXDESC_CD_0_ASET		(1UL << 47)
300 #define CTXDESC_CD_0_ASID		GENMASK_ULL(63, 48)
301 
302 #define CTXDESC_CD_1_TTB0_MASK		GENMASK_ULL(51, 4)
303 
304 /*
305  * When the SMMU only supports linear context descriptor tables, pick a
306  * reasonable size limit (64kB).
307  */
308 #define CTXDESC_LINEAR_CDMAX		ilog2(SZ_64K / (CTXDESC_CD_DWORDS << 3))
309 
310 /* Command queue */
311 #define CMDQ_ENT_SZ_SHIFT		4
312 #define CMDQ_ENT_DWORDS			((1 << CMDQ_ENT_SZ_SHIFT) >> 3)
313 #define CMDQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - CMDQ_ENT_SZ_SHIFT)
314 
315 #define CMDQ_CONS_ERR			GENMASK(30, 24)
316 #define CMDQ_ERR_CERROR_NONE_IDX	0
317 #define CMDQ_ERR_CERROR_ILL_IDX		1
318 #define CMDQ_ERR_CERROR_ABT_IDX		2
319 #define CMDQ_ERR_CERROR_ATC_INV_IDX	3
320 
321 #define CMDQ_PROD_OWNED_FLAG		Q_OVERFLOW_FLAG
322 
323 /*
324  * This is used to size the command queue and therefore must be at least
325  * BITS_PER_LONG so that the valid_map works correctly (it relies on the
326  * total number of queue entries being a multiple of BITS_PER_LONG).
327  */
328 #define CMDQ_BATCH_ENTRIES		BITS_PER_LONG
329 
330 #define CMDQ_0_OP			GENMASK_ULL(7, 0)
331 #define CMDQ_0_SSV			(1UL << 11)
332 
333 #define CMDQ_PREFETCH_0_SID		GENMASK_ULL(63, 32)
334 #define CMDQ_PREFETCH_1_SIZE		GENMASK_ULL(4, 0)
335 #define CMDQ_PREFETCH_1_ADDR_MASK	GENMASK_ULL(63, 12)
336 
337 #define CMDQ_CFGI_0_SSID		GENMASK_ULL(31, 12)
338 #define CMDQ_CFGI_0_SID			GENMASK_ULL(63, 32)
339 #define CMDQ_CFGI_1_LEAF		(1UL << 0)
340 #define CMDQ_CFGI_1_RANGE		GENMASK_ULL(4, 0)
341 
342 #define CMDQ_TLBI_0_NUM			GENMASK_ULL(16, 12)
343 #define CMDQ_TLBI_RANGE_NUM_MAX		31
344 #define CMDQ_TLBI_0_SCALE		GENMASK_ULL(24, 20)
345 #define CMDQ_TLBI_0_VMID		GENMASK_ULL(47, 32)
346 #define CMDQ_TLBI_0_ASID		GENMASK_ULL(63, 48)
347 #define CMDQ_TLBI_1_LEAF		(1UL << 0)
348 #define CMDQ_TLBI_1_TTL			GENMASK_ULL(9, 8)
349 #define CMDQ_TLBI_1_TG			GENMASK_ULL(11, 10)
350 #define CMDQ_TLBI_1_VA_MASK		GENMASK_ULL(63, 12)
351 #define CMDQ_TLBI_1_IPA_MASK		GENMASK_ULL(51, 12)
352 
353 #define CMDQ_ATC_0_SSID			GENMASK_ULL(31, 12)
354 #define CMDQ_ATC_0_SID			GENMASK_ULL(63, 32)
355 #define CMDQ_ATC_0_GLOBAL		(1UL << 9)
356 #define CMDQ_ATC_1_SIZE			GENMASK_ULL(5, 0)
357 #define CMDQ_ATC_1_ADDR_MASK		GENMASK_ULL(63, 12)
358 
359 #define CMDQ_PRI_0_SSID			GENMASK_ULL(31, 12)
360 #define CMDQ_PRI_0_SID			GENMASK_ULL(63, 32)
361 #define CMDQ_PRI_1_GRPID		GENMASK_ULL(8, 0)
362 #define CMDQ_PRI_1_RESP			GENMASK_ULL(13, 12)
363 
364 #define CMDQ_RESUME_0_RESP_TERM		0UL
365 #define CMDQ_RESUME_0_RESP_RETRY	1UL
366 #define CMDQ_RESUME_0_RESP_ABORT	2UL
367 #define CMDQ_RESUME_0_RESP		GENMASK_ULL(13, 12)
368 #define CMDQ_RESUME_0_SID		GENMASK_ULL(63, 32)
369 #define CMDQ_RESUME_1_STAG		GENMASK_ULL(15, 0)
370 
371 #define CMDQ_SYNC_0_CS			GENMASK_ULL(13, 12)
372 #define CMDQ_SYNC_0_CS_NONE		0
373 #define CMDQ_SYNC_0_CS_IRQ		1
374 #define CMDQ_SYNC_0_CS_SEV		2
375 #define CMDQ_SYNC_0_MSH			GENMASK_ULL(23, 22)
376 #define CMDQ_SYNC_0_MSIATTR		GENMASK_ULL(27, 24)
377 #define CMDQ_SYNC_0_MSIDATA		GENMASK_ULL(63, 32)
378 #define CMDQ_SYNC_1_MSIADDR_MASK	GENMASK_ULL(51, 2)
379 
380 /* Event queue */
381 #define EVTQ_ENT_SZ_SHIFT		5
382 #define EVTQ_ENT_DWORDS			((1 << EVTQ_ENT_SZ_SHIFT) >> 3)
383 #define EVTQ_MAX_SZ_SHIFT		(Q_MIN_SZ_SHIFT - EVTQ_ENT_SZ_SHIFT)
384 
385 #define EVTQ_0_ID			GENMASK_ULL(7, 0)
386 
387 #define EVT_ID_TRANSLATION_FAULT	0x10
388 #define EVT_ID_ADDR_SIZE_FAULT		0x11
389 #define EVT_ID_ACCESS_FAULT		0x12
390 #define EVT_ID_PERMISSION_FAULT		0x13
391 
392 #define EVTQ_0_SSV			(1UL << 11)
393 #define EVTQ_0_SSID			GENMASK_ULL(31, 12)
394 #define EVTQ_0_SID			GENMASK_ULL(63, 32)
395 #define EVTQ_1_STAG			GENMASK_ULL(15, 0)
396 #define EVTQ_1_STALL			(1UL << 31)
397 #define EVTQ_1_PnU			(1UL << 33)
398 #define EVTQ_1_InD			(1UL << 34)
399 #define EVTQ_1_RnW			(1UL << 35)
400 #define EVTQ_1_S2			(1UL << 39)
401 #define EVTQ_1_CLASS			GENMASK_ULL(41, 40)
402 #define EVTQ_1_TT_READ			(1UL << 44)
403 #define EVTQ_2_ADDR			GENMASK_ULL(63, 0)
404 #define EVTQ_3_IPA			GENMASK_ULL(51, 12)
405 
406 /* PRI queue */
407 #define PRIQ_ENT_SZ_SHIFT		4
408 #define PRIQ_ENT_DWORDS			((1 << PRIQ_ENT_SZ_SHIFT) >> 3)
409 #define PRIQ_MAX_SZ_SHIFT		(Q_MIN_SZ_SHIFT - PRIQ_ENT_SZ_SHIFT)
410 
411 #define PRIQ_0_SID			GENMASK_ULL(31, 0)
412 #define PRIQ_0_SSID			GENMASK_ULL(51, 32)
413 #define PRIQ_0_PERM_PRIV		(1UL << 58)
414 #define PRIQ_0_PERM_EXEC		(1UL << 59)
415 #define PRIQ_0_PERM_READ		(1UL << 60)
416 #define PRIQ_0_PERM_WRITE		(1UL << 61)
417 #define PRIQ_0_PRG_LAST			(1UL << 62)
418 #define PRIQ_0_SSID_V			(1UL << 63)
419 
420 #define PRIQ_1_PRG_IDX			GENMASK_ULL(8, 0)
421 #define PRIQ_1_ADDR_MASK		GENMASK_ULL(63, 12)
422 
423 /* High-level queue structures */
424 #define ARM_SMMU_POLL_TIMEOUT_US	1000000 /* 1s! */
425 #define ARM_SMMU_POLL_SPIN_COUNT	10
426 
427 #define MSI_IOVA_BASE			0x8000000
428 #define MSI_IOVA_LENGTH			0x100000
429 
430 enum pri_resp {
431 	PRI_RESP_DENY = 0,
432 	PRI_RESP_FAIL = 1,
433 	PRI_RESP_SUCC = 2,
434 };
435 
436 struct arm_smmu_cmdq_ent {
437 	/* Common fields */
438 	u8				opcode;
439 	bool				substream_valid;
440 
441 	/* Command-specific fields */
442 	union {
443 		#define CMDQ_OP_PREFETCH_CFG	0x1
444 		struct {
445 			u32			sid;
446 		} prefetch;
447 
448 		#define CMDQ_OP_CFGI_STE	0x3
449 		#define CMDQ_OP_CFGI_ALL	0x4
450 		#define CMDQ_OP_CFGI_CD		0x5
451 		#define CMDQ_OP_CFGI_CD_ALL	0x6
452 		struct {
453 			u32			sid;
454 			u32			ssid;
455 			union {
456 				bool		leaf;
457 				u8		span;
458 			};
459 		} cfgi;
460 
461 		#define CMDQ_OP_TLBI_NH_ASID	0x11
462 		#define CMDQ_OP_TLBI_NH_VA	0x12
463 		#define CMDQ_OP_TLBI_EL2_ALL	0x20
464 		#define CMDQ_OP_TLBI_EL2_ASID	0x21
465 		#define CMDQ_OP_TLBI_EL2_VA	0x22
466 		#define CMDQ_OP_TLBI_S12_VMALL	0x28
467 		#define CMDQ_OP_TLBI_S2_IPA	0x2a
468 		#define CMDQ_OP_TLBI_NSNH_ALL	0x30
469 		struct {
470 			u8			num;
471 			u8			scale;
472 			u16			asid;
473 			u16			vmid;
474 			bool			leaf;
475 			u8			ttl;
476 			u8			tg;
477 			u64			addr;
478 		} tlbi;
479 
480 		#define CMDQ_OP_ATC_INV		0x40
481 		#define ATC_INV_SIZE_ALL	52
482 		struct {
483 			u32			sid;
484 			u32			ssid;
485 			u64			addr;
486 			u8			size;
487 			bool			global;
488 		} atc;
489 
490 		#define CMDQ_OP_PRI_RESP	0x41
491 		struct {
492 			u32			sid;
493 			u32			ssid;
494 			u16			grpid;
495 			enum pri_resp		resp;
496 		} pri;
497 
498 		#define CMDQ_OP_RESUME		0x44
499 		struct {
500 			u32			sid;
501 			u16			stag;
502 			u8			resp;
503 		} resume;
504 
505 		#define CMDQ_OP_CMD_SYNC	0x46
506 		struct {
507 			u64			msiaddr;
508 		} sync;
509 	};
510 };
511 
512 struct arm_smmu_ll_queue {
513 	union {
514 		u64			val;
515 		struct {
516 			u32		prod;
517 			u32		cons;
518 		};
519 		struct {
520 			atomic_t	prod;
521 			atomic_t	cons;
522 		} atomic;
523 		u8			__pad[SMP_CACHE_BYTES];
524 	} ____cacheline_aligned_in_smp;
525 	u32				max_n_shift;
526 };
527 
528 struct arm_smmu_queue {
529 	struct arm_smmu_ll_queue	llq;
530 	int				irq; /* Wired interrupt */
531 
532 	__le64				*base;
533 	dma_addr_t			base_dma;
534 	u64				q_base;
535 
536 	size_t				ent_dwords;
537 
538 	u32 __iomem			*prod_reg;
539 	u32 __iomem			*cons_reg;
540 };
541 
542 struct arm_smmu_queue_poll {
543 	ktime_t				timeout;
544 	unsigned int			delay;
545 	unsigned int			spin_cnt;
546 	bool				wfe;
547 };
548 
549 struct arm_smmu_cmdq {
550 	struct arm_smmu_queue		q;
551 	atomic_long_t			*valid_map;
552 	atomic_t			owner_prod;
553 	atomic_t			lock;
554 };
555 
556 struct arm_smmu_cmdq_batch {
557 	u64				cmds[CMDQ_BATCH_ENTRIES * CMDQ_ENT_DWORDS];
558 	int				num;
559 };
560 
561 struct arm_smmu_evtq {
562 	struct arm_smmu_queue		q;
563 	struct iopf_queue		*iopf;
564 	u32				max_stalls;
565 };
566 
567 struct arm_smmu_priq {
568 	struct arm_smmu_queue		q;
569 };
570 
571 /* High-level stream table and context descriptor structures */
572 struct arm_smmu_strtab_l1_desc {
573 	u8				span;
574 
575 	__le64				*l2ptr;
576 	dma_addr_t			l2ptr_dma;
577 };
578 
579 struct arm_smmu_ctx_desc {
580 	u16				asid;
581 	u64				ttbr;
582 	u64				tcr;
583 	u64				mair;
584 
585 	refcount_t			refs;
586 	struct mm_struct		*mm;
587 };
588 
589 struct arm_smmu_l1_ctx_desc {
590 	__le64				*l2ptr;
591 	dma_addr_t			l2ptr_dma;
592 };
593 
594 struct arm_smmu_ctx_desc_cfg {
595 	__le64				*cdtab;
596 	dma_addr_t			cdtab_dma;
597 	struct arm_smmu_l1_ctx_desc	*l1_desc;
598 	unsigned int			num_l1_ents;
599 };
600 
601 struct arm_smmu_s1_cfg {
602 	struct arm_smmu_ctx_desc_cfg	cdcfg;
603 	struct arm_smmu_ctx_desc	cd;
604 	u8				s1fmt;
605 	u8				s1cdmax;
606 };
607 
608 struct arm_smmu_s2_cfg {
609 	u16				vmid;
610 	u64				vttbr;
611 	u64				vtcr;
612 };
613 
614 struct arm_smmu_strtab_cfg {
615 	__le64				*strtab;
616 	dma_addr_t			strtab_dma;
617 	struct arm_smmu_strtab_l1_desc	*l1_desc;
618 	unsigned int			num_l1_ents;
619 
620 	u64				strtab_base;
621 	u32				strtab_base_cfg;
622 };
623 
624 /* An SMMUv3 instance */
625 struct arm_smmu_device {
626 	struct device			*dev;
627 	void __iomem			*base;
628 	void __iomem			*page1;
629 
630 #define ARM_SMMU_FEAT_2_LVL_STRTAB	(1 << 0)
631 #define ARM_SMMU_FEAT_2_LVL_CDTAB	(1 << 1)
632 #define ARM_SMMU_FEAT_TT_LE		(1 << 2)
633 #define ARM_SMMU_FEAT_TT_BE		(1 << 3)
634 #define ARM_SMMU_FEAT_PRI		(1 << 4)
635 #define ARM_SMMU_FEAT_ATS		(1 << 5)
636 #define ARM_SMMU_FEAT_SEV		(1 << 6)
637 #define ARM_SMMU_FEAT_MSI		(1 << 7)
638 #define ARM_SMMU_FEAT_COHERENCY		(1 << 8)
639 #define ARM_SMMU_FEAT_TRANS_S1		(1 << 9)
640 #define ARM_SMMU_FEAT_TRANS_S2		(1 << 10)
641 #define ARM_SMMU_FEAT_STALLS		(1 << 11)
642 #define ARM_SMMU_FEAT_HYP		(1 << 12)
643 #define ARM_SMMU_FEAT_STALL_FORCE	(1 << 13)
644 #define ARM_SMMU_FEAT_VAX		(1 << 14)
645 #define ARM_SMMU_FEAT_RANGE_INV		(1 << 15)
646 #define ARM_SMMU_FEAT_BTM		(1 << 16)
647 #define ARM_SMMU_FEAT_SVA		(1 << 17)
648 #define ARM_SMMU_FEAT_E2H		(1 << 18)
649 #define ARM_SMMU_FEAT_NESTING		(1 << 19)
650 	u32				features;
651 
652 #define ARM_SMMU_OPT_SKIP_PREFETCH	(1 << 0)
653 #define ARM_SMMU_OPT_PAGE0_REGS_ONLY	(1 << 1)
654 #define ARM_SMMU_OPT_MSIPOLL		(1 << 2)
655 #define ARM_SMMU_OPT_CMDQ_FORCE_SYNC	(1 << 3)
656 	u32				options;
657 
658 	struct arm_smmu_cmdq		cmdq;
659 	struct arm_smmu_evtq		evtq;
660 	struct arm_smmu_priq		priq;
661 
662 	int				gerr_irq;
663 	int				combined_irq;
664 
665 	unsigned long			ias; /* IPA */
666 	unsigned long			oas; /* PA */
667 	unsigned long			pgsize_bitmap;
668 
669 #define ARM_SMMU_MAX_ASIDS		(1 << 16)
670 	unsigned int			asid_bits;
671 
672 #define ARM_SMMU_MAX_VMIDS		(1 << 16)
673 	unsigned int			vmid_bits;
674 	DECLARE_BITMAP(vmid_map, ARM_SMMU_MAX_VMIDS);
675 
676 	unsigned int			ssid_bits;
677 	unsigned int			sid_bits;
678 
679 	struct arm_smmu_strtab_cfg	strtab_cfg;
680 
681 	/* IOMMU core code handle */
682 	struct iommu_device		iommu;
683 
684 	struct rb_root			streams;
685 	struct mutex			streams_mutex;
686 };
687 
688 struct arm_smmu_stream {
689 	u32				id;
690 	struct arm_smmu_master		*master;
691 	struct rb_node			node;
692 };
693 
694 /* SMMU private data for each master */
695 struct arm_smmu_master {
696 	struct arm_smmu_device		*smmu;
697 	struct device			*dev;
698 	struct arm_smmu_domain		*domain;
699 	struct list_head		domain_head;
700 	struct arm_smmu_stream		*streams;
701 	unsigned int			num_streams;
702 	bool				ats_enabled;
703 	bool				stall_enabled;
704 	bool				sva_enabled;
705 	bool				iopf_enabled;
706 	struct list_head		bonds;
707 	unsigned int			ssid_bits;
708 };
709 
710 /* SMMU private data for an IOMMU domain */
711 enum arm_smmu_domain_stage {
712 	ARM_SMMU_DOMAIN_S1 = 0,
713 	ARM_SMMU_DOMAIN_S2,
714 	ARM_SMMU_DOMAIN_NESTED,
715 	ARM_SMMU_DOMAIN_BYPASS,
716 };
717 
718 struct arm_smmu_domain {
719 	struct arm_smmu_device		*smmu;
720 	struct mutex			init_mutex; /* Protects smmu pointer */
721 
722 	struct io_pgtable_ops		*pgtbl_ops;
723 	bool				stall_enabled;
724 	atomic_t			nr_ats_masters;
725 
726 	enum arm_smmu_domain_stage	stage;
727 	union {
728 		struct arm_smmu_s1_cfg	s1_cfg;
729 		struct arm_smmu_s2_cfg	s2_cfg;
730 	};
731 
732 	struct iommu_domain		domain;
733 
734 	struct list_head		devices;
735 	spinlock_t			devices_lock;
736 
737 	struct list_head		mmu_notifiers;
738 };
739 
to_smmu_domain(struct iommu_domain * dom)740 static inline struct arm_smmu_domain *to_smmu_domain(struct iommu_domain *dom)
741 {
742 	return container_of(dom, struct arm_smmu_domain, domain);
743 }
744 
745 extern struct xarray arm_smmu_asid_xa;
746 extern struct mutex arm_smmu_asid_lock;
747 extern struct arm_smmu_ctx_desc quiet_cd;
748 
749 int arm_smmu_write_ctx_desc(struct arm_smmu_domain *smmu_domain, int ssid,
750 			    struct arm_smmu_ctx_desc *cd);
751 void arm_smmu_tlb_inv_asid(struct arm_smmu_device *smmu, u16 asid);
752 void arm_smmu_tlb_inv_range_asid(unsigned long iova, size_t size, int asid,
753 				 size_t granule, bool leaf,
754 				 struct arm_smmu_domain *smmu_domain);
755 bool arm_smmu_free_asid(struct arm_smmu_ctx_desc *cd);
756 int arm_smmu_atc_inv_domain(struct arm_smmu_domain *smmu_domain, int ssid,
757 			    unsigned long iova, size_t size);
758 
759 #ifdef CONFIG_ARM_SMMU_V3_SVA
760 bool arm_smmu_sva_supported(struct arm_smmu_device *smmu);
761 bool arm_smmu_master_sva_supported(struct arm_smmu_master *master);
762 bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master);
763 int arm_smmu_master_enable_sva(struct arm_smmu_master *master);
764 int arm_smmu_master_disable_sva(struct arm_smmu_master *master);
765 bool arm_smmu_master_iopf_supported(struct arm_smmu_master *master);
766 struct iommu_sva *arm_smmu_sva_bind(struct device *dev, struct mm_struct *mm,
767 				    void *drvdata);
768 void arm_smmu_sva_unbind(struct iommu_sva *handle);
769 u32 arm_smmu_sva_get_pasid(struct iommu_sva *handle);
770 void arm_smmu_sva_notifier_synchronize(void);
771 #else /* CONFIG_ARM_SMMU_V3_SVA */
arm_smmu_sva_supported(struct arm_smmu_device * smmu)772 static inline bool arm_smmu_sva_supported(struct arm_smmu_device *smmu)
773 {
774 	return false;
775 }
776 
arm_smmu_master_sva_supported(struct arm_smmu_master * master)777 static inline bool arm_smmu_master_sva_supported(struct arm_smmu_master *master)
778 {
779 	return false;
780 }
781 
arm_smmu_master_sva_enabled(struct arm_smmu_master * master)782 static inline bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master)
783 {
784 	return false;
785 }
786 
arm_smmu_master_enable_sva(struct arm_smmu_master * master)787 static inline int arm_smmu_master_enable_sva(struct arm_smmu_master *master)
788 {
789 	return -ENODEV;
790 }
791 
arm_smmu_master_disable_sva(struct arm_smmu_master * master)792 static inline int arm_smmu_master_disable_sva(struct arm_smmu_master *master)
793 {
794 	return -ENODEV;
795 }
796 
arm_smmu_master_iopf_supported(struct arm_smmu_master * master)797 static inline bool arm_smmu_master_iopf_supported(struct arm_smmu_master *master)
798 {
799 	return false;
800 }
801 
802 static inline struct iommu_sva *
arm_smmu_sva_bind(struct device * dev,struct mm_struct * mm,void * drvdata)803 arm_smmu_sva_bind(struct device *dev, struct mm_struct *mm, void *drvdata)
804 {
805 	return ERR_PTR(-ENODEV);
806 }
807 
arm_smmu_sva_unbind(struct iommu_sva * handle)808 static inline void arm_smmu_sva_unbind(struct iommu_sva *handle) {}
809 
arm_smmu_sva_get_pasid(struct iommu_sva * handle)810 static inline u32 arm_smmu_sva_get_pasid(struct iommu_sva *handle)
811 {
812 	return IOMMU_PASID_INVALID;
813 }
814 
arm_smmu_sva_notifier_synchronize(void)815 static inline void arm_smmu_sva_notifier_synchronize(void) {}
816 #endif /* CONFIG_ARM_SMMU_V3_SVA */
817 #endif /* _ARM_SMMU_V3_H */
818