1 /*
2 * Copyright (c) 2015, Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33 #include <linux/ip.h>
34 #include <linux/ipv6.h>
35 #include <linux/tcp.h>
36 #include <net/ip6_checksum.h>
37 #include <net/page_pool.h>
38 #include <net/inet_ecn.h>
39 #include "en.h"
40 #include "en/txrx.h"
41 #include "en_tc.h"
42 #include "eswitch.h"
43 #include "en_rep.h"
44 #include "en/rep/tc.h"
45 #include "ipoib/ipoib.h"
46 #include "accel/ipsec.h"
47 #include "fpga/ipsec.h"
48 #include "en_accel/ipsec_rxtx.h"
49 #include "en_accel/tls_rxtx.h"
50 #include "en/xdp.h"
51 #include "en/xsk/rx.h"
52 #include "en/health.h"
53 #include "en/params.h"
54 #include "devlink.h"
55 #include "en/devlink.h"
56
57 static struct sk_buff *
58 mlx5e_skb_from_cqe_mpwrq_linear(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
59 u16 cqe_bcnt, u32 head_offset, u32 page_idx);
60 static struct sk_buff *
61 mlx5e_skb_from_cqe_mpwrq_nonlinear(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
62 u16 cqe_bcnt, u32 head_offset, u32 page_idx);
63 static void mlx5e_handle_rx_cqe(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe);
64 static void mlx5e_handle_rx_cqe_mpwrq(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe);
65
66 const struct mlx5e_rx_handlers mlx5e_rx_handlers_nic = {
67 .handle_rx_cqe = mlx5e_handle_rx_cqe,
68 .handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq,
69 };
70
mlx5e_rx_hw_stamp(struct hwtstamp_config * config)71 static inline bool mlx5e_rx_hw_stamp(struct hwtstamp_config *config)
72 {
73 return config->rx_filter == HWTSTAMP_FILTER_ALL;
74 }
75
mlx5e_read_cqe_slot(struct mlx5_cqwq * wq,u32 cqcc,void * data)76 static inline void mlx5e_read_cqe_slot(struct mlx5_cqwq *wq,
77 u32 cqcc, void *data)
78 {
79 u32 ci = mlx5_cqwq_ctr2ix(wq, cqcc);
80
81 memcpy(data, mlx5_cqwq_get_wqe(wq, ci), sizeof(struct mlx5_cqe64));
82 }
83
mlx5e_read_title_slot(struct mlx5e_rq * rq,struct mlx5_cqwq * wq,u32 cqcc)84 static inline void mlx5e_read_title_slot(struct mlx5e_rq *rq,
85 struct mlx5_cqwq *wq,
86 u32 cqcc)
87 {
88 struct mlx5e_cq_decomp *cqd = &rq->cqd;
89 struct mlx5_cqe64 *title = &cqd->title;
90
91 mlx5e_read_cqe_slot(wq, cqcc, title);
92 cqd->left = be32_to_cpu(title->byte_cnt);
93 cqd->wqe_counter = be16_to_cpu(title->wqe_counter);
94 rq->stats->cqe_compress_blks++;
95 }
96
mlx5e_read_mini_arr_slot(struct mlx5_cqwq * wq,struct mlx5e_cq_decomp * cqd,u32 cqcc)97 static inline void mlx5e_read_mini_arr_slot(struct mlx5_cqwq *wq,
98 struct mlx5e_cq_decomp *cqd,
99 u32 cqcc)
100 {
101 mlx5e_read_cqe_slot(wq, cqcc, cqd->mini_arr);
102 cqd->mini_arr_idx = 0;
103 }
104
mlx5e_cqes_update_owner(struct mlx5_cqwq * wq,int n)105 static inline void mlx5e_cqes_update_owner(struct mlx5_cqwq *wq, int n)
106 {
107 u32 cqcc = wq->cc;
108 u8 op_own = mlx5_cqwq_get_ctr_wrap_cnt(wq, cqcc) & 1;
109 u32 ci = mlx5_cqwq_ctr2ix(wq, cqcc);
110 u32 wq_sz = mlx5_cqwq_get_size(wq);
111 u32 ci_top = min_t(u32, wq_sz, ci + n);
112
113 for (; ci < ci_top; ci++, n--) {
114 struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(wq, ci);
115
116 cqe->op_own = op_own;
117 }
118
119 if (unlikely(ci == wq_sz)) {
120 op_own = !op_own;
121 for (ci = 0; ci < n; ci++) {
122 struct mlx5_cqe64 *cqe = mlx5_cqwq_get_wqe(wq, ci);
123
124 cqe->op_own = op_own;
125 }
126 }
127 }
128
mlx5e_decompress_cqe(struct mlx5e_rq * rq,struct mlx5_cqwq * wq,u32 cqcc)129 static inline void mlx5e_decompress_cqe(struct mlx5e_rq *rq,
130 struct mlx5_cqwq *wq,
131 u32 cqcc)
132 {
133 struct mlx5e_cq_decomp *cqd = &rq->cqd;
134 struct mlx5_mini_cqe8 *mini_cqe = &cqd->mini_arr[cqd->mini_arr_idx];
135 struct mlx5_cqe64 *title = &cqd->title;
136
137 title->byte_cnt = mini_cqe->byte_cnt;
138 title->check_sum = mini_cqe->checksum;
139 title->op_own &= 0xf0;
140 title->op_own |= 0x01 & (cqcc >> wq->fbc.log_sz);
141
142 /* state bit set implies linked-list striding RQ wq type and
143 * HW stride index capability supported
144 */
145 if (test_bit(MLX5E_RQ_STATE_MINI_CQE_HW_STRIDX, &rq->state)) {
146 title->wqe_counter = mini_cqe->stridx;
147 return;
148 }
149
150 /* HW stride index capability not supported */
151 title->wqe_counter = cpu_to_be16(cqd->wqe_counter);
152 if (rq->wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ)
153 cqd->wqe_counter += mpwrq_get_cqe_consumed_strides(title);
154 else
155 cqd->wqe_counter =
156 mlx5_wq_cyc_ctr2ix(&rq->wqe.wq, cqd->wqe_counter + 1);
157 }
158
mlx5e_decompress_cqe_no_hash(struct mlx5e_rq * rq,struct mlx5_cqwq * wq,u32 cqcc)159 static inline void mlx5e_decompress_cqe_no_hash(struct mlx5e_rq *rq,
160 struct mlx5_cqwq *wq,
161 u32 cqcc)
162 {
163 struct mlx5e_cq_decomp *cqd = &rq->cqd;
164
165 mlx5e_decompress_cqe(rq, wq, cqcc);
166 cqd->title.rss_hash_type = 0;
167 cqd->title.rss_hash_result = 0;
168 }
169
mlx5e_decompress_cqes_cont(struct mlx5e_rq * rq,struct mlx5_cqwq * wq,int update_owner_only,int budget_rem)170 static inline u32 mlx5e_decompress_cqes_cont(struct mlx5e_rq *rq,
171 struct mlx5_cqwq *wq,
172 int update_owner_only,
173 int budget_rem)
174 {
175 struct mlx5e_cq_decomp *cqd = &rq->cqd;
176 u32 cqcc = wq->cc + update_owner_only;
177 u32 cqe_count;
178 u32 i;
179
180 cqe_count = min_t(u32, cqd->left, budget_rem);
181
182 for (i = update_owner_only; i < cqe_count;
183 i++, cqd->mini_arr_idx++, cqcc++) {
184 if (cqd->mini_arr_idx == MLX5_MINI_CQE_ARRAY_SIZE)
185 mlx5e_read_mini_arr_slot(wq, cqd, cqcc);
186
187 mlx5e_decompress_cqe_no_hash(rq, wq, cqcc);
188 INDIRECT_CALL_2(rq->handle_rx_cqe, mlx5e_handle_rx_cqe_mpwrq,
189 mlx5e_handle_rx_cqe, rq, &cqd->title);
190 }
191 mlx5e_cqes_update_owner(wq, cqcc - wq->cc);
192 wq->cc = cqcc;
193 cqd->left -= cqe_count;
194 rq->stats->cqe_compress_pkts += cqe_count;
195
196 return cqe_count;
197 }
198
mlx5e_decompress_cqes_start(struct mlx5e_rq * rq,struct mlx5_cqwq * wq,int budget_rem)199 static inline u32 mlx5e_decompress_cqes_start(struct mlx5e_rq *rq,
200 struct mlx5_cqwq *wq,
201 int budget_rem)
202 {
203 struct mlx5e_cq_decomp *cqd = &rq->cqd;
204 u32 cc = wq->cc;
205
206 mlx5e_read_title_slot(rq, wq, cc);
207 mlx5e_read_mini_arr_slot(wq, cqd, cc + 1);
208 mlx5e_decompress_cqe(rq, wq, cc);
209 INDIRECT_CALL_2(rq->handle_rx_cqe, mlx5e_handle_rx_cqe_mpwrq,
210 mlx5e_handle_rx_cqe, rq, &cqd->title);
211 cqd->mini_arr_idx++;
212
213 return mlx5e_decompress_cqes_cont(rq, wq, 1, budget_rem) - 1;
214 }
215
mlx5e_rx_cache_put(struct mlx5e_rq * rq,struct mlx5e_dma_info * dma_info)216 static inline bool mlx5e_rx_cache_put(struct mlx5e_rq *rq,
217 struct mlx5e_dma_info *dma_info)
218 {
219 struct mlx5e_page_cache *cache = &rq->page_cache;
220 u32 tail_next = (cache->tail + 1) & (MLX5E_CACHE_SIZE - 1);
221 struct mlx5e_rq_stats *stats = rq->stats;
222
223 if (tail_next == cache->head) {
224 stats->cache_full++;
225 return false;
226 }
227
228 if (!dev_page_is_reusable(dma_info->page)) {
229 stats->cache_waive++;
230 return false;
231 }
232
233 cache->page_cache[cache->tail] = *dma_info;
234 cache->tail = tail_next;
235 return true;
236 }
237
mlx5e_rx_cache_get(struct mlx5e_rq * rq,struct mlx5e_dma_info * dma_info)238 static inline bool mlx5e_rx_cache_get(struct mlx5e_rq *rq,
239 struct mlx5e_dma_info *dma_info)
240 {
241 struct mlx5e_page_cache *cache = &rq->page_cache;
242 struct mlx5e_rq_stats *stats = rq->stats;
243
244 if (unlikely(cache->head == cache->tail)) {
245 stats->cache_empty++;
246 return false;
247 }
248
249 if (page_ref_count(cache->page_cache[cache->head].page) != 1) {
250 stats->cache_busy++;
251 return false;
252 }
253
254 *dma_info = cache->page_cache[cache->head];
255 cache->head = (cache->head + 1) & (MLX5E_CACHE_SIZE - 1);
256 stats->cache_reuse++;
257
258 dma_sync_single_for_device(rq->pdev, dma_info->addr,
259 PAGE_SIZE,
260 DMA_FROM_DEVICE);
261 return true;
262 }
263
mlx5e_page_alloc_pool(struct mlx5e_rq * rq,struct mlx5e_dma_info * dma_info)264 static inline int mlx5e_page_alloc_pool(struct mlx5e_rq *rq,
265 struct mlx5e_dma_info *dma_info)
266 {
267 if (mlx5e_rx_cache_get(rq, dma_info))
268 return 0;
269
270 dma_info->page = page_pool_dev_alloc_pages(rq->page_pool);
271 if (unlikely(!dma_info->page))
272 return -ENOMEM;
273
274 dma_info->addr = dma_map_page_attrs(rq->pdev, dma_info->page, 0, PAGE_SIZE,
275 rq->buff.map_dir, DMA_ATTR_SKIP_CPU_SYNC);
276 if (unlikely(dma_mapping_error(rq->pdev, dma_info->addr))) {
277 page_pool_recycle_direct(rq->page_pool, dma_info->page);
278 dma_info->page = NULL;
279 return -ENOMEM;
280 }
281
282 return 0;
283 }
284
mlx5e_page_alloc(struct mlx5e_rq * rq,struct mlx5e_dma_info * dma_info)285 static inline int mlx5e_page_alloc(struct mlx5e_rq *rq,
286 struct mlx5e_dma_info *dma_info)
287 {
288 if (rq->xsk_pool)
289 return mlx5e_xsk_page_alloc_pool(rq, dma_info);
290 else
291 return mlx5e_page_alloc_pool(rq, dma_info);
292 }
293
mlx5e_page_dma_unmap(struct mlx5e_rq * rq,struct mlx5e_dma_info * dma_info)294 void mlx5e_page_dma_unmap(struct mlx5e_rq *rq, struct mlx5e_dma_info *dma_info)
295 {
296 dma_unmap_page_attrs(rq->pdev, dma_info->addr, PAGE_SIZE, rq->buff.map_dir,
297 DMA_ATTR_SKIP_CPU_SYNC);
298 }
299
mlx5e_page_release_dynamic(struct mlx5e_rq * rq,struct mlx5e_dma_info * dma_info,bool recycle)300 void mlx5e_page_release_dynamic(struct mlx5e_rq *rq,
301 struct mlx5e_dma_info *dma_info,
302 bool recycle)
303 {
304 if (likely(recycle)) {
305 if (mlx5e_rx_cache_put(rq, dma_info))
306 return;
307
308 mlx5e_page_dma_unmap(rq, dma_info);
309 page_pool_recycle_direct(rq->page_pool, dma_info->page);
310 } else {
311 mlx5e_page_dma_unmap(rq, dma_info);
312 page_pool_release_page(rq->page_pool, dma_info->page);
313 put_page(dma_info->page);
314 }
315 }
316
mlx5e_page_release(struct mlx5e_rq * rq,struct mlx5e_dma_info * dma_info,bool recycle)317 static inline void mlx5e_page_release(struct mlx5e_rq *rq,
318 struct mlx5e_dma_info *dma_info,
319 bool recycle)
320 {
321 if (rq->xsk_pool)
322 /* The `recycle` parameter is ignored, and the page is always
323 * put into the Reuse Ring, because there is no way to return
324 * the page to the userspace when the interface goes down.
325 */
326 xsk_buff_free(dma_info->xsk);
327 else
328 mlx5e_page_release_dynamic(rq, dma_info, recycle);
329 }
330
mlx5e_get_rx_frag(struct mlx5e_rq * rq,struct mlx5e_wqe_frag_info * frag)331 static inline int mlx5e_get_rx_frag(struct mlx5e_rq *rq,
332 struct mlx5e_wqe_frag_info *frag)
333 {
334 int err = 0;
335
336 if (!frag->offset)
337 /* On first frag (offset == 0), replenish page (dma_info actually).
338 * Other frags that point to the same dma_info (with a different
339 * offset) should just use the new one without replenishing again
340 * by themselves.
341 */
342 err = mlx5e_page_alloc(rq, frag->di);
343
344 return err;
345 }
346
mlx5e_put_rx_frag(struct mlx5e_rq * rq,struct mlx5e_wqe_frag_info * frag,bool recycle)347 static inline void mlx5e_put_rx_frag(struct mlx5e_rq *rq,
348 struct mlx5e_wqe_frag_info *frag,
349 bool recycle)
350 {
351 if (frag->last_in_page)
352 mlx5e_page_release(rq, frag->di, recycle);
353 }
354
get_frag(struct mlx5e_rq * rq,u16 ix)355 static inline struct mlx5e_wqe_frag_info *get_frag(struct mlx5e_rq *rq, u16 ix)
356 {
357 return &rq->wqe.frags[ix << rq->wqe.info.log_num_frags];
358 }
359
mlx5e_alloc_rx_wqe(struct mlx5e_rq * rq,struct mlx5e_rx_wqe_cyc * wqe,u16 ix)360 static int mlx5e_alloc_rx_wqe(struct mlx5e_rq *rq, struct mlx5e_rx_wqe_cyc *wqe,
361 u16 ix)
362 {
363 struct mlx5e_wqe_frag_info *frag = get_frag(rq, ix);
364 int err;
365 int i;
366
367 for (i = 0; i < rq->wqe.info.num_frags; i++, frag++) {
368 err = mlx5e_get_rx_frag(rq, frag);
369 if (unlikely(err))
370 goto free_frags;
371
372 wqe->data[i].addr = cpu_to_be64(frag->di->addr +
373 frag->offset + rq->buff.headroom);
374 }
375
376 return 0;
377
378 free_frags:
379 while (--i >= 0)
380 mlx5e_put_rx_frag(rq, --frag, true);
381
382 return err;
383 }
384
mlx5e_free_rx_wqe(struct mlx5e_rq * rq,struct mlx5e_wqe_frag_info * wi,bool recycle)385 static inline void mlx5e_free_rx_wqe(struct mlx5e_rq *rq,
386 struct mlx5e_wqe_frag_info *wi,
387 bool recycle)
388 {
389 int i;
390
391 for (i = 0; i < rq->wqe.info.num_frags; i++, wi++)
392 mlx5e_put_rx_frag(rq, wi, recycle);
393 }
394
mlx5e_dealloc_rx_wqe(struct mlx5e_rq * rq,u16 ix)395 static void mlx5e_dealloc_rx_wqe(struct mlx5e_rq *rq, u16 ix)
396 {
397 struct mlx5e_wqe_frag_info *wi = get_frag(rq, ix);
398
399 mlx5e_free_rx_wqe(rq, wi, false);
400 }
401
mlx5e_alloc_rx_wqes(struct mlx5e_rq * rq,u16 ix,u8 wqe_bulk)402 static int mlx5e_alloc_rx_wqes(struct mlx5e_rq *rq, u16 ix, u8 wqe_bulk)
403 {
404 struct mlx5_wq_cyc *wq = &rq->wqe.wq;
405 int err;
406 int i;
407
408 if (rq->xsk_pool) {
409 int pages_desired = wqe_bulk << rq->wqe.info.log_num_frags;
410
411 /* Check in advance that we have enough frames, instead of
412 * allocating one-by-one, failing and moving frames to the
413 * Reuse Ring.
414 */
415 if (unlikely(!xsk_buff_can_alloc(rq->xsk_pool, pages_desired)))
416 return -ENOMEM;
417 }
418
419 for (i = 0; i < wqe_bulk; i++) {
420 struct mlx5e_rx_wqe_cyc *wqe = mlx5_wq_cyc_get_wqe(wq, ix + i);
421
422 err = mlx5e_alloc_rx_wqe(rq, wqe, ix + i);
423 if (unlikely(err))
424 goto free_wqes;
425 }
426
427 return 0;
428
429 free_wqes:
430 while (--i >= 0)
431 mlx5e_dealloc_rx_wqe(rq, ix + i);
432
433 return err;
434 }
435
436 static inline void
mlx5e_add_skb_frag(struct mlx5e_rq * rq,struct sk_buff * skb,struct mlx5e_dma_info * di,u32 frag_offset,u32 len,unsigned int truesize)437 mlx5e_add_skb_frag(struct mlx5e_rq *rq, struct sk_buff *skb,
438 struct mlx5e_dma_info *di, u32 frag_offset, u32 len,
439 unsigned int truesize)
440 {
441 dma_sync_single_for_cpu(rq->pdev,
442 di->addr + frag_offset,
443 len, DMA_FROM_DEVICE);
444 page_ref_inc(di->page);
445 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
446 di->page, frag_offset, len, truesize);
447 }
448
449 static inline void
mlx5e_copy_skb_header(struct device * pdev,struct sk_buff * skb,struct mlx5e_dma_info * dma_info,int offset_from,u32 headlen)450 mlx5e_copy_skb_header(struct device *pdev, struct sk_buff *skb,
451 struct mlx5e_dma_info *dma_info,
452 int offset_from, u32 headlen)
453 {
454 const void *from = page_address(dma_info->page) + offset_from;
455 /* Aligning len to sizeof(long) optimizes memcpy performance */
456 unsigned int len = ALIGN(headlen, sizeof(long));
457
458 dma_sync_single_for_cpu(pdev, dma_info->addr + offset_from, len,
459 DMA_FROM_DEVICE);
460 skb_copy_to_linear_data(skb, from, len);
461 }
462
463 static void
mlx5e_free_rx_mpwqe(struct mlx5e_rq * rq,struct mlx5e_mpw_info * wi,bool recycle)464 mlx5e_free_rx_mpwqe(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi, bool recycle)
465 {
466 bool no_xdp_xmit;
467 struct mlx5e_dma_info *dma_info = wi->umr.dma_info;
468 int i;
469
470 /* A common case for AF_XDP. */
471 if (bitmap_full(wi->xdp_xmit_bitmap, MLX5_MPWRQ_PAGES_PER_WQE))
472 return;
473
474 no_xdp_xmit = bitmap_empty(wi->xdp_xmit_bitmap,
475 MLX5_MPWRQ_PAGES_PER_WQE);
476
477 for (i = 0; i < MLX5_MPWRQ_PAGES_PER_WQE; i++)
478 if (no_xdp_xmit || !test_bit(i, wi->xdp_xmit_bitmap))
479 mlx5e_page_release(rq, &dma_info[i], recycle);
480 }
481
mlx5e_post_rx_mpwqe(struct mlx5e_rq * rq,u8 n)482 static void mlx5e_post_rx_mpwqe(struct mlx5e_rq *rq, u8 n)
483 {
484 struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
485
486 do {
487 u16 next_wqe_index = mlx5_wq_ll_get_wqe_next_ix(wq, wq->head);
488
489 mlx5_wq_ll_push(wq, next_wqe_index);
490 } while (--n);
491
492 /* ensure wqes are visible to device before updating doorbell record */
493 dma_wmb();
494
495 mlx5_wq_ll_update_db_record(wq);
496 }
497
mlx5e_alloc_rx_mpwqe(struct mlx5e_rq * rq,u16 ix)498 static int mlx5e_alloc_rx_mpwqe(struct mlx5e_rq *rq, u16 ix)
499 {
500 struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
501 struct mlx5e_dma_info *dma_info = &wi->umr.dma_info[0];
502 struct mlx5e_icosq *sq = rq->icosq;
503 struct mlx5_wq_cyc *wq = &sq->wq;
504 struct mlx5e_umr_wqe *umr_wqe;
505 u16 pi;
506 int err;
507 int i;
508
509 /* Check in advance that we have enough frames, instead of allocating
510 * one-by-one, failing and moving frames to the Reuse Ring.
511 */
512 if (rq->xsk_pool &&
513 unlikely(!xsk_buff_can_alloc(rq->xsk_pool, MLX5_MPWRQ_PAGES_PER_WQE))) {
514 err = -ENOMEM;
515 goto err;
516 }
517
518 pi = mlx5e_icosq_get_next_pi(sq, MLX5E_UMR_WQEBBS);
519 umr_wqe = mlx5_wq_cyc_get_wqe(wq, pi);
520 memcpy(umr_wqe, &rq->mpwqe.umr_wqe, offsetof(struct mlx5e_umr_wqe, inline_mtts));
521
522 for (i = 0; i < MLX5_MPWRQ_PAGES_PER_WQE; i++, dma_info++) {
523 err = mlx5e_page_alloc(rq, dma_info);
524 if (unlikely(err))
525 goto err_unmap;
526 umr_wqe->inline_mtts[i].ptag = cpu_to_be64(dma_info->addr | MLX5_EN_WR);
527 }
528
529 bitmap_zero(wi->xdp_xmit_bitmap, MLX5_MPWRQ_PAGES_PER_WQE);
530 wi->consumed_strides = 0;
531
532 umr_wqe->ctrl.opmod_idx_opcode =
533 cpu_to_be32((sq->pc << MLX5_WQE_CTRL_WQE_INDEX_SHIFT) |
534 MLX5_OPCODE_UMR);
535 umr_wqe->uctrl.xlt_offset =
536 cpu_to_be16(MLX5_ALIGNED_MTTS_OCTW(MLX5E_REQUIRED_MTTS(ix)));
537
538 sq->db.wqe_info[pi] = (struct mlx5e_icosq_wqe_info) {
539 .wqe_type = MLX5E_ICOSQ_WQE_UMR_RX,
540 .num_wqebbs = MLX5E_UMR_WQEBBS,
541 .umr.rq = rq,
542 };
543
544 sq->pc += MLX5E_UMR_WQEBBS;
545
546 sq->doorbell_cseg = &umr_wqe->ctrl;
547
548 return 0;
549
550 err_unmap:
551 while (--i >= 0) {
552 dma_info--;
553 mlx5e_page_release(rq, dma_info, true);
554 }
555
556 err:
557 rq->stats->buff_alloc_err++;
558
559 return err;
560 }
561
mlx5e_dealloc_rx_mpwqe(struct mlx5e_rq * rq,u16 ix)562 static void mlx5e_dealloc_rx_mpwqe(struct mlx5e_rq *rq, u16 ix)
563 {
564 struct mlx5e_mpw_info *wi = &rq->mpwqe.info[ix];
565 /* Don't recycle, this function is called on rq/netdev close */
566 mlx5e_free_rx_mpwqe(rq, wi, false);
567 }
568
mlx5e_post_rx_wqes(struct mlx5e_rq * rq)569 INDIRECT_CALLABLE_SCOPE bool mlx5e_post_rx_wqes(struct mlx5e_rq *rq)
570 {
571 struct mlx5_wq_cyc *wq = &rq->wqe.wq;
572 u8 wqe_bulk;
573 int err;
574
575 if (unlikely(!test_bit(MLX5E_RQ_STATE_ENABLED, &rq->state)))
576 return false;
577
578 wqe_bulk = rq->wqe.info.wqe_bulk;
579
580 if (mlx5_wq_cyc_missing(wq) < wqe_bulk)
581 return false;
582
583 if (rq->page_pool)
584 page_pool_nid_changed(rq->page_pool, numa_mem_id());
585
586 do {
587 u16 head = mlx5_wq_cyc_get_head(wq);
588
589 err = mlx5e_alloc_rx_wqes(rq, head, wqe_bulk);
590 if (unlikely(err)) {
591 rq->stats->buff_alloc_err++;
592 break;
593 }
594
595 mlx5_wq_cyc_push_n(wq, wqe_bulk);
596 } while (mlx5_wq_cyc_missing(wq) >= wqe_bulk);
597
598 /* ensure wqes are visible to device before updating doorbell record */
599 dma_wmb();
600
601 mlx5_wq_cyc_update_db_record(wq);
602
603 return !!err;
604 }
605
mlx5e_free_icosq_descs(struct mlx5e_icosq * sq)606 void mlx5e_free_icosq_descs(struct mlx5e_icosq *sq)
607 {
608 u16 sqcc;
609
610 sqcc = sq->cc;
611
612 while (sqcc != sq->pc) {
613 struct mlx5e_icosq_wqe_info *wi;
614 u16 ci;
615
616 ci = mlx5_wq_cyc_ctr2ix(&sq->wq, sqcc);
617 wi = &sq->db.wqe_info[ci];
618 sqcc += wi->num_wqebbs;
619 #ifdef CONFIG_MLX5_EN_TLS
620 switch (wi->wqe_type) {
621 case MLX5E_ICOSQ_WQE_SET_PSV_TLS:
622 mlx5e_ktls_handle_ctx_completion(wi);
623 break;
624 case MLX5E_ICOSQ_WQE_GET_PSV_TLS:
625 mlx5e_ktls_handle_get_psv_completion(wi, sq);
626 break;
627 }
628 #endif
629 }
630 sq->cc = sqcc;
631 }
632
mlx5e_poll_ico_cq(struct mlx5e_cq * cq)633 int mlx5e_poll_ico_cq(struct mlx5e_cq *cq)
634 {
635 struct mlx5e_icosq *sq = container_of(cq, struct mlx5e_icosq, cq);
636 struct mlx5_cqe64 *cqe;
637 u16 sqcc;
638 int i;
639
640 if (unlikely(!test_bit(MLX5E_SQ_STATE_ENABLED, &sq->state)))
641 return 0;
642
643 cqe = mlx5_cqwq_get_cqe(&cq->wq);
644 if (likely(!cqe))
645 return 0;
646
647 /* sq->cc must be updated only after mlx5_cqwq_update_db_record(),
648 * otherwise a cq overrun may occur
649 */
650 sqcc = sq->cc;
651
652 i = 0;
653 do {
654 u16 wqe_counter;
655 bool last_wqe;
656
657 mlx5_cqwq_pop(&cq->wq);
658
659 wqe_counter = be16_to_cpu(cqe->wqe_counter);
660
661 do {
662 struct mlx5e_icosq_wqe_info *wi;
663 u16 ci;
664
665 last_wqe = (sqcc == wqe_counter);
666
667 ci = mlx5_wq_cyc_ctr2ix(&sq->wq, sqcc);
668 wi = &sq->db.wqe_info[ci];
669 sqcc += wi->num_wqebbs;
670
671 if (last_wqe && unlikely(get_cqe_opcode(cqe) != MLX5_CQE_REQ)) {
672 netdev_WARN_ONCE(cq->netdev,
673 "Bad OP in ICOSQ CQE: 0x%x\n",
674 get_cqe_opcode(cqe));
675 mlx5e_dump_error_cqe(&sq->cq, sq->sqn,
676 (struct mlx5_err_cqe *)cqe);
677 mlx5_wq_cyc_wqe_dump(&sq->wq, ci, wi->num_wqebbs);
678 if (!test_and_set_bit(MLX5E_SQ_STATE_RECOVERING, &sq->state))
679 queue_work(cq->priv->wq, &sq->recover_work);
680 break;
681 }
682
683 switch (wi->wqe_type) {
684 case MLX5E_ICOSQ_WQE_UMR_RX:
685 wi->umr.rq->mpwqe.umr_completed++;
686 break;
687 case MLX5E_ICOSQ_WQE_NOP:
688 break;
689 #ifdef CONFIG_MLX5_EN_TLS
690 case MLX5E_ICOSQ_WQE_UMR_TLS:
691 break;
692 case MLX5E_ICOSQ_WQE_SET_PSV_TLS:
693 mlx5e_ktls_handle_ctx_completion(wi);
694 break;
695 case MLX5E_ICOSQ_WQE_GET_PSV_TLS:
696 mlx5e_ktls_handle_get_psv_completion(wi, sq);
697 break;
698 #endif
699 default:
700 netdev_WARN_ONCE(cq->netdev,
701 "Bad WQE type in ICOSQ WQE info: 0x%x\n",
702 wi->wqe_type);
703 }
704 } while (!last_wqe);
705 } while ((++i < MLX5E_TX_CQ_POLL_BUDGET) && (cqe = mlx5_cqwq_get_cqe(&cq->wq)));
706
707 sq->cc = sqcc;
708
709 mlx5_cqwq_update_db_record(&cq->wq);
710
711 return i;
712 }
713
mlx5e_post_rx_mpwqes(struct mlx5e_rq * rq)714 INDIRECT_CALLABLE_SCOPE bool mlx5e_post_rx_mpwqes(struct mlx5e_rq *rq)
715 {
716 struct mlx5_wq_ll *wq = &rq->mpwqe.wq;
717 u8 umr_completed = rq->mpwqe.umr_completed;
718 struct mlx5e_icosq *sq = rq->icosq;
719 int alloc_err = 0;
720 u8 missing, i;
721 u16 head;
722
723 if (unlikely(!test_bit(MLX5E_RQ_STATE_ENABLED, &rq->state)))
724 return false;
725
726 if (umr_completed) {
727 mlx5e_post_rx_mpwqe(rq, umr_completed);
728 rq->mpwqe.umr_in_progress -= umr_completed;
729 rq->mpwqe.umr_completed = 0;
730 }
731
732 missing = mlx5_wq_ll_missing(wq) - rq->mpwqe.umr_in_progress;
733
734 if (unlikely(rq->mpwqe.umr_in_progress > rq->mpwqe.umr_last_bulk))
735 rq->stats->congst_umr++;
736
737 #define UMR_WQE_BULK (2)
738 if (likely(missing < UMR_WQE_BULK))
739 return false;
740
741 if (rq->page_pool)
742 page_pool_nid_changed(rq->page_pool, numa_mem_id());
743
744 head = rq->mpwqe.actual_wq_head;
745 i = missing;
746 do {
747 alloc_err = mlx5e_alloc_rx_mpwqe(rq, head);
748
749 if (unlikely(alloc_err))
750 break;
751 head = mlx5_wq_ll_get_wqe_next_ix(wq, head);
752 } while (--i);
753
754 rq->mpwqe.umr_last_bulk = missing - i;
755 if (sq->doorbell_cseg) {
756 mlx5e_notify_hw(&sq->wq, sq->pc, sq->uar_map, sq->doorbell_cseg);
757 sq->doorbell_cseg = NULL;
758 }
759
760 rq->mpwqe.umr_in_progress += rq->mpwqe.umr_last_bulk;
761 rq->mpwqe.actual_wq_head = head;
762
763 /* If XSK Fill Ring doesn't have enough frames, report the error, so
764 * that one of the actions can be performed:
765 * 1. If need_wakeup is used, signal that the application has to kick
766 * the driver when it refills the Fill Ring.
767 * 2. Otherwise, busy poll by rescheduling the NAPI poll.
768 */
769 if (unlikely(alloc_err == -ENOMEM && rq->xsk_pool))
770 return true;
771
772 return false;
773 }
774
mlx5e_lro_update_tcp_hdr(struct mlx5_cqe64 * cqe,struct tcphdr * tcp)775 static void mlx5e_lro_update_tcp_hdr(struct mlx5_cqe64 *cqe, struct tcphdr *tcp)
776 {
777 u8 l4_hdr_type = get_cqe_l4_hdr_type(cqe);
778 u8 tcp_ack = (l4_hdr_type == CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA) ||
779 (l4_hdr_type == CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA);
780
781 tcp->check = 0;
782 tcp->psh = get_cqe_lro_tcppsh(cqe);
783
784 if (tcp_ack) {
785 tcp->ack = 1;
786 tcp->ack_seq = cqe->lro_ack_seq_num;
787 tcp->window = cqe->lro_tcp_win;
788 }
789 }
790
mlx5e_lro_update_hdr(struct sk_buff * skb,struct mlx5_cqe64 * cqe,u32 cqe_bcnt)791 static void mlx5e_lro_update_hdr(struct sk_buff *skb, struct mlx5_cqe64 *cqe,
792 u32 cqe_bcnt)
793 {
794 struct ethhdr *eth = (struct ethhdr *)(skb->data);
795 struct tcphdr *tcp;
796 int network_depth = 0;
797 __wsum check;
798 __be16 proto;
799 u16 tot_len;
800 void *ip_p;
801
802 proto = __vlan_get_protocol(skb, eth->h_proto, &network_depth);
803
804 tot_len = cqe_bcnt - network_depth;
805 ip_p = skb->data + network_depth;
806
807 if (proto == htons(ETH_P_IP)) {
808 struct iphdr *ipv4 = ip_p;
809
810 tcp = ip_p + sizeof(struct iphdr);
811 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
812
813 ipv4->ttl = cqe->lro_min_ttl;
814 ipv4->tot_len = cpu_to_be16(tot_len);
815 ipv4->check = 0;
816 ipv4->check = ip_fast_csum((unsigned char *)ipv4,
817 ipv4->ihl);
818
819 mlx5e_lro_update_tcp_hdr(cqe, tcp);
820 check = csum_partial(tcp, tcp->doff * 4,
821 csum_unfold((__force __sum16)cqe->check_sum));
822 /* Almost done, don't forget the pseudo header */
823 tcp->check = csum_tcpudp_magic(ipv4->saddr, ipv4->daddr,
824 tot_len - sizeof(struct iphdr),
825 IPPROTO_TCP, check);
826 } else {
827 u16 payload_len = tot_len - sizeof(struct ipv6hdr);
828 struct ipv6hdr *ipv6 = ip_p;
829
830 tcp = ip_p + sizeof(struct ipv6hdr);
831 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV6;
832
833 ipv6->hop_limit = cqe->lro_min_ttl;
834 ipv6->payload_len = cpu_to_be16(payload_len);
835
836 mlx5e_lro_update_tcp_hdr(cqe, tcp);
837 check = csum_partial(tcp, tcp->doff * 4,
838 csum_unfold((__force __sum16)cqe->check_sum));
839 /* Almost done, don't forget the pseudo header */
840 tcp->check = csum_ipv6_magic(&ipv6->saddr, &ipv6->daddr, payload_len,
841 IPPROTO_TCP, check);
842 }
843 }
844
mlx5e_skb_set_hash(struct mlx5_cqe64 * cqe,struct sk_buff * skb)845 static inline void mlx5e_skb_set_hash(struct mlx5_cqe64 *cqe,
846 struct sk_buff *skb)
847 {
848 u8 cht = cqe->rss_hash_type;
849 int ht = (cht & CQE_RSS_HTYPE_L4) ? PKT_HASH_TYPE_L4 :
850 (cht & CQE_RSS_HTYPE_IP) ? PKT_HASH_TYPE_L3 :
851 PKT_HASH_TYPE_NONE;
852 skb_set_hash(skb, be32_to_cpu(cqe->rss_hash_result), ht);
853 }
854
is_last_ethertype_ip(struct sk_buff * skb,int * network_depth,__be16 * proto)855 static inline bool is_last_ethertype_ip(struct sk_buff *skb, int *network_depth,
856 __be16 *proto)
857 {
858 *proto = ((struct ethhdr *)skb->data)->h_proto;
859 *proto = __vlan_get_protocol(skb, *proto, network_depth);
860
861 if (*proto == htons(ETH_P_IP))
862 return pskb_may_pull(skb, *network_depth + sizeof(struct iphdr));
863
864 if (*proto == htons(ETH_P_IPV6))
865 return pskb_may_pull(skb, *network_depth + sizeof(struct ipv6hdr));
866
867 return false;
868 }
869
mlx5e_enable_ecn(struct mlx5e_rq * rq,struct sk_buff * skb)870 static inline void mlx5e_enable_ecn(struct mlx5e_rq *rq, struct sk_buff *skb)
871 {
872 int network_depth = 0;
873 __be16 proto;
874 void *ip;
875 int rc;
876
877 if (unlikely(!is_last_ethertype_ip(skb, &network_depth, &proto)))
878 return;
879
880 ip = skb->data + network_depth;
881 rc = ((proto == htons(ETH_P_IP)) ? IP_ECN_set_ce((struct iphdr *)ip) :
882 IP6_ECN_set_ce(skb, (struct ipv6hdr *)ip));
883
884 rq->stats->ecn_mark += !!rc;
885 }
886
get_ip_proto(struct sk_buff * skb,int network_depth,__be16 proto)887 static u8 get_ip_proto(struct sk_buff *skb, int network_depth, __be16 proto)
888 {
889 void *ip_p = skb->data + network_depth;
890
891 return (proto == htons(ETH_P_IP)) ? ((struct iphdr *)ip_p)->protocol :
892 ((struct ipv6hdr *)ip_p)->nexthdr;
893 }
894
895 #define short_frame(size) ((size) <= ETH_ZLEN + ETH_FCS_LEN)
896
897 #define MAX_PADDING 8
898
899 static void
tail_padding_csum_slow(struct sk_buff * skb,int offset,int len,struct mlx5e_rq_stats * stats)900 tail_padding_csum_slow(struct sk_buff *skb, int offset, int len,
901 struct mlx5e_rq_stats *stats)
902 {
903 stats->csum_complete_tail_slow++;
904 skb->csum = csum_block_add(skb->csum,
905 skb_checksum(skb, offset, len, 0),
906 offset);
907 }
908
909 static void
tail_padding_csum(struct sk_buff * skb,int offset,struct mlx5e_rq_stats * stats)910 tail_padding_csum(struct sk_buff *skb, int offset,
911 struct mlx5e_rq_stats *stats)
912 {
913 u8 tail_padding[MAX_PADDING];
914 int len = skb->len - offset;
915 void *tail;
916
917 if (unlikely(len > MAX_PADDING)) {
918 tail_padding_csum_slow(skb, offset, len, stats);
919 return;
920 }
921
922 tail = skb_header_pointer(skb, offset, len, tail_padding);
923 if (unlikely(!tail)) {
924 tail_padding_csum_slow(skb, offset, len, stats);
925 return;
926 }
927
928 stats->csum_complete_tail++;
929 skb->csum = csum_block_add(skb->csum, csum_partial(tail, len, 0), offset);
930 }
931
932 static void
mlx5e_skb_csum_fixup(struct sk_buff * skb,int network_depth,__be16 proto,struct mlx5e_rq_stats * stats)933 mlx5e_skb_csum_fixup(struct sk_buff *skb, int network_depth, __be16 proto,
934 struct mlx5e_rq_stats *stats)
935 {
936 struct ipv6hdr *ip6;
937 struct iphdr *ip4;
938 int pkt_len;
939
940 /* Fixup vlan headers, if any */
941 if (network_depth > ETH_HLEN)
942 /* CQE csum is calculated from the IP header and does
943 * not cover VLAN headers (if present). This will add
944 * the checksum manually.
945 */
946 skb->csum = csum_partial(skb->data + ETH_HLEN,
947 network_depth - ETH_HLEN,
948 skb->csum);
949
950 /* Fixup tail padding, if any */
951 switch (proto) {
952 case htons(ETH_P_IP):
953 ip4 = (struct iphdr *)(skb->data + network_depth);
954 pkt_len = network_depth + ntohs(ip4->tot_len);
955 break;
956 case htons(ETH_P_IPV6):
957 ip6 = (struct ipv6hdr *)(skb->data + network_depth);
958 pkt_len = network_depth + sizeof(*ip6) + ntohs(ip6->payload_len);
959 break;
960 default:
961 return;
962 }
963
964 if (likely(pkt_len >= skb->len))
965 return;
966
967 tail_padding_csum(skb, pkt_len, stats);
968 }
969
mlx5e_handle_csum(struct net_device * netdev,struct mlx5_cqe64 * cqe,struct mlx5e_rq * rq,struct sk_buff * skb,bool lro)970 static inline void mlx5e_handle_csum(struct net_device *netdev,
971 struct mlx5_cqe64 *cqe,
972 struct mlx5e_rq *rq,
973 struct sk_buff *skb,
974 bool lro)
975 {
976 struct mlx5e_rq_stats *stats = rq->stats;
977 int network_depth = 0;
978 __be16 proto;
979
980 if (unlikely(!(netdev->features & NETIF_F_RXCSUM)))
981 goto csum_none;
982
983 if (lro) {
984 skb->ip_summed = CHECKSUM_UNNECESSARY;
985 stats->csum_unnecessary++;
986 return;
987 }
988
989 /* True when explicitly set via priv flag, or XDP prog is loaded */
990 if (test_bit(MLX5E_RQ_STATE_NO_CSUM_COMPLETE, &rq->state) ||
991 get_cqe_tls_offload(cqe))
992 goto csum_unnecessary;
993
994 /* CQE csum doesn't cover padding octets in short ethernet
995 * frames. And the pad field is appended prior to calculating
996 * and appending the FCS field.
997 *
998 * Detecting these padded frames requires to verify and parse
999 * IP headers, so we simply force all those small frames to be
1000 * CHECKSUM_UNNECESSARY even if they are not padded.
1001 */
1002 if (short_frame(skb->len))
1003 goto csum_unnecessary;
1004
1005 if (likely(is_last_ethertype_ip(skb, &network_depth, &proto))) {
1006 if (unlikely(get_ip_proto(skb, network_depth, proto) == IPPROTO_SCTP))
1007 goto csum_unnecessary;
1008
1009 stats->csum_complete++;
1010 skb->ip_summed = CHECKSUM_COMPLETE;
1011 skb->csum = csum_unfold((__force __sum16)cqe->check_sum);
1012
1013 if (test_bit(MLX5E_RQ_STATE_CSUM_FULL, &rq->state))
1014 return; /* CQE csum covers all received bytes */
1015
1016 /* csum might need some fixups ...*/
1017 mlx5e_skb_csum_fixup(skb, network_depth, proto, stats);
1018 return;
1019 }
1020
1021 csum_unnecessary:
1022 if (likely((cqe->hds_ip_ext & CQE_L3_OK) &&
1023 (cqe->hds_ip_ext & CQE_L4_OK))) {
1024 skb->ip_summed = CHECKSUM_UNNECESSARY;
1025 if (cqe_is_tunneled(cqe)) {
1026 skb->csum_level = 1;
1027 skb->encapsulation = 1;
1028 stats->csum_unnecessary_inner++;
1029 return;
1030 }
1031 stats->csum_unnecessary++;
1032 return;
1033 }
1034 csum_none:
1035 skb->ip_summed = CHECKSUM_NONE;
1036 stats->csum_none++;
1037 }
1038
1039 #define MLX5E_CE_BIT_MASK 0x80
1040
mlx5e_build_rx_skb(struct mlx5_cqe64 * cqe,u32 cqe_bcnt,struct mlx5e_rq * rq,struct sk_buff * skb)1041 static inline void mlx5e_build_rx_skb(struct mlx5_cqe64 *cqe,
1042 u32 cqe_bcnt,
1043 struct mlx5e_rq *rq,
1044 struct sk_buff *skb)
1045 {
1046 u8 lro_num_seg = be32_to_cpu(cqe->srqn) >> 24;
1047 struct mlx5e_rq_stats *stats = rq->stats;
1048 struct net_device *netdev = rq->netdev;
1049
1050 skb->mac_len = ETH_HLEN;
1051
1052 mlx5e_tls_handle_rx_skb(rq, skb, cqe, &cqe_bcnt);
1053
1054 if (unlikely(mlx5_ipsec_is_rx_flow(cqe)))
1055 mlx5e_ipsec_offload_handle_rx_skb(netdev, skb, cqe);
1056
1057 if (lro_num_seg > 1) {
1058 mlx5e_lro_update_hdr(skb, cqe, cqe_bcnt);
1059 skb_shinfo(skb)->gso_size = DIV_ROUND_UP(cqe_bcnt, lro_num_seg);
1060 /* Subtract one since we already counted this as one
1061 * "regular" packet in mlx5e_complete_rx_cqe()
1062 */
1063 stats->packets += lro_num_seg - 1;
1064 stats->lro_packets++;
1065 stats->lro_bytes += cqe_bcnt;
1066 }
1067
1068 if (unlikely(mlx5e_rx_hw_stamp(rq->tstamp)))
1069 skb_hwtstamps(skb)->hwtstamp = mlx5e_cqe_ts_to_ns(rq->ptp_cyc2time,
1070 rq->clock, get_cqe_ts(cqe));
1071 skb_record_rx_queue(skb, rq->ix);
1072
1073 if (likely(netdev->features & NETIF_F_RXHASH))
1074 mlx5e_skb_set_hash(cqe, skb);
1075
1076 if (cqe_has_vlan(cqe)) {
1077 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1078 be16_to_cpu(cqe->vlan_info));
1079 stats->removed_vlan_packets++;
1080 }
1081
1082 skb->mark = be32_to_cpu(cqe->sop_drop_qpn) & MLX5E_TC_FLOW_ID_MASK;
1083
1084 mlx5e_handle_csum(netdev, cqe, rq, skb, !!lro_num_seg);
1085 /* checking CE bit in cqe - MSB in ml_path field */
1086 if (unlikely(cqe->ml_path & MLX5E_CE_BIT_MASK))
1087 mlx5e_enable_ecn(rq, skb);
1088
1089 skb->protocol = eth_type_trans(skb, netdev);
1090
1091 if (unlikely(mlx5e_skb_is_multicast(skb)))
1092 stats->mcast_packets++;
1093 }
1094
mlx5e_complete_rx_cqe(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe,u32 cqe_bcnt,struct sk_buff * skb)1095 static inline void mlx5e_complete_rx_cqe(struct mlx5e_rq *rq,
1096 struct mlx5_cqe64 *cqe,
1097 u32 cqe_bcnt,
1098 struct sk_buff *skb)
1099 {
1100 struct mlx5e_rq_stats *stats = rq->stats;
1101
1102 stats->packets++;
1103 stats->bytes += cqe_bcnt;
1104 mlx5e_build_rx_skb(cqe, cqe_bcnt, rq, skb);
1105 }
1106
1107 static inline
mlx5e_build_linear_skb(struct mlx5e_rq * rq,void * va,u32 frag_size,u16 headroom,u32 cqe_bcnt)1108 struct sk_buff *mlx5e_build_linear_skb(struct mlx5e_rq *rq, void *va,
1109 u32 frag_size, u16 headroom,
1110 u32 cqe_bcnt)
1111 {
1112 struct sk_buff *skb = build_skb(va, frag_size);
1113
1114 if (unlikely(!skb)) {
1115 rq->stats->buff_alloc_err++;
1116 return NULL;
1117 }
1118
1119 skb_reserve(skb, headroom);
1120 skb_put(skb, cqe_bcnt);
1121
1122 return skb;
1123 }
1124
mlx5e_fill_xdp_buff(struct mlx5e_rq * rq,void * va,u16 headroom,u32 len,struct xdp_buff * xdp)1125 static void mlx5e_fill_xdp_buff(struct mlx5e_rq *rq, void *va, u16 headroom,
1126 u32 len, struct xdp_buff *xdp)
1127 {
1128 xdp_init_buff(xdp, rq->buff.frame0_sz, &rq->xdp_rxq);
1129 xdp_prepare_buff(xdp, va, headroom, len, false);
1130 }
1131
1132 static struct sk_buff *
mlx5e_skb_from_cqe_linear(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe,struct mlx5e_wqe_frag_info * wi,u32 cqe_bcnt)1133 mlx5e_skb_from_cqe_linear(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe,
1134 struct mlx5e_wqe_frag_info *wi, u32 cqe_bcnt)
1135 {
1136 struct mlx5e_dma_info *di = wi->di;
1137 u16 rx_headroom = rq->buff.headroom;
1138 struct xdp_buff xdp;
1139 struct sk_buff *skb;
1140 void *va, *data;
1141 u32 frag_size;
1142
1143 va = page_address(di->page) + wi->offset;
1144 data = va + rx_headroom;
1145 frag_size = MLX5_SKB_FRAG_SZ(rx_headroom + cqe_bcnt);
1146
1147 dma_sync_single_range_for_cpu(rq->pdev, di->addr, wi->offset,
1148 frag_size, DMA_FROM_DEVICE);
1149 net_prefetchw(va); /* xdp_frame data area */
1150 net_prefetch(data);
1151
1152 mlx5e_fill_xdp_buff(rq, va, rx_headroom, cqe_bcnt, &xdp);
1153 if (mlx5e_xdp_handle(rq, di, &cqe_bcnt, &xdp))
1154 return NULL; /* page/packet was consumed by XDP */
1155
1156 rx_headroom = xdp.data - xdp.data_hard_start;
1157 frag_size = MLX5_SKB_FRAG_SZ(rx_headroom + cqe_bcnt);
1158 skb = mlx5e_build_linear_skb(rq, va, frag_size, rx_headroom, cqe_bcnt);
1159 if (unlikely(!skb))
1160 return NULL;
1161
1162 /* queue up for recycling/reuse */
1163 page_ref_inc(di->page);
1164
1165 return skb;
1166 }
1167
1168 static struct sk_buff *
mlx5e_skb_from_cqe_nonlinear(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe,struct mlx5e_wqe_frag_info * wi,u32 cqe_bcnt)1169 mlx5e_skb_from_cqe_nonlinear(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe,
1170 struct mlx5e_wqe_frag_info *wi, u32 cqe_bcnt)
1171 {
1172 struct mlx5e_rq_frag_info *frag_info = &rq->wqe.info.arr[0];
1173 struct mlx5e_wqe_frag_info *head_wi = wi;
1174 u16 headlen = min_t(u32, MLX5E_RX_MAX_HEAD, cqe_bcnt);
1175 u16 frag_headlen = headlen;
1176 u16 byte_cnt = cqe_bcnt - headlen;
1177 struct sk_buff *skb;
1178
1179 /* XDP is not supported in this configuration, as incoming packets
1180 * might spread among multiple pages.
1181 */
1182 skb = napi_alloc_skb(rq->cq.napi,
1183 ALIGN(MLX5E_RX_MAX_HEAD, sizeof(long)));
1184 if (unlikely(!skb)) {
1185 rq->stats->buff_alloc_err++;
1186 return NULL;
1187 }
1188
1189 net_prefetchw(skb->data);
1190
1191 while (byte_cnt) {
1192 u16 frag_consumed_bytes =
1193 min_t(u16, frag_info->frag_size - frag_headlen, byte_cnt);
1194
1195 mlx5e_add_skb_frag(rq, skb, wi->di, wi->offset + frag_headlen,
1196 frag_consumed_bytes, frag_info->frag_stride);
1197 byte_cnt -= frag_consumed_bytes;
1198 frag_headlen = 0;
1199 frag_info++;
1200 wi++;
1201 }
1202
1203 /* copy header */
1204 mlx5e_copy_skb_header(rq->pdev, skb, head_wi->di, head_wi->offset, headlen);
1205 /* skb linear part was allocated with headlen and aligned to long */
1206 skb->tail += headlen;
1207 skb->len += headlen;
1208
1209 return skb;
1210 }
1211
trigger_report(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1212 static void trigger_report(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1213 {
1214 struct mlx5_err_cqe *err_cqe = (struct mlx5_err_cqe *)cqe;
1215 struct mlx5e_priv *priv = rq->priv;
1216
1217 if (cqe_syndrome_needs_recover(err_cqe->syndrome) &&
1218 !test_and_set_bit(MLX5E_RQ_STATE_RECOVERING, &rq->state)) {
1219 mlx5e_dump_error_cqe(&rq->cq, rq->rqn, err_cqe);
1220 queue_work(priv->wq, &rq->recover_work);
1221 }
1222 }
1223
mlx5e_handle_rx_cqe(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1224 static void mlx5e_handle_rx_cqe(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1225 {
1226 struct mlx5_wq_cyc *wq = &rq->wqe.wq;
1227 struct mlx5e_wqe_frag_info *wi;
1228 struct sk_buff *skb;
1229 u32 cqe_bcnt;
1230 u16 ci;
1231
1232 ci = mlx5_wq_cyc_ctr2ix(wq, be16_to_cpu(cqe->wqe_counter));
1233 wi = get_frag(rq, ci);
1234 cqe_bcnt = be32_to_cpu(cqe->byte_cnt);
1235
1236 if (unlikely(MLX5E_RX_ERR_CQE(cqe))) {
1237 trigger_report(rq, cqe);
1238 rq->stats->wqe_err++;
1239 goto free_wqe;
1240 }
1241
1242 skb = INDIRECT_CALL_2(rq->wqe.skb_from_cqe,
1243 mlx5e_skb_from_cqe_linear,
1244 mlx5e_skb_from_cqe_nonlinear,
1245 rq, cqe, wi, cqe_bcnt);
1246 if (!skb) {
1247 /* probably for XDP */
1248 if (__test_and_clear_bit(MLX5E_RQ_FLAG_XDP_XMIT, rq->flags)) {
1249 /* do not return page to cache,
1250 * it will be returned on XDP_TX completion.
1251 */
1252 goto wq_cyc_pop;
1253 }
1254 goto free_wqe;
1255 }
1256
1257 mlx5e_complete_rx_cqe(rq, cqe, cqe_bcnt, skb);
1258
1259 if (mlx5e_cqe_regb_chain(cqe))
1260 if (!mlx5e_tc_update_skb(cqe, skb)) {
1261 dev_kfree_skb_any(skb);
1262 goto free_wqe;
1263 }
1264
1265 napi_gro_receive(rq->cq.napi, skb);
1266
1267 free_wqe:
1268 mlx5e_free_rx_wqe(rq, wi, true);
1269 wq_cyc_pop:
1270 mlx5_wq_cyc_pop(wq);
1271 }
1272
1273 #ifdef CONFIG_MLX5_ESWITCH
mlx5e_handle_rx_cqe_rep(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1274 static void mlx5e_handle_rx_cqe_rep(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1275 {
1276 struct net_device *netdev = rq->netdev;
1277 struct mlx5e_priv *priv = netdev_priv(netdev);
1278 struct mlx5e_rep_priv *rpriv = priv->ppriv;
1279 struct mlx5_eswitch_rep *rep = rpriv->rep;
1280 struct mlx5e_tc_update_priv tc_priv = {};
1281 struct mlx5_wq_cyc *wq = &rq->wqe.wq;
1282 struct mlx5e_wqe_frag_info *wi;
1283 struct sk_buff *skb;
1284 u32 cqe_bcnt;
1285 u16 ci;
1286
1287 ci = mlx5_wq_cyc_ctr2ix(wq, be16_to_cpu(cqe->wqe_counter));
1288 wi = get_frag(rq, ci);
1289 cqe_bcnt = be32_to_cpu(cqe->byte_cnt);
1290
1291 if (unlikely(MLX5E_RX_ERR_CQE(cqe))) {
1292 rq->stats->wqe_err++;
1293 goto free_wqe;
1294 }
1295
1296 skb = INDIRECT_CALL_2(rq->wqe.skb_from_cqe,
1297 mlx5e_skb_from_cqe_linear,
1298 mlx5e_skb_from_cqe_nonlinear,
1299 rq, cqe, wi, cqe_bcnt);
1300 if (!skb) {
1301 /* probably for XDP */
1302 if (__test_and_clear_bit(MLX5E_RQ_FLAG_XDP_XMIT, rq->flags)) {
1303 /* do not return page to cache,
1304 * it will be returned on XDP_TX completion.
1305 */
1306 goto wq_cyc_pop;
1307 }
1308 goto free_wqe;
1309 }
1310
1311 mlx5e_complete_rx_cqe(rq, cqe, cqe_bcnt, skb);
1312
1313 if (rep->vlan && skb_vlan_tag_present(skb))
1314 skb_vlan_pop(skb);
1315
1316 if (unlikely(!mlx5_ipsec_is_rx_flow(cqe) &&
1317 !mlx5e_rep_tc_update_skb(cqe, skb, &tc_priv))) {
1318 dev_kfree_skb_any(skb);
1319 goto free_wqe;
1320 }
1321
1322 napi_gro_receive(rq->cq.napi, skb);
1323
1324 mlx5_rep_tc_post_napi_receive(&tc_priv);
1325
1326 free_wqe:
1327 mlx5e_free_rx_wqe(rq, wi, true);
1328 wq_cyc_pop:
1329 mlx5_wq_cyc_pop(wq);
1330 }
1331
mlx5e_handle_rx_cqe_mpwrq_rep(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1332 static void mlx5e_handle_rx_cqe_mpwrq_rep(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1333 {
1334 u16 cstrides = mpwrq_get_cqe_consumed_strides(cqe);
1335 u16 wqe_id = be16_to_cpu(cqe->wqe_id);
1336 struct mlx5e_mpw_info *wi = &rq->mpwqe.info[wqe_id];
1337 u16 stride_ix = mpwrq_get_cqe_stride_index(cqe);
1338 u32 wqe_offset = stride_ix << rq->mpwqe.log_stride_sz;
1339 u32 head_offset = wqe_offset & (PAGE_SIZE - 1);
1340 u32 page_idx = wqe_offset >> PAGE_SHIFT;
1341 struct mlx5e_tc_update_priv tc_priv = {};
1342 struct mlx5e_rx_wqe_ll *wqe;
1343 struct mlx5_wq_ll *wq;
1344 struct sk_buff *skb;
1345 u16 cqe_bcnt;
1346
1347 wi->consumed_strides += cstrides;
1348
1349 if (unlikely(MLX5E_RX_ERR_CQE(cqe))) {
1350 trigger_report(rq, cqe);
1351 rq->stats->wqe_err++;
1352 goto mpwrq_cqe_out;
1353 }
1354
1355 if (unlikely(mpwrq_is_filler_cqe(cqe))) {
1356 struct mlx5e_rq_stats *stats = rq->stats;
1357
1358 stats->mpwqe_filler_cqes++;
1359 stats->mpwqe_filler_strides += cstrides;
1360 goto mpwrq_cqe_out;
1361 }
1362
1363 cqe_bcnt = mpwrq_get_cqe_byte_cnt(cqe);
1364
1365 skb = INDIRECT_CALL_2(rq->mpwqe.skb_from_cqe_mpwrq,
1366 mlx5e_skb_from_cqe_mpwrq_linear,
1367 mlx5e_skb_from_cqe_mpwrq_nonlinear,
1368 rq, wi, cqe_bcnt, head_offset, page_idx);
1369 if (!skb)
1370 goto mpwrq_cqe_out;
1371
1372 mlx5e_complete_rx_cqe(rq, cqe, cqe_bcnt, skb);
1373
1374 if (unlikely(!mlx5_ipsec_is_rx_flow(cqe) &&
1375 !mlx5e_rep_tc_update_skb(cqe, skb, &tc_priv))) {
1376 dev_kfree_skb_any(skb);
1377 goto mpwrq_cqe_out;
1378 }
1379
1380 napi_gro_receive(rq->cq.napi, skb);
1381
1382 mlx5_rep_tc_post_napi_receive(&tc_priv);
1383
1384 mpwrq_cqe_out:
1385 if (likely(wi->consumed_strides < rq->mpwqe.num_strides))
1386 return;
1387
1388 wq = &rq->mpwqe.wq;
1389 wqe = mlx5_wq_ll_get_wqe(wq, wqe_id);
1390 mlx5e_free_rx_mpwqe(rq, wi, true);
1391 mlx5_wq_ll_pop(wq, cqe->wqe_id, &wqe->next.next_wqe_index);
1392 }
1393
1394 const struct mlx5e_rx_handlers mlx5e_rx_handlers_rep = {
1395 .handle_rx_cqe = mlx5e_handle_rx_cqe_rep,
1396 .handle_rx_cqe_mpwqe = mlx5e_handle_rx_cqe_mpwrq_rep,
1397 };
1398 #endif
1399
1400 static struct sk_buff *
mlx5e_skb_from_cqe_mpwrq_nonlinear(struct mlx5e_rq * rq,struct mlx5e_mpw_info * wi,u16 cqe_bcnt,u32 head_offset,u32 page_idx)1401 mlx5e_skb_from_cqe_mpwrq_nonlinear(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
1402 u16 cqe_bcnt, u32 head_offset, u32 page_idx)
1403 {
1404 u16 headlen = min_t(u16, MLX5E_RX_MAX_HEAD, cqe_bcnt);
1405 struct mlx5e_dma_info *di = &wi->umr.dma_info[page_idx];
1406 u32 frag_offset = head_offset + headlen;
1407 u32 byte_cnt = cqe_bcnt - headlen;
1408 struct mlx5e_dma_info *head_di = di;
1409 struct sk_buff *skb;
1410
1411 skb = napi_alloc_skb(rq->cq.napi,
1412 ALIGN(MLX5E_RX_MAX_HEAD, sizeof(long)));
1413 if (unlikely(!skb)) {
1414 rq->stats->buff_alloc_err++;
1415 return NULL;
1416 }
1417
1418 net_prefetchw(skb->data);
1419
1420 if (unlikely(frag_offset >= PAGE_SIZE)) {
1421 di++;
1422 frag_offset -= PAGE_SIZE;
1423 }
1424
1425 while (byte_cnt) {
1426 u32 pg_consumed_bytes =
1427 min_t(u32, PAGE_SIZE - frag_offset, byte_cnt);
1428 unsigned int truesize =
1429 ALIGN(pg_consumed_bytes, BIT(rq->mpwqe.log_stride_sz));
1430
1431 mlx5e_add_skb_frag(rq, skb, di, frag_offset,
1432 pg_consumed_bytes, truesize);
1433 byte_cnt -= pg_consumed_bytes;
1434 frag_offset = 0;
1435 di++;
1436 }
1437 /* copy header */
1438 mlx5e_copy_skb_header(rq->pdev, skb, head_di, head_offset, headlen);
1439 /* skb linear part was allocated with headlen and aligned to long */
1440 skb->tail += headlen;
1441 skb->len += headlen;
1442
1443 return skb;
1444 }
1445
1446 static struct sk_buff *
mlx5e_skb_from_cqe_mpwrq_linear(struct mlx5e_rq * rq,struct mlx5e_mpw_info * wi,u16 cqe_bcnt,u32 head_offset,u32 page_idx)1447 mlx5e_skb_from_cqe_mpwrq_linear(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
1448 u16 cqe_bcnt, u32 head_offset, u32 page_idx)
1449 {
1450 struct mlx5e_dma_info *di = &wi->umr.dma_info[page_idx];
1451 u16 rx_headroom = rq->buff.headroom;
1452 u32 cqe_bcnt32 = cqe_bcnt;
1453 struct xdp_buff xdp;
1454 struct sk_buff *skb;
1455 void *va, *data;
1456 u32 frag_size;
1457
1458 /* Check packet size. Note LRO doesn't use linear SKB */
1459 if (unlikely(cqe_bcnt > rq->hw_mtu)) {
1460 rq->stats->oversize_pkts_sw_drop++;
1461 return NULL;
1462 }
1463
1464 va = page_address(di->page) + head_offset;
1465 data = va + rx_headroom;
1466 frag_size = MLX5_SKB_FRAG_SZ(rx_headroom + cqe_bcnt32);
1467
1468 dma_sync_single_range_for_cpu(rq->pdev, di->addr, head_offset,
1469 frag_size, DMA_FROM_DEVICE);
1470 net_prefetchw(va); /* xdp_frame data area */
1471 net_prefetch(data);
1472
1473 mlx5e_fill_xdp_buff(rq, va, rx_headroom, cqe_bcnt32, &xdp);
1474 if (mlx5e_xdp_handle(rq, di, &cqe_bcnt32, &xdp)) {
1475 if (__test_and_clear_bit(MLX5E_RQ_FLAG_XDP_XMIT, rq->flags))
1476 __set_bit(page_idx, wi->xdp_xmit_bitmap); /* non-atomic */
1477 return NULL; /* page/packet was consumed by XDP */
1478 }
1479
1480 rx_headroom = xdp.data - xdp.data_hard_start;
1481 frag_size = MLX5_SKB_FRAG_SZ(rx_headroom + cqe_bcnt32);
1482 skb = mlx5e_build_linear_skb(rq, va, frag_size, rx_headroom, cqe_bcnt32);
1483 if (unlikely(!skb))
1484 return NULL;
1485
1486 /* queue up for recycling/reuse */
1487 page_ref_inc(di->page);
1488
1489 return skb;
1490 }
1491
mlx5e_handle_rx_cqe_mpwrq(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1492 static void mlx5e_handle_rx_cqe_mpwrq(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1493 {
1494 u16 cstrides = mpwrq_get_cqe_consumed_strides(cqe);
1495 u16 wqe_id = be16_to_cpu(cqe->wqe_id);
1496 struct mlx5e_mpw_info *wi = &rq->mpwqe.info[wqe_id];
1497 u16 stride_ix = mpwrq_get_cqe_stride_index(cqe);
1498 u32 wqe_offset = stride_ix << rq->mpwqe.log_stride_sz;
1499 u32 head_offset = wqe_offset & (PAGE_SIZE - 1);
1500 u32 page_idx = wqe_offset >> PAGE_SHIFT;
1501 struct mlx5e_rx_wqe_ll *wqe;
1502 struct mlx5_wq_ll *wq;
1503 struct sk_buff *skb;
1504 u16 cqe_bcnt;
1505
1506 wi->consumed_strides += cstrides;
1507
1508 if (unlikely(MLX5E_RX_ERR_CQE(cqe))) {
1509 trigger_report(rq, cqe);
1510 rq->stats->wqe_err++;
1511 goto mpwrq_cqe_out;
1512 }
1513
1514 if (unlikely(mpwrq_is_filler_cqe(cqe))) {
1515 struct mlx5e_rq_stats *stats = rq->stats;
1516
1517 stats->mpwqe_filler_cqes++;
1518 stats->mpwqe_filler_strides += cstrides;
1519 goto mpwrq_cqe_out;
1520 }
1521
1522 cqe_bcnt = mpwrq_get_cqe_byte_cnt(cqe);
1523
1524 skb = INDIRECT_CALL_2(rq->mpwqe.skb_from_cqe_mpwrq,
1525 mlx5e_skb_from_cqe_mpwrq_linear,
1526 mlx5e_skb_from_cqe_mpwrq_nonlinear,
1527 rq, wi, cqe_bcnt, head_offset, page_idx);
1528 if (!skb)
1529 goto mpwrq_cqe_out;
1530
1531 mlx5e_complete_rx_cqe(rq, cqe, cqe_bcnt, skb);
1532
1533 if (mlx5e_cqe_regb_chain(cqe))
1534 if (!mlx5e_tc_update_skb(cqe, skb)) {
1535 dev_kfree_skb_any(skb);
1536 goto mpwrq_cqe_out;
1537 }
1538
1539 napi_gro_receive(rq->cq.napi, skb);
1540
1541 mpwrq_cqe_out:
1542 if (likely(wi->consumed_strides < rq->mpwqe.num_strides))
1543 return;
1544
1545 wq = &rq->mpwqe.wq;
1546 wqe = mlx5_wq_ll_get_wqe(wq, wqe_id);
1547 mlx5e_free_rx_mpwqe(rq, wi, true);
1548 mlx5_wq_ll_pop(wq, cqe->wqe_id, &wqe->next.next_wqe_index);
1549 }
1550
mlx5e_poll_rx_cq(struct mlx5e_cq * cq,int budget)1551 int mlx5e_poll_rx_cq(struct mlx5e_cq *cq, int budget)
1552 {
1553 struct mlx5e_rq *rq = container_of(cq, struct mlx5e_rq, cq);
1554 struct mlx5_cqwq *cqwq = &cq->wq;
1555 struct mlx5_cqe64 *cqe;
1556 int work_done = 0;
1557
1558 if (unlikely(!test_bit(MLX5E_RQ_STATE_ENABLED, &rq->state)))
1559 return 0;
1560
1561 if (rq->cqd.left) {
1562 work_done += mlx5e_decompress_cqes_cont(rq, cqwq, 0, budget);
1563 if (work_done >= budget)
1564 goto out;
1565 }
1566
1567 cqe = mlx5_cqwq_get_cqe(cqwq);
1568 if (!cqe) {
1569 if (unlikely(work_done))
1570 goto out;
1571 return 0;
1572 }
1573
1574 do {
1575 if (mlx5_get_cqe_format(cqe) == MLX5_COMPRESSED) {
1576 work_done +=
1577 mlx5e_decompress_cqes_start(rq, cqwq,
1578 budget - work_done);
1579 continue;
1580 }
1581
1582 mlx5_cqwq_pop(cqwq);
1583
1584 INDIRECT_CALL_2(rq->handle_rx_cqe, mlx5e_handle_rx_cqe_mpwrq,
1585 mlx5e_handle_rx_cqe, rq, cqe);
1586 } while ((++work_done < budget) && (cqe = mlx5_cqwq_get_cqe(cqwq)));
1587
1588 out:
1589 if (rcu_access_pointer(rq->xdp_prog))
1590 mlx5e_xdp_rx_poll_complete(rq);
1591
1592 mlx5_cqwq_update_db_record(cqwq);
1593
1594 /* ensure cq space is freed before enabling more cqes */
1595 wmb();
1596
1597 return work_done;
1598 }
1599
1600 #ifdef CONFIG_MLX5_CORE_IPOIB
1601
1602 #define MLX5_IB_GRH_SGID_OFFSET 8
1603 #define MLX5_IB_GRH_DGID_OFFSET 24
1604 #define MLX5_GID_SIZE 16
1605
mlx5i_complete_rx_cqe(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe,u32 cqe_bcnt,struct sk_buff * skb)1606 static inline void mlx5i_complete_rx_cqe(struct mlx5e_rq *rq,
1607 struct mlx5_cqe64 *cqe,
1608 u32 cqe_bcnt,
1609 struct sk_buff *skb)
1610 {
1611 struct hwtstamp_config *tstamp;
1612 struct mlx5e_rq_stats *stats;
1613 struct net_device *netdev;
1614 struct mlx5e_priv *priv;
1615 char *pseudo_header;
1616 u32 flags_rqpn;
1617 u32 qpn;
1618 u8 *dgid;
1619 u8 g;
1620
1621 qpn = be32_to_cpu(cqe->sop_drop_qpn) & 0xffffff;
1622 netdev = mlx5i_pkey_get_netdev(rq->netdev, qpn);
1623
1624 /* No mapping present, cannot process SKB. This might happen if a child
1625 * interface is going down while having unprocessed CQEs on parent RQ
1626 */
1627 if (unlikely(!netdev)) {
1628 /* TODO: add drop counters support */
1629 skb->dev = NULL;
1630 pr_warn_once("Unable to map QPN %u to dev - dropping skb\n", qpn);
1631 return;
1632 }
1633
1634 priv = mlx5i_epriv(netdev);
1635 tstamp = &priv->tstamp;
1636 stats = &priv->channel_stats[rq->ix].rq;
1637
1638 flags_rqpn = be32_to_cpu(cqe->flags_rqpn);
1639 g = (flags_rqpn >> 28) & 3;
1640 dgid = skb->data + MLX5_IB_GRH_DGID_OFFSET;
1641 if ((!g) || dgid[0] != 0xff)
1642 skb->pkt_type = PACKET_HOST;
1643 else if (memcmp(dgid, netdev->broadcast + 4, MLX5_GID_SIZE) == 0)
1644 skb->pkt_type = PACKET_BROADCAST;
1645 else
1646 skb->pkt_type = PACKET_MULTICAST;
1647
1648 /* Drop packets that this interface sent, ie multicast packets
1649 * that the HCA has replicated.
1650 */
1651 if (g && (qpn == (flags_rqpn & 0xffffff)) &&
1652 (memcmp(netdev->dev_addr + 4, skb->data + MLX5_IB_GRH_SGID_OFFSET,
1653 MLX5_GID_SIZE) == 0)) {
1654 skb->dev = NULL;
1655 return;
1656 }
1657
1658 skb_pull(skb, MLX5_IB_GRH_BYTES);
1659
1660 skb->protocol = *((__be16 *)(skb->data));
1661
1662 if (netdev->features & NETIF_F_RXCSUM) {
1663 skb->ip_summed = CHECKSUM_COMPLETE;
1664 skb->csum = csum_unfold((__force __sum16)cqe->check_sum);
1665 stats->csum_complete++;
1666 } else {
1667 skb->ip_summed = CHECKSUM_NONE;
1668 stats->csum_none++;
1669 }
1670
1671 if (unlikely(mlx5e_rx_hw_stamp(tstamp)))
1672 skb_hwtstamps(skb)->hwtstamp = mlx5e_cqe_ts_to_ns(rq->ptp_cyc2time,
1673 rq->clock, get_cqe_ts(cqe));
1674 skb_record_rx_queue(skb, rq->ix);
1675
1676 if (likely(netdev->features & NETIF_F_RXHASH))
1677 mlx5e_skb_set_hash(cqe, skb);
1678
1679 /* 20 bytes of ipoib header and 4 for encap existing */
1680 pseudo_header = skb_push(skb, MLX5_IPOIB_PSEUDO_LEN);
1681 memset(pseudo_header, 0, MLX5_IPOIB_PSEUDO_LEN);
1682 skb_reset_mac_header(skb);
1683 skb_pull(skb, MLX5_IPOIB_HARD_LEN);
1684
1685 skb->dev = netdev;
1686
1687 stats->packets++;
1688 stats->bytes += cqe_bcnt;
1689 }
1690
mlx5i_handle_rx_cqe(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1691 static void mlx5i_handle_rx_cqe(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1692 {
1693 struct mlx5_wq_cyc *wq = &rq->wqe.wq;
1694 struct mlx5e_wqe_frag_info *wi;
1695 struct sk_buff *skb;
1696 u32 cqe_bcnt;
1697 u16 ci;
1698
1699 ci = mlx5_wq_cyc_ctr2ix(wq, be16_to_cpu(cqe->wqe_counter));
1700 wi = get_frag(rq, ci);
1701 cqe_bcnt = be32_to_cpu(cqe->byte_cnt);
1702
1703 if (unlikely(MLX5E_RX_ERR_CQE(cqe))) {
1704 rq->stats->wqe_err++;
1705 goto wq_free_wqe;
1706 }
1707
1708 skb = INDIRECT_CALL_2(rq->wqe.skb_from_cqe,
1709 mlx5e_skb_from_cqe_linear,
1710 mlx5e_skb_from_cqe_nonlinear,
1711 rq, cqe, wi, cqe_bcnt);
1712 if (!skb)
1713 goto wq_free_wqe;
1714
1715 mlx5i_complete_rx_cqe(rq, cqe, cqe_bcnt, skb);
1716 if (unlikely(!skb->dev)) {
1717 dev_kfree_skb_any(skb);
1718 goto wq_free_wqe;
1719 }
1720 napi_gro_receive(rq->cq.napi, skb);
1721
1722 wq_free_wqe:
1723 mlx5e_free_rx_wqe(rq, wi, true);
1724 mlx5_wq_cyc_pop(wq);
1725 }
1726
1727 const struct mlx5e_rx_handlers mlx5i_rx_handlers = {
1728 .handle_rx_cqe = mlx5i_handle_rx_cqe,
1729 .handle_rx_cqe_mpwqe = NULL, /* Not supported */
1730 };
1731 #endif /* CONFIG_MLX5_CORE_IPOIB */
1732
1733 #ifdef CONFIG_MLX5_EN_IPSEC
1734
mlx5e_ipsec_handle_rx_cqe(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1735 static void mlx5e_ipsec_handle_rx_cqe(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1736 {
1737 struct mlx5_wq_cyc *wq = &rq->wqe.wq;
1738 struct mlx5e_wqe_frag_info *wi;
1739 struct sk_buff *skb;
1740 u32 cqe_bcnt;
1741 u16 ci;
1742
1743 ci = mlx5_wq_cyc_ctr2ix(wq, be16_to_cpu(cqe->wqe_counter));
1744 wi = get_frag(rq, ci);
1745 cqe_bcnt = be32_to_cpu(cqe->byte_cnt);
1746
1747 if (unlikely(MLX5E_RX_ERR_CQE(cqe))) {
1748 rq->stats->wqe_err++;
1749 goto wq_free_wqe;
1750 }
1751
1752 skb = INDIRECT_CALL_2(rq->wqe.skb_from_cqe,
1753 mlx5e_skb_from_cqe_linear,
1754 mlx5e_skb_from_cqe_nonlinear,
1755 rq, cqe, wi, cqe_bcnt);
1756 if (unlikely(!skb)) /* a DROP, save the page-reuse checks */
1757 goto wq_free_wqe;
1758
1759 skb = mlx5e_ipsec_handle_rx_skb(rq->netdev, skb, &cqe_bcnt);
1760 if (unlikely(!skb))
1761 goto wq_free_wqe;
1762
1763 mlx5e_complete_rx_cqe(rq, cqe, cqe_bcnt, skb);
1764 napi_gro_receive(rq->cq.napi, skb);
1765
1766 wq_free_wqe:
1767 mlx5e_free_rx_wqe(rq, wi, true);
1768 mlx5_wq_cyc_pop(wq);
1769 }
1770
1771 #endif /* CONFIG_MLX5_EN_IPSEC */
1772
mlx5e_rq_set_handlers(struct mlx5e_rq * rq,struct mlx5e_params * params,bool xsk)1773 int mlx5e_rq_set_handlers(struct mlx5e_rq *rq, struct mlx5e_params *params, bool xsk)
1774 {
1775 struct net_device *netdev = rq->netdev;
1776 struct mlx5_core_dev *mdev = rq->mdev;
1777 struct mlx5e_priv *priv = rq->priv;
1778
1779 switch (rq->wq_type) {
1780 case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
1781 rq->mpwqe.skb_from_cqe_mpwrq = xsk ?
1782 mlx5e_xsk_skb_from_cqe_mpwrq_linear :
1783 mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) ?
1784 mlx5e_skb_from_cqe_mpwrq_linear :
1785 mlx5e_skb_from_cqe_mpwrq_nonlinear;
1786 rq->post_wqes = mlx5e_post_rx_mpwqes;
1787 rq->dealloc_wqe = mlx5e_dealloc_rx_mpwqe;
1788
1789 rq->handle_rx_cqe = priv->profile->rx_handlers->handle_rx_cqe_mpwqe;
1790 if (mlx5_fpga_is_ipsec_device(mdev)) {
1791 netdev_err(netdev, "MPWQE RQ with Innova IPSec offload not supported\n");
1792 return -EINVAL;
1793 }
1794 if (!rq->handle_rx_cqe) {
1795 netdev_err(netdev, "RX handler of MPWQE RQ is not set\n");
1796 return -EINVAL;
1797 }
1798 break;
1799 default: /* MLX5_WQ_TYPE_CYCLIC */
1800 rq->wqe.skb_from_cqe = xsk ?
1801 mlx5e_xsk_skb_from_cqe_linear :
1802 mlx5e_rx_is_linear_skb(params, NULL) ?
1803 mlx5e_skb_from_cqe_linear :
1804 mlx5e_skb_from_cqe_nonlinear;
1805 rq->post_wqes = mlx5e_post_rx_wqes;
1806 rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
1807
1808 #ifdef CONFIG_MLX5_EN_IPSEC
1809 if ((mlx5_fpga_ipsec_device_caps(mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) &&
1810 priv->ipsec)
1811 rq->handle_rx_cqe = mlx5e_ipsec_handle_rx_cqe;
1812 else
1813 #endif
1814 rq->handle_rx_cqe = priv->profile->rx_handlers->handle_rx_cqe;
1815 if (!rq->handle_rx_cqe) {
1816 netdev_err(netdev, "RX handler of RQ is not set\n");
1817 return -EINVAL;
1818 }
1819 }
1820
1821 return 0;
1822 }
1823
mlx5e_trap_handle_rx_cqe(struct mlx5e_rq * rq,struct mlx5_cqe64 * cqe)1824 static void mlx5e_trap_handle_rx_cqe(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe)
1825 {
1826 struct mlx5e_priv *priv = netdev_priv(rq->netdev);
1827 struct mlx5_wq_cyc *wq = &rq->wqe.wq;
1828 struct mlx5e_wqe_frag_info *wi;
1829 struct devlink_port *dl_port;
1830 struct sk_buff *skb;
1831 u32 cqe_bcnt;
1832 u16 trap_id;
1833 u16 ci;
1834
1835 trap_id = get_cqe_flow_tag(cqe);
1836 ci = mlx5_wq_cyc_ctr2ix(wq, be16_to_cpu(cqe->wqe_counter));
1837 wi = get_frag(rq, ci);
1838 cqe_bcnt = be32_to_cpu(cqe->byte_cnt);
1839
1840 if (unlikely(MLX5E_RX_ERR_CQE(cqe))) {
1841 rq->stats->wqe_err++;
1842 goto free_wqe;
1843 }
1844
1845 skb = mlx5e_skb_from_cqe_nonlinear(rq, cqe, wi, cqe_bcnt);
1846 if (!skb)
1847 goto free_wqe;
1848
1849 mlx5e_complete_rx_cqe(rq, cqe, cqe_bcnt, skb);
1850 skb_push(skb, ETH_HLEN);
1851
1852 dl_port = mlx5e_devlink_get_dl_port(priv);
1853 mlx5_devlink_trap_report(rq->mdev, trap_id, skb, dl_port);
1854 dev_kfree_skb_any(skb);
1855
1856 free_wqe:
1857 mlx5e_free_rx_wqe(rq, wi, false);
1858 mlx5_wq_cyc_pop(wq);
1859 }
1860
mlx5e_rq_set_trap_handlers(struct mlx5e_rq * rq,struct mlx5e_params * params)1861 void mlx5e_rq_set_trap_handlers(struct mlx5e_rq *rq, struct mlx5e_params *params)
1862 {
1863 rq->wqe.skb_from_cqe = mlx5e_rx_is_linear_skb(params, NULL) ?
1864 mlx5e_skb_from_cqe_linear :
1865 mlx5e_skb_from_cqe_nonlinear;
1866 rq->post_wqes = mlx5e_post_rx_wqes;
1867 rq->dealloc_wqe = mlx5e_dealloc_rx_wqe;
1868 rq->handle_rx_cqe = mlx5e_trap_handle_rx_cqe;
1869 }
1870