1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_X86_PGTABLE_DEFS_H
3 #define _ASM_X86_PGTABLE_DEFS_H
4
5 #include <linux/const.h>
6 #include <linux/mem_encrypt.h>
7
8 #include <asm/page_types.h>
9
10 #define _PAGE_BIT_PRESENT 0 /* is present */
11 #define _PAGE_BIT_RW 1 /* writeable */
12 #define _PAGE_BIT_USER 2 /* userspace addressable */
13 #define _PAGE_BIT_PWT 3 /* page write through */
14 #define _PAGE_BIT_PCD 4 /* page cache disabled */
15 #define _PAGE_BIT_ACCESSED 5 /* was accessed (raised by CPU) */
16 #define _PAGE_BIT_DIRTY 6 /* was written to (raised by CPU) */
17 #define _PAGE_BIT_PSE 7 /* 4 MB (or 2MB) page */
18 #define _PAGE_BIT_PAT 7 /* on 4KB pages */
19 #define _PAGE_BIT_GLOBAL 8 /* Global TLB entry PPro+ */
20 #define _PAGE_BIT_SOFTW1 9 /* available for programmer */
21 #define _PAGE_BIT_SOFTW2 10 /* " */
22 #define _PAGE_BIT_SOFTW3 11 /* " */
23 #define _PAGE_BIT_PAT_LARGE 12 /* On 2MB or 1GB pages */
24 #define _PAGE_BIT_SOFTW4 58 /* available for programmer */
25 #define _PAGE_BIT_PKEY_BIT0 59 /* Protection Keys, bit 1/4 */
26 #define _PAGE_BIT_PKEY_BIT1 60 /* Protection Keys, bit 2/4 */
27 #define _PAGE_BIT_PKEY_BIT2 61 /* Protection Keys, bit 3/4 */
28 #define _PAGE_BIT_PKEY_BIT3 62 /* Protection Keys, bit 4/4 */
29 #define _PAGE_BIT_NX 63 /* No execute: only valid after cpuid check */
30
31 #define _PAGE_BIT_SPECIAL _PAGE_BIT_SOFTW1
32 #define _PAGE_BIT_CPA_TEST _PAGE_BIT_SOFTW1
33 #define _PAGE_BIT_UFFD_WP _PAGE_BIT_SOFTW2 /* userfaultfd wrprotected */
34 #define _PAGE_BIT_SOFT_DIRTY _PAGE_BIT_SOFTW3 /* software dirty tracking */
35 #define _PAGE_BIT_DEVMAP _PAGE_BIT_SOFTW4
36
37 /* If _PAGE_BIT_PRESENT is clear, we use these: */
38 /* - if the user mapped it with PROT_NONE; pte_present gives true */
39 #define _PAGE_BIT_PROTNONE _PAGE_BIT_GLOBAL
40
41 #define _PAGE_PRESENT (_AT(pteval_t, 1) << _PAGE_BIT_PRESENT)
42 #define _PAGE_RW (_AT(pteval_t, 1) << _PAGE_BIT_RW)
43 #define _PAGE_USER (_AT(pteval_t, 1) << _PAGE_BIT_USER)
44 #define _PAGE_PWT (_AT(pteval_t, 1) << _PAGE_BIT_PWT)
45 #define _PAGE_PCD (_AT(pteval_t, 1) << _PAGE_BIT_PCD)
46 #define _PAGE_ACCESSED (_AT(pteval_t, 1) << _PAGE_BIT_ACCESSED)
47 #define _PAGE_DIRTY (_AT(pteval_t, 1) << _PAGE_BIT_DIRTY)
48 #define _PAGE_PSE (_AT(pteval_t, 1) << _PAGE_BIT_PSE)
49 #define _PAGE_GLOBAL (_AT(pteval_t, 1) << _PAGE_BIT_GLOBAL)
50 #define _PAGE_SOFTW1 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW1)
51 #define _PAGE_SOFTW2 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW2)
52 #define _PAGE_SOFTW3 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW3)
53 #define _PAGE_PAT (_AT(pteval_t, 1) << _PAGE_BIT_PAT)
54 #define _PAGE_PAT_LARGE (_AT(pteval_t, 1) << _PAGE_BIT_PAT_LARGE)
55 #define _PAGE_SPECIAL (_AT(pteval_t, 1) << _PAGE_BIT_SPECIAL)
56 #define _PAGE_CPA_TEST (_AT(pteval_t, 1) << _PAGE_BIT_CPA_TEST)
57 #ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
58 #define _PAGE_PKEY_BIT0 (_AT(pteval_t, 1) << _PAGE_BIT_PKEY_BIT0)
59 #define _PAGE_PKEY_BIT1 (_AT(pteval_t, 1) << _PAGE_BIT_PKEY_BIT1)
60 #define _PAGE_PKEY_BIT2 (_AT(pteval_t, 1) << _PAGE_BIT_PKEY_BIT2)
61 #define _PAGE_PKEY_BIT3 (_AT(pteval_t, 1) << _PAGE_BIT_PKEY_BIT3)
62 #else
63 #define _PAGE_PKEY_BIT0 (_AT(pteval_t, 0))
64 #define _PAGE_PKEY_BIT1 (_AT(pteval_t, 0))
65 #define _PAGE_PKEY_BIT2 (_AT(pteval_t, 0))
66 #define _PAGE_PKEY_BIT3 (_AT(pteval_t, 0))
67 #endif
68
69 #define _PAGE_PKEY_MASK (_PAGE_PKEY_BIT0 | \
70 _PAGE_PKEY_BIT1 | \
71 _PAGE_PKEY_BIT2 | \
72 _PAGE_PKEY_BIT3)
73
74 #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
75 #define _PAGE_KNL_ERRATUM_MASK (_PAGE_DIRTY | _PAGE_ACCESSED)
76 #else
77 #define _PAGE_KNL_ERRATUM_MASK 0
78 #endif
79
80 #ifdef CONFIG_MEM_SOFT_DIRTY
81 #define _PAGE_SOFT_DIRTY (_AT(pteval_t, 1) << _PAGE_BIT_SOFT_DIRTY)
82 #else
83 #define _PAGE_SOFT_DIRTY (_AT(pteval_t, 0))
84 #endif
85
86 /*
87 * Tracking soft dirty bit when a page goes to a swap is tricky.
88 * We need a bit which can be stored in pte _and_ not conflict
89 * with swap entry format. On x86 bits 1-4 are *not* involved
90 * into swap entry computation, but bit 7 is used for thp migration,
91 * so we borrow bit 1 for soft dirty tracking.
92 *
93 * Please note that this bit must be treated as swap dirty page
94 * mark if and only if the PTE/PMD has present bit clear!
95 */
96 #ifdef CONFIG_MEM_SOFT_DIRTY
97 #define _PAGE_SWP_SOFT_DIRTY _PAGE_RW
98 #else
99 #define _PAGE_SWP_SOFT_DIRTY (_AT(pteval_t, 0))
100 #endif
101
102 #ifdef CONFIG_HAVE_ARCH_USERFAULTFD_WP
103 #define _PAGE_UFFD_WP (_AT(pteval_t, 1) << _PAGE_BIT_UFFD_WP)
104 #define _PAGE_SWP_UFFD_WP _PAGE_USER
105 #else
106 #define _PAGE_UFFD_WP (_AT(pteval_t, 0))
107 #define _PAGE_SWP_UFFD_WP (_AT(pteval_t, 0))
108 #endif
109
110 #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
111 #define _PAGE_NX (_AT(pteval_t, 1) << _PAGE_BIT_NX)
112 #define _PAGE_DEVMAP (_AT(u64, 1) << _PAGE_BIT_DEVMAP)
113 #define _PAGE_SOFTW4 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW4)
114 #else
115 #define _PAGE_NX (_AT(pteval_t, 0))
116 #define _PAGE_DEVMAP (_AT(pteval_t, 0))
117 #define _PAGE_SOFTW4 (_AT(pteval_t, 0))
118 #endif
119
120 #define _PAGE_PROTNONE (_AT(pteval_t, 1) << _PAGE_BIT_PROTNONE)
121
122 /*
123 * Set of bits not changed in pte_modify. The pte's
124 * protection key is treated like _PAGE_RW, for
125 * instance, and is *not* included in this mask since
126 * pte_modify() does modify it.
127 */
128 #define _COMMON_PAGE_CHG_MASK (PTE_PFN_MASK | _PAGE_PCD | _PAGE_PWT | \
129 _PAGE_SPECIAL | _PAGE_ACCESSED | _PAGE_DIRTY |\
130 _PAGE_SOFT_DIRTY | _PAGE_DEVMAP | _PAGE_ENC | \
131 _PAGE_UFFD_WP)
132 #define _PAGE_CHG_MASK (_COMMON_PAGE_CHG_MASK | _PAGE_PAT)
133 #define _HPAGE_CHG_MASK (_COMMON_PAGE_CHG_MASK | _PAGE_PSE | _PAGE_PAT_LARGE)
134
135 /*
136 * The cache modes defined here are used to translate between pure SW usage
137 * and the HW defined cache mode bits and/or PAT entries.
138 *
139 * The resulting bits for PWT, PCD and PAT should be chosen in a way
140 * to have the WB mode at index 0 (all bits clear). This is the default
141 * right now and likely would break too much if changed.
142 */
143 #ifndef __ASSEMBLY__
144 enum page_cache_mode {
145 _PAGE_CACHE_MODE_WB = 0,
146 _PAGE_CACHE_MODE_WC = 1,
147 _PAGE_CACHE_MODE_UC_MINUS = 2,
148 _PAGE_CACHE_MODE_UC = 3,
149 _PAGE_CACHE_MODE_WT = 4,
150 _PAGE_CACHE_MODE_WP = 5,
151
152 _PAGE_CACHE_MODE_NUM = 8
153 };
154 #endif
155
156 #define _PAGE_ENC (_AT(pteval_t, sme_me_mask))
157
158 #define _PAGE_CACHE_MASK (_PAGE_PWT | _PAGE_PCD | _PAGE_PAT)
159 #define _PAGE_LARGE_CACHE_MASK (_PAGE_PWT | _PAGE_PCD | _PAGE_PAT_LARGE)
160
161 #define _PAGE_NOCACHE (cachemode2protval(_PAGE_CACHE_MODE_UC))
162 #define _PAGE_CACHE_WP (cachemode2protval(_PAGE_CACHE_MODE_WP))
163
164 #define __PP _PAGE_PRESENT
165 #define __RW _PAGE_RW
166 #define _USR _PAGE_USER
167 #define ___A _PAGE_ACCESSED
168 #define ___D _PAGE_DIRTY
169 #define ___G _PAGE_GLOBAL
170 #define __NX _PAGE_NX
171
172 #define _ENC _PAGE_ENC
173 #define __WP _PAGE_CACHE_WP
174 #define __NC _PAGE_NOCACHE
175 #define _PSE _PAGE_PSE
176
177 #define pgprot_val(x) ((x).pgprot)
178 #define __pgprot(x) ((pgprot_t) { (x) } )
179 #define __pg(x) __pgprot(x)
180
181 #define PAGE_NONE __pg( 0| 0| 0|___A| 0| 0| 0|___G)
182 #define PAGE_SHARED __pg(__PP|__RW|_USR|___A|__NX| 0| 0| 0)
183 #define PAGE_SHARED_EXEC __pg(__PP|__RW|_USR|___A| 0| 0| 0| 0)
184 #define PAGE_COPY_NOEXEC __pg(__PP| 0|_USR|___A|__NX| 0| 0| 0)
185 #define PAGE_COPY_EXEC __pg(__PP| 0|_USR|___A| 0| 0| 0| 0)
186 #define PAGE_COPY __pg(__PP| 0|_USR|___A|__NX| 0| 0| 0)
187 #define PAGE_READONLY __pg(__PP| 0|_USR|___A|__NX| 0| 0| 0)
188 #define PAGE_READONLY_EXEC __pg(__PP| 0|_USR|___A| 0| 0| 0| 0)
189
190 #define __PAGE_KERNEL (__PP|__RW| 0|___A|__NX|___D| 0|___G)
191 #define __PAGE_KERNEL_EXEC (__PP|__RW| 0|___A| 0|___D| 0|___G)
192 #define _KERNPG_TABLE_NOENC (__PP|__RW| 0|___A| 0|___D| 0| 0)
193 #define _KERNPG_TABLE (__PP|__RW| 0|___A| 0|___D| 0| 0| _ENC)
194 #define _PAGE_TABLE_NOENC (__PP|__RW|_USR|___A| 0|___D| 0| 0)
195 #define _PAGE_TABLE (__PP|__RW|_USR|___A| 0|___D| 0| 0| _ENC)
196 #define __PAGE_KERNEL_RO (__PP| 0| 0|___A|__NX|___D| 0|___G)
197 #define __PAGE_KERNEL_ROX (__PP| 0| 0|___A| 0|___D| 0|___G)
198 #define __PAGE_KERNEL_NOCACHE (__PP|__RW| 0|___A|__NX|___D| 0|___G| __NC)
199 #define __PAGE_KERNEL_VVAR (__PP| 0|_USR|___A|__NX|___D| 0|___G)
200 #define __PAGE_KERNEL_LARGE (__PP|__RW| 0|___A|__NX|___D|_PSE|___G)
201 #define __PAGE_KERNEL_LARGE_EXEC (__PP|__RW| 0|___A| 0|___D|_PSE|___G)
202 #define __PAGE_KERNEL_WP (__PP|__RW| 0|___A|__NX|___D| 0|___G| __WP)
203
204
205 #define __PAGE_KERNEL_IO __PAGE_KERNEL
206 #define __PAGE_KERNEL_IO_NOCACHE __PAGE_KERNEL_NOCACHE
207
208
209 #ifndef __ASSEMBLY__
210
211 #define __PAGE_KERNEL_ENC (__PAGE_KERNEL | _ENC)
212 #define __PAGE_KERNEL_ENC_WP (__PAGE_KERNEL_WP | _ENC)
213 #define __PAGE_KERNEL_NOENC (__PAGE_KERNEL | 0)
214 #define __PAGE_KERNEL_NOENC_WP (__PAGE_KERNEL_WP | 0)
215
216 #define __pgprot_mask(x) __pgprot((x) & __default_kernel_pte_mask)
217
218 #define PAGE_KERNEL __pgprot_mask(__PAGE_KERNEL | _ENC)
219 #define PAGE_KERNEL_NOENC __pgprot_mask(__PAGE_KERNEL | 0)
220 #define PAGE_KERNEL_RO __pgprot_mask(__PAGE_KERNEL_RO | _ENC)
221 #define PAGE_KERNEL_EXEC __pgprot_mask(__PAGE_KERNEL_EXEC | _ENC)
222 #define PAGE_KERNEL_EXEC_NOENC __pgprot_mask(__PAGE_KERNEL_EXEC | 0)
223 #define PAGE_KERNEL_ROX __pgprot_mask(__PAGE_KERNEL_ROX | _ENC)
224 #define PAGE_KERNEL_NOCACHE __pgprot_mask(__PAGE_KERNEL_NOCACHE | _ENC)
225 #define PAGE_KERNEL_LARGE __pgprot_mask(__PAGE_KERNEL_LARGE | _ENC)
226 #define PAGE_KERNEL_LARGE_EXEC __pgprot_mask(__PAGE_KERNEL_LARGE_EXEC | _ENC)
227 #define PAGE_KERNEL_VVAR __pgprot_mask(__PAGE_KERNEL_VVAR | _ENC)
228
229 #define PAGE_KERNEL_IO __pgprot_mask(__PAGE_KERNEL_IO)
230 #define PAGE_KERNEL_IO_NOCACHE __pgprot_mask(__PAGE_KERNEL_IO_NOCACHE)
231
232 #endif /* __ASSEMBLY__ */
233
234 /* xwr */
235 #define __P000 PAGE_NONE
236 #define __P001 PAGE_READONLY
237 #define __P010 PAGE_COPY
238 #define __P011 PAGE_COPY
239 #define __P100 PAGE_READONLY_EXEC
240 #define __P101 PAGE_READONLY_EXEC
241 #define __P110 PAGE_COPY_EXEC
242 #define __P111 PAGE_COPY_EXEC
243
244 #define __S000 PAGE_NONE
245 #define __S001 PAGE_READONLY
246 #define __S010 PAGE_SHARED
247 #define __S011 PAGE_SHARED
248 #define __S100 PAGE_READONLY_EXEC
249 #define __S101 PAGE_READONLY_EXEC
250 #define __S110 PAGE_SHARED_EXEC
251 #define __S111 PAGE_SHARED_EXEC
252
253 /*
254 * early identity mapping pte attrib macros.
255 */
256 #ifdef CONFIG_X86_64
257 #define __PAGE_KERNEL_IDENT_LARGE_EXEC __PAGE_KERNEL_LARGE_EXEC
258 #else
259 #define PTE_IDENT_ATTR 0x003 /* PRESENT+RW */
260 #define PDE_IDENT_ATTR 0x063 /* PRESENT+RW+DIRTY+ACCESSED */
261 #define PGD_IDENT_ATTR 0x001 /* PRESENT (no other attributes) */
262 #endif
263
264 #ifdef CONFIG_X86_32
265 # include <asm/pgtable_32_types.h>
266 #else
267 # include <asm/pgtable_64_types.h>
268 #endif
269
270 #ifndef __ASSEMBLY__
271
272 #include <linux/types.h>
273
274 /* Extracts the PFN from a (pte|pmd|pud|pgd)val_t of a 4KB page */
275 #define PTE_PFN_MASK ((pteval_t)PHYSICAL_PAGE_MASK)
276
277 /*
278 * Extracts the flags from a (pte|pmd|pud|pgd)val_t
279 * This includes the protection key value.
280 */
281 #define PTE_FLAGS_MASK (~PTE_PFN_MASK)
282
283 typedef struct pgprot { pgprotval_t pgprot; } pgprot_t;
284
285 typedef struct { pgdval_t pgd; } pgd_t;
286
pgprot_nx(pgprot_t prot)287 static inline pgprot_t pgprot_nx(pgprot_t prot)
288 {
289 return __pgprot(pgprot_val(prot) | _PAGE_NX);
290 }
291 #define pgprot_nx pgprot_nx
292
293 #ifdef CONFIG_X86_PAE
294
295 /*
296 * PHYSICAL_PAGE_MASK might be non-constant when SME is compiled in, so we can't
297 * use it here.
298 */
299
300 #define PGD_PAE_PAGE_MASK ((signed long)PAGE_MASK)
301 #define PGD_PAE_PHYS_MASK (((1ULL << __PHYSICAL_MASK_SHIFT)-1) & PGD_PAE_PAGE_MASK)
302
303 /*
304 * PAE allows Base Address, P, PWT, PCD and AVL bits to be set in PGD entries.
305 * All other bits are Reserved MBZ
306 */
307 #define PGD_ALLOWED_BITS (PGD_PAE_PHYS_MASK | _PAGE_PRESENT | \
308 _PAGE_PWT | _PAGE_PCD | \
309 _PAGE_SOFTW1 | _PAGE_SOFTW2 | _PAGE_SOFTW3)
310
311 #else
312 /* No need to mask any bits for !PAE */
313 #define PGD_ALLOWED_BITS (~0ULL)
314 #endif
315
native_make_pgd(pgdval_t val)316 static inline pgd_t native_make_pgd(pgdval_t val)
317 {
318 return (pgd_t) { val & PGD_ALLOWED_BITS };
319 }
320
native_pgd_val(pgd_t pgd)321 static inline pgdval_t native_pgd_val(pgd_t pgd)
322 {
323 return pgd.pgd & PGD_ALLOWED_BITS;
324 }
325
pgd_flags(pgd_t pgd)326 static inline pgdval_t pgd_flags(pgd_t pgd)
327 {
328 return native_pgd_val(pgd) & PTE_FLAGS_MASK;
329 }
330
331 #if CONFIG_PGTABLE_LEVELS > 4
332 typedef struct { p4dval_t p4d; } p4d_t;
333
native_make_p4d(pudval_t val)334 static inline p4d_t native_make_p4d(pudval_t val)
335 {
336 return (p4d_t) { val };
337 }
338
native_p4d_val(p4d_t p4d)339 static inline p4dval_t native_p4d_val(p4d_t p4d)
340 {
341 return p4d.p4d;
342 }
343 #else
344 #include <asm-generic/pgtable-nop4d.h>
345
native_make_p4d(pudval_t val)346 static inline p4d_t native_make_p4d(pudval_t val)
347 {
348 return (p4d_t) { .pgd = native_make_pgd((pgdval_t)val) };
349 }
350
native_p4d_val(p4d_t p4d)351 static inline p4dval_t native_p4d_val(p4d_t p4d)
352 {
353 return native_pgd_val(p4d.pgd);
354 }
355 #endif
356
357 #if CONFIG_PGTABLE_LEVELS > 3
358 typedef struct { pudval_t pud; } pud_t;
359
native_make_pud(pmdval_t val)360 static inline pud_t native_make_pud(pmdval_t val)
361 {
362 return (pud_t) { val };
363 }
364
native_pud_val(pud_t pud)365 static inline pudval_t native_pud_val(pud_t pud)
366 {
367 return pud.pud;
368 }
369 #else
370 #include <asm-generic/pgtable-nopud.h>
371
native_make_pud(pudval_t val)372 static inline pud_t native_make_pud(pudval_t val)
373 {
374 return (pud_t) { .p4d.pgd = native_make_pgd(val) };
375 }
376
native_pud_val(pud_t pud)377 static inline pudval_t native_pud_val(pud_t pud)
378 {
379 return native_pgd_val(pud.p4d.pgd);
380 }
381 #endif
382
383 #if CONFIG_PGTABLE_LEVELS > 2
384 typedef struct { pmdval_t pmd; } pmd_t;
385
native_make_pmd(pmdval_t val)386 static inline pmd_t native_make_pmd(pmdval_t val)
387 {
388 return (pmd_t) { val };
389 }
390
native_pmd_val(pmd_t pmd)391 static inline pmdval_t native_pmd_val(pmd_t pmd)
392 {
393 return pmd.pmd;
394 }
395 #else
396 #include <asm-generic/pgtable-nopmd.h>
397
native_make_pmd(pmdval_t val)398 static inline pmd_t native_make_pmd(pmdval_t val)
399 {
400 return (pmd_t) { .pud.p4d.pgd = native_make_pgd(val) };
401 }
402
native_pmd_val(pmd_t pmd)403 static inline pmdval_t native_pmd_val(pmd_t pmd)
404 {
405 return native_pgd_val(pmd.pud.p4d.pgd);
406 }
407 #endif
408
p4d_pfn_mask(p4d_t p4d)409 static inline p4dval_t p4d_pfn_mask(p4d_t p4d)
410 {
411 /* No 512 GiB huge pages yet */
412 return PTE_PFN_MASK;
413 }
414
p4d_flags_mask(p4d_t p4d)415 static inline p4dval_t p4d_flags_mask(p4d_t p4d)
416 {
417 return ~p4d_pfn_mask(p4d);
418 }
419
p4d_flags(p4d_t p4d)420 static inline p4dval_t p4d_flags(p4d_t p4d)
421 {
422 return native_p4d_val(p4d) & p4d_flags_mask(p4d);
423 }
424
pud_pfn_mask(pud_t pud)425 static inline pudval_t pud_pfn_mask(pud_t pud)
426 {
427 if (native_pud_val(pud) & _PAGE_PSE)
428 return PHYSICAL_PUD_PAGE_MASK;
429 else
430 return PTE_PFN_MASK;
431 }
432
pud_flags_mask(pud_t pud)433 static inline pudval_t pud_flags_mask(pud_t pud)
434 {
435 return ~pud_pfn_mask(pud);
436 }
437
pud_flags(pud_t pud)438 static inline pudval_t pud_flags(pud_t pud)
439 {
440 return native_pud_val(pud) & pud_flags_mask(pud);
441 }
442
pmd_pfn_mask(pmd_t pmd)443 static inline pmdval_t pmd_pfn_mask(pmd_t pmd)
444 {
445 if (native_pmd_val(pmd) & _PAGE_PSE)
446 return PHYSICAL_PMD_PAGE_MASK;
447 else
448 return PTE_PFN_MASK;
449 }
450
pmd_flags_mask(pmd_t pmd)451 static inline pmdval_t pmd_flags_mask(pmd_t pmd)
452 {
453 return ~pmd_pfn_mask(pmd);
454 }
455
pmd_flags(pmd_t pmd)456 static inline pmdval_t pmd_flags(pmd_t pmd)
457 {
458 return native_pmd_val(pmd) & pmd_flags_mask(pmd);
459 }
460
native_make_pte(pteval_t val)461 static inline pte_t native_make_pte(pteval_t val)
462 {
463 return (pte_t) { .pte = val };
464 }
465
native_pte_val(pte_t pte)466 static inline pteval_t native_pte_val(pte_t pte)
467 {
468 return pte.pte;
469 }
470
pte_flags(pte_t pte)471 static inline pteval_t pte_flags(pte_t pte)
472 {
473 return native_pte_val(pte) & PTE_FLAGS_MASK;
474 }
475
476 #define __pte2cm_idx(cb) \
477 ((((cb) >> (_PAGE_BIT_PAT - 2)) & 4) | \
478 (((cb) >> (_PAGE_BIT_PCD - 1)) & 2) | \
479 (((cb) >> _PAGE_BIT_PWT) & 1))
480 #define __cm_idx2pte(i) \
481 ((((i) & 4) << (_PAGE_BIT_PAT - 2)) | \
482 (((i) & 2) << (_PAGE_BIT_PCD - 1)) | \
483 (((i) & 1) << _PAGE_BIT_PWT))
484
485 unsigned long cachemode2protval(enum page_cache_mode pcm);
486
protval_4k_2_large(pgprotval_t val)487 static inline pgprotval_t protval_4k_2_large(pgprotval_t val)
488 {
489 return (val & ~(_PAGE_PAT | _PAGE_PAT_LARGE)) |
490 ((val & _PAGE_PAT) << (_PAGE_BIT_PAT_LARGE - _PAGE_BIT_PAT));
491 }
pgprot_4k_2_large(pgprot_t pgprot)492 static inline pgprot_t pgprot_4k_2_large(pgprot_t pgprot)
493 {
494 return __pgprot(protval_4k_2_large(pgprot_val(pgprot)));
495 }
protval_large_2_4k(pgprotval_t val)496 static inline pgprotval_t protval_large_2_4k(pgprotval_t val)
497 {
498 return (val & ~(_PAGE_PAT | _PAGE_PAT_LARGE)) |
499 ((val & _PAGE_PAT_LARGE) >>
500 (_PAGE_BIT_PAT_LARGE - _PAGE_BIT_PAT));
501 }
pgprot_large_2_4k(pgprot_t pgprot)502 static inline pgprot_t pgprot_large_2_4k(pgprot_t pgprot)
503 {
504 return __pgprot(protval_large_2_4k(pgprot_val(pgprot)));
505 }
506
507
508 typedef struct page *pgtable_t;
509
510 extern pteval_t __supported_pte_mask;
511 extern pteval_t __default_kernel_pte_mask;
512 extern void set_nx(void);
513 extern int nx_enabled;
514
515 #define pgprot_writecombine pgprot_writecombine
516 extern pgprot_t pgprot_writecombine(pgprot_t prot);
517
518 #define pgprot_writethrough pgprot_writethrough
519 extern pgprot_t pgprot_writethrough(pgprot_t prot);
520
521 /* Indicate that x86 has its own track and untrack pfn vma functions */
522 #define __HAVE_PFNMAP_TRACKING
523
524 #define __HAVE_PHYS_MEM_ACCESS_PROT
525 struct file;
526 pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
527 unsigned long size, pgprot_t vma_prot);
528
529 /* Install a pte for a particular vaddr in kernel space. */
530 void set_pte_vaddr(unsigned long vaddr, pte_t pte);
531
532 #ifdef CONFIG_X86_32
533 extern void native_pagetable_init(void);
534 #else
535 #define native_pagetable_init paging_init
536 #endif
537
538 struct seq_file;
539 extern void arch_report_meminfo(struct seq_file *m);
540
541 enum pg_level {
542 PG_LEVEL_NONE,
543 PG_LEVEL_4K,
544 PG_LEVEL_2M,
545 PG_LEVEL_1G,
546 PG_LEVEL_512G,
547 PG_LEVEL_NUM
548 };
549
550 #ifdef CONFIG_PROC_FS
551 extern void update_page_count(int level, unsigned long pages);
552 #else
update_page_count(int level,unsigned long pages)553 static inline void update_page_count(int level, unsigned long pages) { }
554 #endif
555
556 /*
557 * Helper function that returns the kernel pagetable entry controlling
558 * the virtual address 'address'. NULL means no pagetable entry present.
559 * NOTE: the return type is pte_t but if the pmd is PSE then we return it
560 * as a pte too.
561 */
562 extern pte_t *lookup_address(unsigned long address, unsigned int *level);
563 extern pte_t *lookup_address_in_pgd(pgd_t *pgd, unsigned long address,
564 unsigned int *level);
565
566 struct mm_struct;
567 extern pte_t *lookup_address_in_mm(struct mm_struct *mm, unsigned long address,
568 unsigned int *level);
569 extern pmd_t *lookup_pmd_address(unsigned long address);
570 extern phys_addr_t slow_virt_to_phys(void *__address);
571 extern int __init kernel_map_pages_in_pgd(pgd_t *pgd, u64 pfn,
572 unsigned long address,
573 unsigned numpages,
574 unsigned long page_flags);
575 extern int __init kernel_unmap_pages_in_pgd(pgd_t *pgd, unsigned long address,
576 unsigned long numpages);
577 #endif /* !__ASSEMBLY__ */
578
579 #endif /* _ASM_X86_PGTABLE_DEFS_H */
580