• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0 */
2 
3 /*
4  * xHCI host controller driver
5  *
6  * Copyright (C) 2008 Intel Corp.
7  *
8  * Author: Sarah Sharp
9  * Some code borrowed from the Linux EHCI driver.
10  */
11 
12 #ifndef __LINUX_XHCI_HCD_H
13 #define __LINUX_XHCI_HCD_H
14 
15 #include <linux/usb.h>
16 #include <linux/timer.h>
17 #include <linux/kernel.h>
18 #include <linux/usb/hcd.h>
19 #include <linux/io-64-nonatomic-lo-hi.h>
20 #include <linux/android_kabi.h>
21 
22 /* Code sharing between pci-quirks and xhci hcd */
23 #include	"xhci-ext-caps.h"
24 #include "pci-quirks.h"
25 
26 /* max buffer size for trace and debug messages */
27 #define XHCI_MSG_MAX		500
28 
29 /* xHCI PCI Configuration Registers */
30 #define XHCI_SBRN_OFFSET	(0x60)
31 
32 /* Max number of USB devices for any host controller - limit in section 6.1 */
33 #define MAX_HC_SLOTS		256
34 /* Section 5.3.3 - MaxPorts */
35 #define MAX_HC_PORTS		127
36 
37 /*
38  * xHCI register interface.
39  * This corresponds to the eXtensible Host Controller Interface (xHCI)
40  * Revision 0.95 specification
41  */
42 
43 /**
44  * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
45  * @hc_capbase:		length of the capabilities register and HC version number
46  * @hcs_params1:	HCSPARAMS1 - Structural Parameters 1
47  * @hcs_params2:	HCSPARAMS2 - Structural Parameters 2
48  * @hcs_params3:	HCSPARAMS3 - Structural Parameters 3
49  * @hcc_params:		HCCPARAMS - Capability Parameters
50  * @db_off:		DBOFF - Doorbell array offset
51  * @run_regs_off:	RTSOFF - Runtime register space offset
52  * @hcc_params2:	HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
53  */
54 struct xhci_cap_regs {
55 	__le32	hc_capbase;
56 	__le32	hcs_params1;
57 	__le32	hcs_params2;
58 	__le32	hcs_params3;
59 	__le32	hcc_params;
60 	__le32	db_off;
61 	__le32	run_regs_off;
62 	__le32	hcc_params2; /* xhci 1.1 */
63 	/* Reserved up to (CAPLENGTH - 0x1C) */
64 };
65 
66 /* hc_capbase bitmasks */
67 /* bits 7:0 - how long is the Capabilities register */
68 #define HC_LENGTH(p)		XHCI_HC_LENGTH(p)
69 /* bits 31:16	*/
70 #define HC_VERSION(p)		(((p) >> 16) & 0xffff)
71 
72 /* HCSPARAMS1 - hcs_params1 - bitmasks */
73 /* bits 0:7, Max Device Slots */
74 #define HCS_MAX_SLOTS(p)	(((p) >> 0) & 0xff)
75 #define HCS_SLOTS_MASK		0xff
76 /* bits 8:18, Max Interrupters */
77 #define HCS_MAX_INTRS(p)	(((p) >> 8) & 0x7ff)
78 /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
79 #define HCS_MAX_PORTS(p)	(((p) >> 24) & 0x7f)
80 
81 /* HCSPARAMS2 - hcs_params2 - bitmasks */
82 /* bits 0:3, frames or uframes that SW needs to queue transactions
83  * ahead of the HW to meet periodic deadlines */
84 #define HCS_IST(p)		(((p) >> 0) & 0xf)
85 /* bits 4:7, max number of Event Ring segments */
86 #define HCS_ERST_MAX(p)		(((p) >> 4) & 0xf)
87 /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
88 /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
89 /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
90 #define HCS_MAX_SCRATCHPAD(p)   ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
91 
92 /* HCSPARAMS3 - hcs_params3 - bitmasks */
93 /* bits 0:7, Max U1 to U0 latency for the roothub ports */
94 #define HCS_U1_LATENCY(p)	(((p) >> 0) & 0xff)
95 /* bits 16:31, Max U2 to U0 latency for the roothub ports */
96 #define HCS_U2_LATENCY(p)	(((p) >> 16) & 0xffff)
97 
98 /* HCCPARAMS - hcc_params - bitmasks */
99 /* true: HC can use 64-bit address pointers */
100 #define HCC_64BIT_ADDR(p)	((p) & (1 << 0))
101 /* true: HC can do bandwidth negotiation */
102 #define HCC_BANDWIDTH_NEG(p)	((p) & (1 << 1))
103 /* true: HC uses 64-byte Device Context structures
104  * FIXME 64-byte context structures aren't supported yet.
105  */
106 #define HCC_64BYTE_CONTEXT(p)	((p) & (1 << 2))
107 /* true: HC has port power switches */
108 #define HCC_PPC(p)		((p) & (1 << 3))
109 /* true: HC has port indicators */
110 #define HCS_INDICATOR(p)	((p) & (1 << 4))
111 /* true: HC has Light HC Reset Capability */
112 #define HCC_LIGHT_RESET(p)	((p) & (1 << 5))
113 /* true: HC supports latency tolerance messaging */
114 #define HCC_LTC(p)		((p) & (1 << 6))
115 /* true: no secondary Stream ID Support */
116 #define HCC_NSS(p)		((p) & (1 << 7))
117 /* true: HC supports Stopped - Short Packet */
118 #define HCC_SPC(p)		((p) & (1 << 9))
119 /* true: HC has Contiguous Frame ID Capability */
120 #define HCC_CFC(p)		((p) & (1 << 11))
121 /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
122 #define HCC_MAX_PSA(p)		(1 << ((((p) >> 12) & 0xf) + 1))
123 /* Extended Capabilities pointer from PCI base - section 5.3.6 */
124 #define HCC_EXT_CAPS(p)		XHCI_HCC_EXT_CAPS(p)
125 
126 #define CTX_SIZE(_hcc)		(HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
127 
128 /* db_off bitmask - bits 0:1 reserved */
129 #define	DBOFF_MASK	(~0x3)
130 
131 /* run_regs_off bitmask - bits 0:4 reserved */
132 #define	RTSOFF_MASK	(~0x1f)
133 
134 /* HCCPARAMS2 - hcc_params2 - bitmasks */
135 /* true: HC supports U3 entry Capability */
136 #define	HCC2_U3C(p)		((p) & (1 << 0))
137 /* true: HC supports Configure endpoint command Max exit latency too large */
138 #define	HCC2_CMC(p)		((p) & (1 << 1))
139 /* true: HC supports Force Save context Capability */
140 #define	HCC2_FSC(p)		((p) & (1 << 2))
141 /* true: HC supports Compliance Transition Capability */
142 #define	HCC2_CTC(p)		((p) & (1 << 3))
143 /* true: HC support Large ESIT payload Capability > 48k */
144 #define	HCC2_LEC(p)		((p) & (1 << 4))
145 /* true: HC support Configuration Information Capability */
146 #define	HCC2_CIC(p)		((p) & (1 << 5))
147 /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
148 #define	HCC2_ETC(p)		((p) & (1 << 6))
149 
150 /* Number of registers per port */
151 #define	NUM_PORT_REGS	4
152 
153 #define PORTSC		0
154 #define PORTPMSC	1
155 #define PORTLI		2
156 #define PORTHLPMC	3
157 
158 /**
159  * struct xhci_op_regs - xHCI Host Controller Operational Registers.
160  * @command:		USBCMD - xHC command register
161  * @status:		USBSTS - xHC status register
162  * @page_size:		This indicates the page size that the host controller
163  * 			supports.  If bit n is set, the HC supports a page size
164  * 			of 2^(n+12), up to a 128MB page size.
165  * 			4K is the minimum page size.
166  * @cmd_ring:		CRP - 64-bit Command Ring Pointer
167  * @dcbaa_ptr:		DCBAAP - 64-bit Device Context Base Address Array Pointer
168  * @config_reg:		CONFIG - Configure Register
169  * @port_status_base:	PORTSCn - base address for Port Status and Control
170  * 			Each port has a Port Status and Control register,
171  * 			followed by a Port Power Management Status and Control
172  * 			register, a Port Link Info register, and a reserved
173  * 			register.
174  * @port_power_base:	PORTPMSCn - base address for
175  * 			Port Power Management Status and Control
176  * @port_link_base:	PORTLIn - base address for Port Link Info (current
177  * 			Link PM state and control) for USB 2.1 and USB 3.0
178  * 			devices.
179  */
180 struct xhci_op_regs {
181 	__le32	command;
182 	__le32	status;
183 	__le32	page_size;
184 	__le32	reserved1;
185 	__le32	reserved2;
186 	__le32	dev_notification;
187 	__le64	cmd_ring;
188 	/* rsvd: offset 0x20-2F */
189 	__le32	reserved3[4];
190 	__le64	dcbaa_ptr;
191 	__le32	config_reg;
192 	/* rsvd: offset 0x3C-3FF */
193 	__le32	reserved4[241];
194 	/* port 1 registers, which serve as a base address for other ports */
195 	__le32	port_status_base;
196 	__le32	port_power_base;
197 	__le32	port_link_base;
198 	__le32	reserved5;
199 	/* registers for ports 2-255 */
200 	__le32	reserved6[NUM_PORT_REGS*254];
201 };
202 
203 /* USBCMD - USB command - command bitmasks */
204 /* start/stop HC execution - do not write unless HC is halted*/
205 #define CMD_RUN		XHCI_CMD_RUN
206 /* Reset HC - resets internal HC state machine and all registers (except
207  * PCI config regs).  HC does NOT drive a USB reset on the downstream ports.
208  * The xHCI driver must reinitialize the xHC after setting this bit.
209  */
210 #define CMD_RESET	(1 << 1)
211 /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
212 #define CMD_EIE		XHCI_CMD_EIE
213 /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
214 #define CMD_HSEIE	XHCI_CMD_HSEIE
215 /* bits 4:6 are reserved (and should be preserved on writes). */
216 /* light reset (port status stays unchanged) - reset completed when this is 0 */
217 #define CMD_LRESET	(1 << 7)
218 /* host controller save/restore state. */
219 #define CMD_CSS		(1 << 8)
220 #define CMD_CRS		(1 << 9)
221 /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
222 #define CMD_EWE		XHCI_CMD_EWE
223 /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
224  * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
225  * '0' means the xHC can power it off if all ports are in the disconnect,
226  * disabled, or powered-off state.
227  */
228 #define CMD_PM_INDEX	(1 << 11)
229 /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
230 #define CMD_ETE		(1 << 14)
231 /* bits 15:31 are reserved (and should be preserved on writes). */
232 
233 #define XHCI_RESET_LONG_USEC		(10 * 1000 * 1000)
234 #define XHCI_RESET_SHORT_USEC		(250 * 1000)
235 
236 /* IMAN - Interrupt Management Register */
237 #define IMAN_IE		(1 << 1)
238 #define IMAN_IP		(1 << 0)
239 
240 /* USBSTS - USB status - status bitmasks */
241 /* HC not running - set to 1 when run/stop bit is cleared. */
242 #define STS_HALT	XHCI_STS_HALT
243 /* serious error, e.g. PCI parity error.  The HC will clear the run/stop bit. */
244 #define STS_FATAL	(1 << 2)
245 /* event interrupt - clear this prior to clearing any IP flags in IR set*/
246 #define STS_EINT	(1 << 3)
247 /* port change detect */
248 #define STS_PORT	(1 << 4)
249 /* bits 5:7 reserved and zeroed */
250 /* save state status - '1' means xHC is saving state */
251 #define STS_SAVE	(1 << 8)
252 /* restore state status - '1' means xHC is restoring state */
253 #define STS_RESTORE	(1 << 9)
254 /* true: save or restore error */
255 #define STS_SRE		(1 << 10)
256 /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
257 #define STS_CNR		XHCI_STS_CNR
258 /* true: internal Host Controller Error - SW needs to reset and reinitialize */
259 #define STS_HCE		(1 << 12)
260 /* bits 13:31 reserved and should be preserved */
261 
262 /*
263  * DNCTRL - Device Notification Control Register - dev_notification bitmasks
264  * Generate a device notification event when the HC sees a transaction with a
265  * notification type that matches a bit set in this bit field.
266  */
267 #define	DEV_NOTE_MASK		(0xffff)
268 #define ENABLE_DEV_NOTE(x)	(1 << (x))
269 /* Most of the device notification types should only be used for debug.
270  * SW does need to pay attention to function wake notifications.
271  */
272 #define	DEV_NOTE_FWAKE		ENABLE_DEV_NOTE(1)
273 
274 /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
275 /* bit 0 is the command ring cycle state */
276 /* stop ring operation after completion of the currently executing command */
277 #define CMD_RING_PAUSE		(1 << 1)
278 /* stop ring immediately - abort the currently executing command */
279 #define CMD_RING_ABORT		(1 << 2)
280 /* true: command ring is running */
281 #define CMD_RING_RUNNING	(1 << 3)
282 /* bits 4:5 reserved and should be preserved */
283 /* Command Ring pointer - bit mask for the lower 32 bits. */
284 #define CMD_RING_RSVD_BITS	(0x3f)
285 
286 /* CONFIG - Configure Register - config_reg bitmasks */
287 /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
288 #define MAX_DEVS(p)	((p) & 0xff)
289 /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
290 #define CONFIG_U3E		(1 << 8)
291 /* bit 9: Configuration Information Enable, xhci 1.1 */
292 #define CONFIG_CIE		(1 << 9)
293 /* bits 10:31 - reserved and should be preserved */
294 
295 /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
296 /* true: device connected */
297 #define PORT_CONNECT	(1 << 0)
298 /* true: port enabled */
299 #define PORT_PE		(1 << 1)
300 /* bit 2 reserved and zeroed */
301 /* true: port has an over-current condition */
302 #define PORT_OC		(1 << 3)
303 /* true: port reset signaling asserted */
304 #define PORT_RESET	(1 << 4)
305 /* Port Link State - bits 5:8
306  * A read gives the current link PM state of the port,
307  * a write with Link State Write Strobe set sets the link state.
308  */
309 #define PORT_PLS_MASK	(0xf << 5)
310 #define XDEV_U0		(0x0 << 5)
311 #define XDEV_U1		(0x1 << 5)
312 #define XDEV_U2		(0x2 << 5)
313 #define XDEV_U3		(0x3 << 5)
314 #define XDEV_DISABLED	(0x4 << 5)
315 #define XDEV_RXDETECT	(0x5 << 5)
316 #define XDEV_INACTIVE	(0x6 << 5)
317 #define XDEV_POLLING	(0x7 << 5)
318 #define XDEV_RECOVERY	(0x8 << 5)
319 #define XDEV_HOT_RESET	(0x9 << 5)
320 #define XDEV_COMP_MODE	(0xa << 5)
321 #define XDEV_TEST_MODE	(0xb << 5)
322 #define XDEV_RESUME	(0xf << 5)
323 
324 /* true: port has power (see HCC_PPC) */
325 #define PORT_POWER	(1 << 9)
326 /* bits 10:13 indicate device speed:
327  * 0 - undefined speed - port hasn't be initialized by a reset yet
328  * 1 - full speed
329  * 2 - low speed
330  * 3 - high speed
331  * 4 - super speed
332  * 5-15 reserved
333  */
334 #define DEV_SPEED_MASK		(0xf << 10)
335 #define	XDEV_FS			(0x1 << 10)
336 #define	XDEV_LS			(0x2 << 10)
337 #define	XDEV_HS			(0x3 << 10)
338 #define	XDEV_SS			(0x4 << 10)
339 #define	XDEV_SSP		(0x5 << 10)
340 #define DEV_UNDEFSPEED(p)	(((p) & DEV_SPEED_MASK) == (0x0<<10))
341 #define DEV_FULLSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_FS)
342 #define DEV_LOWSPEED(p)		(((p) & DEV_SPEED_MASK) == XDEV_LS)
343 #define DEV_HIGHSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_HS)
344 #define DEV_SUPERSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_SS)
345 #define DEV_SUPERSPEEDPLUS(p)	(((p) & DEV_SPEED_MASK) == XDEV_SSP)
346 #define DEV_SUPERSPEED_ANY(p)	(((p) & DEV_SPEED_MASK) >= XDEV_SS)
347 #define DEV_PORT_SPEED(p)	(((p) >> 10) & 0x0f)
348 
349 /* Bits 20:23 in the Slot Context are the speed for the device */
350 #define	SLOT_SPEED_FS		(XDEV_FS << 10)
351 #define	SLOT_SPEED_LS		(XDEV_LS << 10)
352 #define	SLOT_SPEED_HS		(XDEV_HS << 10)
353 #define	SLOT_SPEED_SS		(XDEV_SS << 10)
354 #define	SLOT_SPEED_SSP		(XDEV_SSP << 10)
355 /* Port Indicator Control */
356 #define PORT_LED_OFF	(0 << 14)
357 #define PORT_LED_AMBER	(1 << 14)
358 #define PORT_LED_GREEN	(2 << 14)
359 #define PORT_LED_MASK	(3 << 14)
360 /* Port Link State Write Strobe - set this when changing link state */
361 #define PORT_LINK_STROBE	(1 << 16)
362 /* true: connect status change */
363 #define PORT_CSC	(1 << 17)
364 /* true: port enable change */
365 #define PORT_PEC	(1 << 18)
366 /* true: warm reset for a USB 3.0 device is done.  A "hot" reset puts the port
367  * into an enabled state, and the device into the default state.  A "warm" reset
368  * also resets the link, forcing the device through the link training sequence.
369  * SW can also look at the Port Reset register to see when warm reset is done.
370  */
371 #define PORT_WRC	(1 << 19)
372 /* true: over-current change */
373 #define PORT_OCC	(1 << 20)
374 /* true: reset change - 1 to 0 transition of PORT_RESET */
375 #define PORT_RC		(1 << 21)
376 /* port link status change - set on some port link state transitions:
377  *  Transition				Reason
378  *  ------------------------------------------------------------------------------
379  *  - U3 to Resume			Wakeup signaling from a device
380  *  - Resume to Recovery to U0		USB 3.0 device resume
381  *  - Resume to U0			USB 2.0 device resume
382  *  - U3 to Recovery to U0		Software resume of USB 3.0 device complete
383  *  - U3 to U0				Software resume of USB 2.0 device complete
384  *  - U2 to U0				L1 resume of USB 2.1 device complete
385  *  - U0 to U0 (???)			L1 entry rejection by USB 2.1 device
386  *  - U0 to disabled			L1 entry error with USB 2.1 device
387  *  - Any state to inactive		Error on USB 3.0 port
388  */
389 #define PORT_PLC	(1 << 22)
390 /* port configure error change - port failed to configure its link partner */
391 #define PORT_CEC	(1 << 23)
392 #define PORT_CHANGE_MASK	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
393 				 PORT_RC | PORT_PLC | PORT_CEC)
394 
395 
396 /* Cold Attach Status - xHC can set this bit to report device attached during
397  * Sx state. Warm port reset should be perfomed to clear this bit and move port
398  * to connected state.
399  */
400 #define PORT_CAS	(1 << 24)
401 /* wake on connect (enable) */
402 #define PORT_WKCONN_E	(1 << 25)
403 /* wake on disconnect (enable) */
404 #define PORT_WKDISC_E	(1 << 26)
405 /* wake on over-current (enable) */
406 #define PORT_WKOC_E	(1 << 27)
407 /* bits 28:29 reserved */
408 /* true: device is non-removable - for USB 3.0 roothub emulation */
409 #define PORT_DEV_REMOVE	(1 << 30)
410 /* Initiate a warm port reset - complete when PORT_WRC is '1' */
411 #define PORT_WR		(1 << 31)
412 
413 /* We mark duplicate entries with -1 */
414 #define DUPLICATE_ENTRY ((u8)(-1))
415 
416 /* Port Power Management Status and Control - port_power_base bitmasks */
417 /* Inactivity timer value for transitions into U1, in microseconds.
418  * Timeout can be up to 127us.  0xFF means an infinite timeout.
419  */
420 #define PORT_U1_TIMEOUT(p)	((p) & 0xff)
421 #define PORT_U1_TIMEOUT_MASK	0xff
422 /* Inactivity timer value for transitions into U2 */
423 #define PORT_U2_TIMEOUT(p)	(((p) & 0xff) << 8)
424 #define PORT_U2_TIMEOUT_MASK	(0xff << 8)
425 /* Bits 24:31 for port testing */
426 
427 /* USB2 Protocol PORTSPMSC */
428 #define	PORT_L1S_MASK		7
429 #define	PORT_L1S_SUCCESS	1
430 #define	PORT_RWE		(1 << 3)
431 #define	PORT_HIRD(p)		(((p) & 0xf) << 4)
432 #define	PORT_HIRD_MASK		(0xf << 4)
433 #define	PORT_L1DS_MASK		(0xff << 8)
434 #define	PORT_L1DS(p)		(((p) & 0xff) << 8)
435 #define	PORT_HLE		(1 << 16)
436 #define PORT_TEST_MODE_SHIFT	28
437 
438 /* USB3 Protocol PORTLI  Port Link Information */
439 #define PORT_RX_LANES(p)	(((p) >> 16) & 0xf)
440 #define PORT_TX_LANES(p)	(((p) >> 20) & 0xf)
441 
442 /* USB2 Protocol PORTHLPMC */
443 #define PORT_HIRDM(p)((p) & 3)
444 #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
445 #define PORT_BESLD(p)(((p) & 0xf) << 10)
446 
447 /* use 512 microseconds as USB2 LPM L1 default timeout. */
448 #define XHCI_L1_TIMEOUT		512
449 
450 /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
451  * Safe to use with mixed HIRD and BESL systems (host and device) and is used
452  * by other operating systems.
453  *
454  * XHCI 1.0 errata 8/14/12 Table 13 notes:
455  * "Software should choose xHC BESL/BESLD field values that do not violate a
456  * device's resume latency requirements,
457  * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
458  * or not program values < '4' if BLC = '0' and a BESL device is attached.
459  */
460 #define XHCI_DEFAULT_BESL	4
461 
462 /*
463  * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports
464  * to complete link training. usually link trainig completes much faster
465  * so check status 10 times with 36ms sleep in places we need to wait for
466  * polling to complete.
467  */
468 #define XHCI_PORT_POLLING_LFPS_TIME  36
469 
470 /**
471  * struct xhci_intr_reg - Interrupt Register Set
472  * @irq_pending:	IMAN - Interrupt Management Register.  Used to enable
473  *			interrupts and check for pending interrupts.
474  * @irq_control:	IMOD - Interrupt Moderation Register.
475  * 			Used to throttle interrupts.
476  * @erst_size:		Number of segments in the Event Ring Segment Table (ERST).
477  * @erst_base:		ERST base address.
478  * @erst_dequeue:	Event ring dequeue pointer.
479  *
480  * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
481  * Ring Segment Table (ERST) associated with it.  The event ring is comprised of
482  * multiple segments of the same size.  The HC places events on the ring and
483  * "updates the Cycle bit in the TRBs to indicate to software the current
484  * position of the Enqueue Pointer." The HCD (Linux) processes those events and
485  * updates the dequeue pointer.
486  */
487 struct xhci_intr_reg {
488 	__le32	irq_pending;
489 	__le32	irq_control;
490 	__le32	erst_size;
491 	__le32	rsvd;
492 	__le64	erst_base;
493 	__le64	erst_dequeue;
494 };
495 
496 /* irq_pending bitmasks */
497 #define	ER_IRQ_PENDING(p)	((p) & 0x1)
498 /* bits 2:31 need to be preserved */
499 /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
500 #define	ER_IRQ_CLEAR(p)		((p) & 0xfffffffe)
501 #define	ER_IRQ_ENABLE(p)	((ER_IRQ_CLEAR(p)) | 0x2)
502 #define	ER_IRQ_DISABLE(p)	((ER_IRQ_CLEAR(p)) & ~(0x2))
503 
504 /* irq_control bitmasks */
505 /* Minimum interval between interrupts (in 250ns intervals).  The interval
506  * between interrupts will be longer if there are no events on the event ring.
507  * Default is 4000 (1 ms).
508  */
509 #define ER_IRQ_INTERVAL_MASK	(0xffff)
510 /* Counter used to count down the time to the next interrupt - HW use only */
511 #define ER_IRQ_COUNTER_MASK	(0xffff << 16)
512 
513 /* erst_size bitmasks */
514 /* Preserve bits 16:31 of erst_size */
515 #define	ERST_SIZE_MASK		(0xffff << 16)
516 
517 /* erst_dequeue bitmasks */
518 /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
519  * where the current dequeue pointer lies.  This is an optional HW hint.
520  */
521 #define ERST_DESI_MASK		(0x7)
522 /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
523  * a work queue (or delayed service routine)?
524  */
525 #define ERST_EHB		(1 << 3)
526 #define ERST_PTR_MASK		(0xf)
527 
528 /**
529  * struct xhci_run_regs
530  * @microframe_index:
531  * 		MFINDEX - current microframe number
532  *
533  * Section 5.5 Host Controller Runtime Registers:
534  * "Software should read and write these registers using only Dword (32 bit)
535  * or larger accesses"
536  */
537 struct xhci_run_regs {
538 	__le32			microframe_index;
539 	__le32			rsvd[7];
540 	struct xhci_intr_reg	ir_set[128];
541 };
542 
543 /**
544  * struct doorbell_array
545  *
546  * Bits  0 -  7: Endpoint target
547  * Bits  8 - 15: RsvdZ
548  * Bits 16 - 31: Stream ID
549  *
550  * Section 5.6
551  */
552 struct xhci_doorbell_array {
553 	__le32	doorbell[256];
554 };
555 
556 #define DB_VALUE(ep, stream)	((((ep) + 1) & 0xff) | ((stream) << 16))
557 #define DB_VALUE_HOST		0x00000000
558 
559 /**
560  * struct xhci_protocol_caps
561  * @revision:		major revision, minor revision, capability ID,
562  *			and next capability pointer.
563  * @name_string:	Four ASCII characters to say which spec this xHC
564  *			follows, typically "USB ".
565  * @port_info:		Port offset, count, and protocol-defined information.
566  */
567 struct xhci_protocol_caps {
568 	u32	revision;
569 	u32	name_string;
570 	u32	port_info;
571 };
572 
573 #define	XHCI_EXT_PORT_MAJOR(x)	(((x) >> 24) & 0xff)
574 #define	XHCI_EXT_PORT_MINOR(x)	(((x) >> 16) & 0xff)
575 #define	XHCI_EXT_PORT_PSIC(x)	(((x) >> 28) & 0x0f)
576 #define	XHCI_EXT_PORT_OFF(x)	((x) & 0xff)
577 #define	XHCI_EXT_PORT_COUNT(x)	(((x) >> 8) & 0xff)
578 
579 #define	XHCI_EXT_PORT_PSIV(x)	(((x) >> 0) & 0x0f)
580 #define	XHCI_EXT_PORT_PSIE(x)	(((x) >> 4) & 0x03)
581 #define	XHCI_EXT_PORT_PLT(x)	(((x) >> 6) & 0x03)
582 #define	XHCI_EXT_PORT_PFD(x)	(((x) >> 8) & 0x01)
583 #define	XHCI_EXT_PORT_LP(x)	(((x) >> 14) & 0x03)
584 #define	XHCI_EXT_PORT_PSIM(x)	(((x) >> 16) & 0xffff)
585 
586 #define PLT_MASK        (0x03 << 6)
587 #define PLT_SYM         (0x00 << 6)
588 #define PLT_ASYM_RX     (0x02 << 6)
589 #define PLT_ASYM_TX     (0x03 << 6)
590 
591 /**
592  * struct xhci_container_ctx
593  * @type: Type of context.  Used to calculated offsets to contained contexts.
594  * @size: Size of the context data
595  * @bytes: The raw context data given to HW
596  * @dma: dma address of the bytes
597  *
598  * Represents either a Device or Input context.  Holds a pointer to the raw
599  * memory used for the context (bytes) and dma address of it (dma).
600  */
601 struct xhci_container_ctx {
602 	unsigned type;
603 #define XHCI_CTX_TYPE_DEVICE  0x1
604 #define XHCI_CTX_TYPE_INPUT   0x2
605 
606 	int size;
607 
608 	u8 *bytes;
609 	dma_addr_t dma;
610 };
611 
612 /**
613  * struct xhci_slot_ctx
614  * @dev_info:	Route string, device speed, hub info, and last valid endpoint
615  * @dev_info2:	Max exit latency for device number, root hub port number
616  * @tt_info:	tt_info is used to construct split transaction tokens
617  * @dev_state:	slot state and device address
618  *
619  * Slot Context - section 6.2.1.1.  This assumes the HC uses 32-byte context
620  * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
621  * reserved at the end of the slot context for HC internal use.
622  */
623 struct xhci_slot_ctx {
624 	__le32	dev_info;
625 	__le32	dev_info2;
626 	__le32	tt_info;
627 	__le32	dev_state;
628 	/* offset 0x10 to 0x1f reserved for HC internal use */
629 	__le32	reserved[4];
630 };
631 
632 /* dev_info bitmasks */
633 /* Route String - 0:19 */
634 #define ROUTE_STRING_MASK	(0xfffff)
635 /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
636 #define DEV_SPEED	(0xf << 20)
637 #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
638 /* bit 24 reserved */
639 /* Is this LS/FS device connected through a HS hub? - bit 25 */
640 #define DEV_MTT		(0x1 << 25)
641 /* Set if the device is a hub - bit 26 */
642 #define DEV_HUB		(0x1 << 26)
643 /* Index of the last valid endpoint context in this device context - 27:31 */
644 #define LAST_CTX_MASK	(0x1f << 27)
645 #define LAST_CTX(p)	((p) << 27)
646 #define LAST_CTX_TO_EP_NUM(p)	(((p) >> 27) - 1)
647 #define SLOT_FLAG	(1 << 0)
648 #define EP0_FLAG	(1 << 1)
649 
650 /* dev_info2 bitmasks */
651 /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
652 #define MAX_EXIT	(0xffff)
653 /* Root hub port number that is needed to access the USB device */
654 #define ROOT_HUB_PORT(p)	(((p) & 0xff) << 16)
655 #define DEVINFO_TO_ROOT_HUB_PORT(p)	(((p) >> 16) & 0xff)
656 /* Maximum number of ports under a hub device */
657 #define XHCI_MAX_PORTS(p)	(((p) & 0xff) << 24)
658 #define DEVINFO_TO_MAX_PORTS(p)	(((p) & (0xff << 24)) >> 24)
659 
660 /* tt_info bitmasks */
661 /*
662  * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
663  * The Slot ID of the hub that isolates the high speed signaling from
664  * this low or full-speed device.  '0' if attached to root hub port.
665  */
666 #define TT_SLOT		(0xff)
667 /*
668  * The number of the downstream facing port of the high-speed hub
669  * '0' if the device is not low or full speed.
670  */
671 #define TT_PORT		(0xff << 8)
672 #define TT_THINK_TIME(p)	(((p) & 0x3) << 16)
673 #define GET_TT_THINK_TIME(p)	(((p) & (0x3 << 16)) >> 16)
674 
675 /* dev_state bitmasks */
676 /* USB device address - assigned by the HC */
677 #define DEV_ADDR_MASK	(0xff)
678 /* bits 8:26 reserved */
679 /* Slot state */
680 #define SLOT_STATE	(0x1f << 27)
681 #define GET_SLOT_STATE(p)	(((p) & (0x1f << 27)) >> 27)
682 
683 #define SLOT_STATE_DISABLED	0
684 #define SLOT_STATE_ENABLED	SLOT_STATE_DISABLED
685 #define SLOT_STATE_DEFAULT	1
686 #define SLOT_STATE_ADDRESSED	2
687 #define SLOT_STATE_CONFIGURED	3
688 
689 /**
690  * struct xhci_ep_ctx
691  * @ep_info:	endpoint state, streams, mult, and interval information.
692  * @ep_info2:	information on endpoint type, max packet size, max burst size,
693  * 		error count, and whether the HC will force an event for all
694  * 		transactions.
695  * @deq:	64-bit ring dequeue pointer address.  If the endpoint only
696  * 		defines one stream, this points to the endpoint transfer ring.
697  * 		Otherwise, it points to a stream context array, which has a
698  * 		ring pointer for each flow.
699  * @tx_info:
700  * 		Average TRB lengths for the endpoint ring and
701  * 		max payload within an Endpoint Service Interval Time (ESIT).
702  *
703  * Endpoint Context - section 6.2.1.2.  This assumes the HC uses 32-byte context
704  * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
705  * reserved at the end of the endpoint context for HC internal use.
706  */
707 struct xhci_ep_ctx {
708 	__le32	ep_info;
709 	__le32	ep_info2;
710 	__le64	deq;
711 	__le32	tx_info;
712 	/* offset 0x14 - 0x1f reserved for HC internal use */
713 	__le32	reserved[3];
714 };
715 
716 /* ep_info bitmasks */
717 /*
718  * Endpoint State - bits 0:2
719  * 0 - disabled
720  * 1 - running
721  * 2 - halted due to halt condition - ok to manipulate endpoint ring
722  * 3 - stopped
723  * 4 - TRB error
724  * 5-7 - reserved
725  */
726 #define EP_STATE_MASK		(0x7)
727 #define EP_STATE_DISABLED	0
728 #define EP_STATE_RUNNING	1
729 #define EP_STATE_HALTED		2
730 #define EP_STATE_STOPPED	3
731 #define EP_STATE_ERROR		4
732 #define GET_EP_CTX_STATE(ctx)	(le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
733 
734 /* Mult - Max number of burtst within an interval, in EP companion desc. */
735 #define EP_MULT(p)		(((p) & 0x3) << 8)
736 #define CTX_TO_EP_MULT(p)	(((p) >> 8) & 0x3)
737 /* bits 10:14 are Max Primary Streams */
738 /* bit 15 is Linear Stream Array */
739 /* Interval - period between requests to an endpoint - 125u increments. */
740 #define EP_INTERVAL(p)			(((p) & 0xff) << 16)
741 #define EP_INTERVAL_TO_UFRAMES(p)	(1 << (((p) >> 16) & 0xff))
742 #define CTX_TO_EP_INTERVAL(p)		(((p) >> 16) & 0xff)
743 #define EP_MAXPSTREAMS_MASK		(0x1f << 10)
744 #define EP_MAXPSTREAMS(p)		(((p) << 10) & EP_MAXPSTREAMS_MASK)
745 #define CTX_TO_EP_MAXPSTREAMS(p)	(((p) & EP_MAXPSTREAMS_MASK) >> 10)
746 /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
747 #define	EP_HAS_LSA		(1 << 15)
748 /* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
749 #define CTX_TO_MAX_ESIT_PAYLOAD_HI(p)	(((p) >> 24) & 0xff)
750 
751 /* ep_info2 bitmasks */
752 /*
753  * Force Event - generate transfer events for all TRBs for this endpoint
754  * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
755  */
756 #define	FORCE_EVENT	(0x1)
757 #define ERROR_COUNT(p)	(((p) & 0x3) << 1)
758 #define CTX_TO_EP_TYPE(p)	(((p) >> 3) & 0x7)
759 #define EP_TYPE(p)	((p) << 3)
760 #define ISOC_OUT_EP	1
761 #define BULK_OUT_EP	2
762 #define INT_OUT_EP	3
763 #define CTRL_EP		4
764 #define ISOC_IN_EP	5
765 #define BULK_IN_EP	6
766 #define INT_IN_EP	7
767 /* bit 6 reserved */
768 /* bit 7 is Host Initiate Disable - for disabling stream selection */
769 #define MAX_BURST(p)	(((p)&0xff) << 8)
770 #define CTX_TO_MAX_BURST(p)	(((p) >> 8) & 0xff)
771 #define MAX_PACKET(p)	(((p)&0xffff) << 16)
772 #define MAX_PACKET_MASK		(0xffff << 16)
773 #define MAX_PACKET_DECODED(p)	(((p) >> 16) & 0xffff)
774 
775 /* tx_info bitmasks */
776 #define EP_AVG_TRB_LENGTH(p)		((p) & 0xffff)
777 #define EP_MAX_ESIT_PAYLOAD_LO(p)	(((p) & 0xffff) << 16)
778 #define EP_MAX_ESIT_PAYLOAD_HI(p)	((((p) >> 16) & 0xff) << 24)
779 #define CTX_TO_MAX_ESIT_PAYLOAD(p)	(((p) >> 16) & 0xffff)
780 
781 /* deq bitmasks */
782 #define EP_CTX_CYCLE_MASK		(1 << 0)
783 #define SCTX_DEQ_MASK			(~0xfL)
784 
785 
786 /**
787  * struct xhci_input_control_context
788  * Input control context; see section 6.2.5.
789  *
790  * @drop_context:	set the bit of the endpoint context you want to disable
791  * @add_context:	set the bit of the endpoint context you want to enable
792  */
793 struct xhci_input_control_ctx {
794 	__le32	drop_flags;
795 	__le32	add_flags;
796 	__le32	rsvd2[6];
797 };
798 
799 #define	EP_IS_ADDED(ctrl_ctx, i) \
800 	(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
801 #define	EP_IS_DROPPED(ctrl_ctx, i)       \
802 	(le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
803 
804 /* Represents everything that is needed to issue a command on the command ring.
805  * It's useful to pre-allocate these for commands that cannot fail due to
806  * out-of-memory errors, like freeing streams.
807  */
808 struct xhci_command {
809 	/* Input context for changing device state */
810 	struct xhci_container_ctx	*in_ctx;
811 	u32				status;
812 	int				slot_id;
813 	/* If completion is null, no one is waiting on this command
814 	 * and the structure can be freed after the command completes.
815 	 */
816 	struct completion		*completion;
817 	union xhci_trb			*command_trb;
818 	struct list_head		cmd_list;
819 
820 	ANDROID_KABI_RESERVE(1);
821 	ANDROID_KABI_RESERVE(2);
822 };
823 
824 /* drop context bitmasks */
825 #define	DROP_EP(x)	(0x1 << x)
826 /* add context bitmasks */
827 #define	ADD_EP(x)	(0x1 << x)
828 
829 struct xhci_stream_ctx {
830 	/* 64-bit stream ring address, cycle state, and stream type */
831 	__le64	stream_ring;
832 	/* offset 0x14 - 0x1f reserved for HC internal use */
833 	__le32	reserved[2];
834 };
835 
836 /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
837 #define	SCT_FOR_CTX(p)		(((p) & 0x7) << 1)
838 /* Secondary stream array type, dequeue pointer is to a transfer ring */
839 #define	SCT_SEC_TR		0
840 /* Primary stream array type, dequeue pointer is to a transfer ring */
841 #define	SCT_PRI_TR		1
842 /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
843 #define SCT_SSA_8		2
844 #define SCT_SSA_16		3
845 #define SCT_SSA_32		4
846 #define SCT_SSA_64		5
847 #define SCT_SSA_128		6
848 #define SCT_SSA_256		7
849 
850 /* Assume no secondary streams for now */
851 struct xhci_stream_info {
852 	struct xhci_ring		**stream_rings;
853 	/* Number of streams, including stream 0 (which drivers can't use) */
854 	unsigned int			num_streams;
855 	/* The stream context array may be bigger than
856 	 * the number of streams the driver asked for
857 	 */
858 	struct xhci_stream_ctx		*stream_ctx_array;
859 	unsigned int			num_stream_ctxs;
860 	dma_addr_t			ctx_array_dma;
861 	/* For mapping physical TRB addresses to segments in stream rings */
862 	struct radix_tree_root		trb_address_map;
863 	struct xhci_command		*free_streams_command;
864 };
865 
866 #define	SMALL_STREAM_ARRAY_SIZE		256
867 #define	MEDIUM_STREAM_ARRAY_SIZE	1024
868 
869 /* Some Intel xHCI host controllers need software to keep track of the bus
870  * bandwidth.  Keep track of endpoint info here.  Each root port is allocated
871  * the full bus bandwidth.  We must also treat TTs (including each port under a
872  * multi-TT hub) as a separate bandwidth domain.  The direct memory interface
873  * (DMI) also limits the total bandwidth (across all domains) that can be used.
874  */
875 struct xhci_bw_info {
876 	/* ep_interval is zero-based */
877 	unsigned int		ep_interval;
878 	/* mult and num_packets are one-based */
879 	unsigned int		mult;
880 	unsigned int		num_packets;
881 	unsigned int		max_packet_size;
882 	unsigned int		max_esit_payload;
883 	unsigned int		type;
884 };
885 
886 /* "Block" sizes in bytes the hardware uses for different device speeds.
887  * The logic in this part of the hardware limits the number of bits the hardware
888  * can use, so must represent bandwidth in a less precise manner to mimic what
889  * the scheduler hardware computes.
890  */
891 #define	FS_BLOCK	1
892 #define	HS_BLOCK	4
893 #define	SS_BLOCK	16
894 #define	DMI_BLOCK	32
895 
896 /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
897  * with each byte transferred.  SuperSpeed devices have an initial overhead to
898  * set up bursts.  These are in blocks, see above.  LS overhead has already been
899  * translated into FS blocks.
900  */
901 #define DMI_OVERHEAD 8
902 #define DMI_OVERHEAD_BURST 4
903 #define SS_OVERHEAD 8
904 #define SS_OVERHEAD_BURST 32
905 #define HS_OVERHEAD 26
906 #define FS_OVERHEAD 20
907 #define LS_OVERHEAD 128
908 /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
909  * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
910  * of overhead associated with split transfers crossing microframe boundaries.
911  * 31 blocks is pure protocol overhead.
912  */
913 #define TT_HS_OVERHEAD (31 + 94)
914 #define TT_DMI_OVERHEAD (25 + 12)
915 
916 /* Bandwidth limits in blocks */
917 #define FS_BW_LIMIT		1285
918 #define TT_BW_LIMIT		1320
919 #define HS_BW_LIMIT		1607
920 #define SS_BW_LIMIT_IN		3906
921 #define DMI_BW_LIMIT_IN		3906
922 #define SS_BW_LIMIT_OUT		3906
923 #define DMI_BW_LIMIT_OUT	3906
924 
925 /* Percentage of bus bandwidth reserved for non-periodic transfers */
926 #define FS_BW_RESERVED		10
927 #define HS_BW_RESERVED		20
928 #define SS_BW_RESERVED		10
929 
930 struct xhci_virt_ep {
931 	struct xhci_virt_device		*vdev;	/* parent */
932 	unsigned int			ep_index;
933 	struct xhci_ring		*ring;
934 	/* Related to endpoints that are configured to use stream IDs only */
935 	struct xhci_stream_info		*stream_info;
936 	/* Temporary storage in case the configure endpoint command fails and we
937 	 * have to restore the device state to the previous state
938 	 */
939 	struct xhci_ring		*new_ring;
940 	unsigned int			ep_state;
941 #define SET_DEQ_PENDING		(1 << 0)
942 #define EP_HALTED		(1 << 1)	/* For stall handling */
943 #define EP_STOP_CMD_PENDING	(1 << 2)	/* For URB cancellation */
944 /* Transitioning the endpoint to using streams, don't enqueue URBs */
945 #define EP_GETTING_STREAMS	(1 << 3)
946 #define EP_HAS_STREAMS		(1 << 4)
947 /* Transitioning the endpoint to not using streams, don't enqueue URBs */
948 #define EP_GETTING_NO_STREAMS	(1 << 5)
949 #define EP_HARD_CLEAR_TOGGLE	(1 << 6)
950 #define EP_SOFT_CLEAR_TOGGLE	(1 << 7)
951 /* usb_hub_clear_tt_buffer is in progress */
952 #define EP_CLEARING_TT		(1 << 8)
953 	/* ----  Related to URB cancellation ---- */
954 	struct list_head	cancelled_td_list;
955 	/* Watchdog timer for stop endpoint command to cancel URBs */
956 	struct timer_list	stop_cmd_timer;
957 	struct xhci_hcd		*xhci;
958 	/* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
959 	 * command.  We'll need to update the ring's dequeue segment and dequeue
960 	 * pointer after the command completes.
961 	 */
962 	struct xhci_segment	*queued_deq_seg;
963 	union xhci_trb		*queued_deq_ptr;
964 	/*
965 	 * Sometimes the xHC can not process isochronous endpoint ring quickly
966 	 * enough, and it will miss some isoc tds on the ring and generate
967 	 * a Missed Service Error Event.
968 	 * Set skip flag when receive a Missed Service Error Event and
969 	 * process the missed tds on the endpoint ring.
970 	 */
971 	bool			skip;
972 	/* Bandwidth checking storage */
973 	struct xhci_bw_info	bw_info;
974 	struct list_head	bw_endpoint_list;
975 	/* Isoch Frame ID checking storage */
976 	int			next_frame_id;
977 	/* Use new Isoch TRB layout needed for extended TBC support */
978 	bool			use_extended_tbc;
979 };
980 
981 enum xhci_overhead_type {
982 	LS_OVERHEAD_TYPE = 0,
983 	FS_OVERHEAD_TYPE,
984 	HS_OVERHEAD_TYPE,
985 };
986 
987 struct xhci_interval_bw {
988 	unsigned int		num_packets;
989 	/* Sorted by max packet size.
990 	 * Head of the list is the greatest max packet size.
991 	 */
992 	struct list_head	endpoints;
993 	/* How many endpoints of each speed are present. */
994 	unsigned int		overhead[3];
995 };
996 
997 #define	XHCI_MAX_INTERVAL	16
998 
999 struct xhci_interval_bw_table {
1000 	unsigned int		interval0_esit_payload;
1001 	struct xhci_interval_bw	interval_bw[XHCI_MAX_INTERVAL];
1002 	/* Includes reserved bandwidth for async endpoints */
1003 	unsigned int		bw_used;
1004 	unsigned int		ss_bw_in;
1005 	unsigned int		ss_bw_out;
1006 };
1007 
1008 #define EP_CTX_PER_DEV		31
1009 
1010 struct xhci_virt_device {
1011 	int				slot_id;
1012 	struct usb_device		*udev;
1013 	/*
1014 	 * Commands to the hardware are passed an "input context" that
1015 	 * tells the hardware what to change in its data structures.
1016 	 * The hardware will return changes in an "output context" that
1017 	 * software must allocate for the hardware.  We need to keep
1018 	 * track of input and output contexts separately because
1019 	 * these commands might fail and we don't trust the hardware.
1020 	 */
1021 	struct xhci_container_ctx       *out_ctx;
1022 	/* Used for addressing devices and configuration changes */
1023 	struct xhci_container_ctx       *in_ctx;
1024 	struct xhci_virt_ep		eps[EP_CTX_PER_DEV];
1025 	u8				fake_port;
1026 	u8				real_port;
1027 	struct xhci_interval_bw_table	*bw_table;
1028 	struct xhci_tt_bw_info		*tt_info;
1029 	/*
1030 	 * flags for state tracking based on events and issued commands.
1031 	 * Software can not rely on states from output contexts because of
1032 	 * latency between events and xHC updating output context values.
1033 	 * See xhci 1.1 section 4.8.3 for more details
1034 	 */
1035 	unsigned long			flags;
1036 #define VDEV_PORT_ERROR			BIT(0) /* Port error, link inactive */
1037 
1038 	/* The current max exit latency for the enabled USB3 link states. */
1039 	u16				current_mel;
1040 	/* Used for the debugfs interfaces. */
1041 	void				*debugfs_private;
1042 };
1043 
1044 /*
1045  * For each roothub, keep track of the bandwidth information for each periodic
1046  * interval.
1047  *
1048  * If a high speed hub is attached to the roothub, each TT associated with that
1049  * hub is a separate bandwidth domain.  The interval information for the
1050  * endpoints on the devices under that TT will appear in the TT structure.
1051  */
1052 struct xhci_root_port_bw_info {
1053 	struct list_head		tts;
1054 	unsigned int			num_active_tts;
1055 	struct xhci_interval_bw_table	bw_table;
1056 };
1057 
1058 struct xhci_tt_bw_info {
1059 	struct list_head		tt_list;
1060 	int				slot_id;
1061 	int				ttport;
1062 	struct xhci_interval_bw_table	bw_table;
1063 	int				active_eps;
1064 };
1065 
1066 
1067 /**
1068  * struct xhci_device_context_array
1069  * @dev_context_ptr	array of 64-bit DMA addresses for device contexts
1070  */
1071 struct xhci_device_context_array {
1072 	/* 64-bit device addresses; we only write 32-bit addresses */
1073 	__le64			dev_context_ptrs[MAX_HC_SLOTS];
1074 	/* private xHCD pointers */
1075 	dma_addr_t	dma;
1076 };
1077 /* TODO: write function to set the 64-bit device DMA address */
1078 /*
1079  * TODO: change this to be dynamically sized at HC mem init time since the HC
1080  * might not be able to handle the maximum number of devices possible.
1081  */
1082 
1083 
1084 struct xhci_transfer_event {
1085 	/* 64-bit buffer address, or immediate data */
1086 	__le64	buffer;
1087 	__le32	transfer_len;
1088 	/* This field is interpreted differently based on the type of TRB */
1089 	__le32	flags;
1090 };
1091 
1092 /* Transfer event TRB length bit mask */
1093 /* bits 0:23 */
1094 #define	EVENT_TRB_LEN(p)		((p) & 0xffffff)
1095 
1096 /** Transfer Event bit fields **/
1097 #define	TRB_TO_EP_ID(p)	(((p) >> 16) & 0x1f)
1098 
1099 /* Completion Code - only applicable for some types of TRBs */
1100 #define	COMP_CODE_MASK		(0xff << 24)
1101 #define GET_COMP_CODE(p)	(((p) & COMP_CODE_MASK) >> 24)
1102 #define COMP_INVALID				0
1103 #define COMP_SUCCESS				1
1104 #define COMP_DATA_BUFFER_ERROR			2
1105 #define COMP_BABBLE_DETECTED_ERROR		3
1106 #define COMP_USB_TRANSACTION_ERROR		4
1107 #define COMP_TRB_ERROR				5
1108 #define COMP_STALL_ERROR			6
1109 #define COMP_RESOURCE_ERROR			7
1110 #define COMP_BANDWIDTH_ERROR			8
1111 #define COMP_NO_SLOTS_AVAILABLE_ERROR		9
1112 #define COMP_INVALID_STREAM_TYPE_ERROR		10
1113 #define COMP_SLOT_NOT_ENABLED_ERROR		11
1114 #define COMP_ENDPOINT_NOT_ENABLED_ERROR		12
1115 #define COMP_SHORT_PACKET			13
1116 #define COMP_RING_UNDERRUN			14
1117 #define COMP_RING_OVERRUN			15
1118 #define COMP_VF_EVENT_RING_FULL_ERROR		16
1119 #define COMP_PARAMETER_ERROR			17
1120 #define COMP_BANDWIDTH_OVERRUN_ERROR		18
1121 #define COMP_CONTEXT_STATE_ERROR		19
1122 #define COMP_NO_PING_RESPONSE_ERROR		20
1123 #define COMP_EVENT_RING_FULL_ERROR		21
1124 #define COMP_INCOMPATIBLE_DEVICE_ERROR		22
1125 #define COMP_MISSED_SERVICE_ERROR		23
1126 #define COMP_COMMAND_RING_STOPPED		24
1127 #define COMP_COMMAND_ABORTED			25
1128 #define COMP_STOPPED				26
1129 #define COMP_STOPPED_LENGTH_INVALID		27
1130 #define COMP_STOPPED_SHORT_PACKET		28
1131 #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR	29
1132 #define COMP_ISOCH_BUFFER_OVERRUN		31
1133 #define COMP_EVENT_LOST_ERROR			32
1134 #define COMP_UNDEFINED_ERROR			33
1135 #define COMP_INVALID_STREAM_ID_ERROR		34
1136 #define COMP_SECONDARY_BANDWIDTH_ERROR		35
1137 #define COMP_SPLIT_TRANSACTION_ERROR		36
1138 
xhci_trb_comp_code_string(u8 status)1139 static inline const char *xhci_trb_comp_code_string(u8 status)
1140 {
1141 	switch (status) {
1142 	case COMP_INVALID:
1143 		return "Invalid";
1144 	case COMP_SUCCESS:
1145 		return "Success";
1146 	case COMP_DATA_BUFFER_ERROR:
1147 		return "Data Buffer Error";
1148 	case COMP_BABBLE_DETECTED_ERROR:
1149 		return "Babble Detected";
1150 	case COMP_USB_TRANSACTION_ERROR:
1151 		return "USB Transaction Error";
1152 	case COMP_TRB_ERROR:
1153 		return "TRB Error";
1154 	case COMP_STALL_ERROR:
1155 		return "Stall Error";
1156 	case COMP_RESOURCE_ERROR:
1157 		return "Resource Error";
1158 	case COMP_BANDWIDTH_ERROR:
1159 		return "Bandwidth Error";
1160 	case COMP_NO_SLOTS_AVAILABLE_ERROR:
1161 		return "No Slots Available Error";
1162 	case COMP_INVALID_STREAM_TYPE_ERROR:
1163 		return "Invalid Stream Type Error";
1164 	case COMP_SLOT_NOT_ENABLED_ERROR:
1165 		return "Slot Not Enabled Error";
1166 	case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1167 		return "Endpoint Not Enabled Error";
1168 	case COMP_SHORT_PACKET:
1169 		return "Short Packet";
1170 	case COMP_RING_UNDERRUN:
1171 		return "Ring Underrun";
1172 	case COMP_RING_OVERRUN:
1173 		return "Ring Overrun";
1174 	case COMP_VF_EVENT_RING_FULL_ERROR:
1175 		return "VF Event Ring Full Error";
1176 	case COMP_PARAMETER_ERROR:
1177 		return "Parameter Error";
1178 	case COMP_BANDWIDTH_OVERRUN_ERROR:
1179 		return "Bandwidth Overrun Error";
1180 	case COMP_CONTEXT_STATE_ERROR:
1181 		return "Context State Error";
1182 	case COMP_NO_PING_RESPONSE_ERROR:
1183 		return "No Ping Response Error";
1184 	case COMP_EVENT_RING_FULL_ERROR:
1185 		return "Event Ring Full Error";
1186 	case COMP_INCOMPATIBLE_DEVICE_ERROR:
1187 		return "Incompatible Device Error";
1188 	case COMP_MISSED_SERVICE_ERROR:
1189 		return "Missed Service Error";
1190 	case COMP_COMMAND_RING_STOPPED:
1191 		return "Command Ring Stopped";
1192 	case COMP_COMMAND_ABORTED:
1193 		return "Command Aborted";
1194 	case COMP_STOPPED:
1195 		return "Stopped";
1196 	case COMP_STOPPED_LENGTH_INVALID:
1197 		return "Stopped - Length Invalid";
1198 	case COMP_STOPPED_SHORT_PACKET:
1199 		return "Stopped - Short Packet";
1200 	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1201 		return "Max Exit Latency Too Large Error";
1202 	case COMP_ISOCH_BUFFER_OVERRUN:
1203 		return "Isoch Buffer Overrun";
1204 	case COMP_EVENT_LOST_ERROR:
1205 		return "Event Lost Error";
1206 	case COMP_UNDEFINED_ERROR:
1207 		return "Undefined Error";
1208 	case COMP_INVALID_STREAM_ID_ERROR:
1209 		return "Invalid Stream ID Error";
1210 	case COMP_SECONDARY_BANDWIDTH_ERROR:
1211 		return "Secondary Bandwidth Error";
1212 	case COMP_SPLIT_TRANSACTION_ERROR:
1213 		return "Split Transaction Error";
1214 	default:
1215 		return "Unknown!!";
1216 	}
1217 }
1218 
1219 struct xhci_link_trb {
1220 	/* 64-bit segment pointer*/
1221 	__le64 segment_ptr;
1222 	__le32 intr_target;
1223 	__le32 control;
1224 };
1225 
1226 /* control bitfields */
1227 #define LINK_TOGGLE	(0x1<<1)
1228 
1229 /* Command completion event TRB */
1230 struct xhci_event_cmd {
1231 	/* Pointer to command TRB, or the value passed by the event data trb */
1232 	__le64 cmd_trb;
1233 	__le32 status;
1234 	__le32 flags;
1235 };
1236 
1237 /* flags bitmasks */
1238 
1239 /* Address device - disable SetAddress */
1240 #define TRB_BSR		(1<<9)
1241 
1242 /* Configure Endpoint - Deconfigure */
1243 #define TRB_DC		(1<<9)
1244 
1245 /* Stop Ring - Transfer State Preserve */
1246 #define TRB_TSP		(1<<9)
1247 
1248 enum xhci_ep_reset_type {
1249 	EP_HARD_RESET,
1250 	EP_SOFT_RESET,
1251 };
1252 
1253 /* Force Event */
1254 #define TRB_TO_VF_INTR_TARGET(p)	(((p) & (0x3ff << 22)) >> 22)
1255 #define TRB_TO_VF_ID(p)			(((p) & (0xff << 16)) >> 16)
1256 
1257 /* Set Latency Tolerance Value */
1258 #define TRB_TO_BELT(p)			(((p) & (0xfff << 16)) >> 16)
1259 
1260 /* Get Port Bandwidth */
1261 #define TRB_TO_DEV_SPEED(p)		(((p) & (0xf << 16)) >> 16)
1262 
1263 /* Force Header */
1264 #define TRB_TO_PACKET_TYPE(p)		((p) & 0x1f)
1265 #define TRB_TO_ROOTHUB_PORT(p)		(((p) & (0xff << 24)) >> 24)
1266 
1267 enum xhci_setup_dev {
1268 	SETUP_CONTEXT_ONLY,
1269 	SETUP_CONTEXT_ADDRESS,
1270 };
1271 
1272 /* bits 16:23 are the virtual function ID */
1273 /* bits 24:31 are the slot ID */
1274 #define TRB_TO_SLOT_ID(p)	(((p) & (0xff<<24)) >> 24)
1275 #define SLOT_ID_FOR_TRB(p)	(((p) & 0xff) << 24)
1276 
1277 /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1278 #define TRB_TO_EP_INDEX(p)		((((p) & (0x1f << 16)) >> 16) - 1)
1279 #define	EP_ID_FOR_TRB(p)		((((p) + 1) & 0x1f) << 16)
1280 
1281 #define SUSPEND_PORT_FOR_TRB(p)		(((p) & 1) << 23)
1282 #define TRB_TO_SUSPEND_PORT(p)		(((p) & (1 << 23)) >> 23)
1283 #define LAST_EP_INDEX			30
1284 
1285 /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1286 #define TRB_TO_STREAM_ID(p)		((((p) & (0xffff << 16)) >> 16))
1287 #define STREAM_ID_FOR_TRB(p)		((((p)) & 0xffff) << 16)
1288 #define SCT_FOR_TRB(p)			(((p) << 1) & 0x7)
1289 
1290 /* Link TRB specific fields */
1291 #define TRB_TC			(1<<1)
1292 
1293 /* Port Status Change Event TRB fields */
1294 /* Port ID - bits 31:24 */
1295 #define GET_PORT_ID(p)		(((p) & (0xff << 24)) >> 24)
1296 
1297 #define EVENT_DATA		(1 << 2)
1298 
1299 /* Normal TRB fields */
1300 /* transfer_len bitmasks - bits 0:16 */
1301 #define	TRB_LEN(p)		((p) & 0x1ffff)
1302 /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1303 #define TRB_TD_SIZE(p)          (min((p), (u32)31) << 17)
1304 #define GET_TD_SIZE(p)		(((p) & 0x3e0000) >> 17)
1305 /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1306 #define TRB_TD_SIZE_TBC(p)      (min((p), (u32)31) << 17)
1307 /* Interrupter Target - which MSI-X vector to target the completion event at */
1308 #define TRB_INTR_TARGET(p)	(((p) & 0x3ff) << 22)
1309 #define GET_INTR_TARGET(p)	(((p) >> 22) & 0x3ff)
1310 /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1311 #define TRB_TBC(p)		(((p) & 0x3) << 7)
1312 #define TRB_TLBPC(p)		(((p) & 0xf) << 16)
1313 
1314 /* Cycle bit - indicates TRB ownership by HC or HCD */
1315 #define TRB_CYCLE		(1<<0)
1316 /*
1317  * Force next event data TRB to be evaluated before task switch.
1318  * Used to pass OS data back after a TD completes.
1319  */
1320 #define TRB_ENT			(1<<1)
1321 /* Interrupt on short packet */
1322 #define TRB_ISP			(1<<2)
1323 /* Set PCIe no snoop attribute */
1324 #define TRB_NO_SNOOP		(1<<3)
1325 /* Chain multiple TRBs into a TD */
1326 #define TRB_CHAIN		(1<<4)
1327 /* Interrupt on completion */
1328 #define TRB_IOC			(1<<5)
1329 /* The buffer pointer contains immediate data */
1330 #define TRB_IDT			(1<<6)
1331 /* TDs smaller than this might use IDT */
1332 #define TRB_IDT_MAX_SIZE	8
1333 
1334 /* Block Event Interrupt */
1335 #define	TRB_BEI			(1<<9)
1336 
1337 /* Control transfer TRB specific fields */
1338 #define TRB_DIR_IN		(1<<16)
1339 #define	TRB_TX_TYPE(p)		((p) << 16)
1340 #define	TRB_DATA_OUT		2
1341 #define	TRB_DATA_IN		3
1342 
1343 /* Isochronous TRB specific fields */
1344 #define TRB_SIA			(1<<31)
1345 #define TRB_FRAME_ID(p)		(((p) & 0x7ff) << 20)
1346 
1347 /* TRB cache size for xHC with TRB cache */
1348 #define TRB_CACHE_SIZE_HS	8
1349 #define TRB_CACHE_SIZE_SS	16
1350 
1351 struct xhci_generic_trb {
1352 	__le32 field[4];
1353 };
1354 
1355 union xhci_trb {
1356 	struct xhci_link_trb		link;
1357 	struct xhci_transfer_event	trans_event;
1358 	struct xhci_event_cmd		event_cmd;
1359 	struct xhci_generic_trb		generic;
1360 };
1361 
1362 /* TRB bit mask */
1363 #define	TRB_TYPE_BITMASK	(0xfc00)
1364 #define TRB_TYPE(p)		((p) << 10)
1365 #define TRB_FIELD_TO_TYPE(p)	(((p) & TRB_TYPE_BITMASK) >> 10)
1366 /* TRB type IDs */
1367 /* bulk, interrupt, isoc scatter/gather, and control data stage */
1368 #define TRB_NORMAL		1
1369 /* setup stage for control transfers */
1370 #define TRB_SETUP		2
1371 /* data stage for control transfers */
1372 #define TRB_DATA		3
1373 /* status stage for control transfers */
1374 #define TRB_STATUS		4
1375 /* isoc transfers */
1376 #define TRB_ISOC		5
1377 /* TRB for linking ring segments */
1378 #define TRB_LINK		6
1379 #define TRB_EVENT_DATA		7
1380 /* Transfer Ring No-op (not for the command ring) */
1381 #define TRB_TR_NOOP		8
1382 /* Command TRBs */
1383 /* Enable Slot Command */
1384 #define TRB_ENABLE_SLOT		9
1385 /* Disable Slot Command */
1386 #define TRB_DISABLE_SLOT	10
1387 /* Address Device Command */
1388 #define TRB_ADDR_DEV		11
1389 /* Configure Endpoint Command */
1390 #define TRB_CONFIG_EP		12
1391 /* Evaluate Context Command */
1392 #define TRB_EVAL_CONTEXT	13
1393 /* Reset Endpoint Command */
1394 #define TRB_RESET_EP		14
1395 /* Stop Transfer Ring Command */
1396 #define TRB_STOP_RING		15
1397 /* Set Transfer Ring Dequeue Pointer Command */
1398 #define TRB_SET_DEQ		16
1399 /* Reset Device Command */
1400 #define TRB_RESET_DEV		17
1401 /* Force Event Command (opt) */
1402 #define TRB_FORCE_EVENT		18
1403 /* Negotiate Bandwidth Command (opt) */
1404 #define TRB_NEG_BANDWIDTH	19
1405 /* Set Latency Tolerance Value Command (opt) */
1406 #define TRB_SET_LT		20
1407 /* Get port bandwidth Command */
1408 #define TRB_GET_BW		21
1409 /* Force Header Command - generate a transaction or link management packet */
1410 #define TRB_FORCE_HEADER	22
1411 /* No-op Command - not for transfer rings */
1412 #define TRB_CMD_NOOP		23
1413 /* TRB IDs 24-31 reserved */
1414 /* Event TRBS */
1415 /* Transfer Event */
1416 #define TRB_TRANSFER		32
1417 /* Command Completion Event */
1418 #define TRB_COMPLETION		33
1419 /* Port Status Change Event */
1420 #define TRB_PORT_STATUS		34
1421 /* Bandwidth Request Event (opt) */
1422 #define TRB_BANDWIDTH_EVENT	35
1423 /* Doorbell Event (opt) */
1424 #define TRB_DOORBELL		36
1425 /* Host Controller Event */
1426 #define TRB_HC_EVENT		37
1427 /* Device Notification Event - device sent function wake notification */
1428 #define TRB_DEV_NOTE		38
1429 /* MFINDEX Wrap Event - microframe counter wrapped */
1430 #define TRB_MFINDEX_WRAP	39
1431 /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1432 #define TRB_VENDOR_DEFINED_LOW	48
1433 /* Nec vendor-specific command completion event. */
1434 #define	TRB_NEC_CMD_COMP	48
1435 /* Get NEC firmware revision. */
1436 #define	TRB_NEC_GET_FW		49
1437 
xhci_trb_type_string(u8 type)1438 static inline const char *xhci_trb_type_string(u8 type)
1439 {
1440 	switch (type) {
1441 	case TRB_NORMAL:
1442 		return "Normal";
1443 	case TRB_SETUP:
1444 		return "Setup Stage";
1445 	case TRB_DATA:
1446 		return "Data Stage";
1447 	case TRB_STATUS:
1448 		return "Status Stage";
1449 	case TRB_ISOC:
1450 		return "Isoch";
1451 	case TRB_LINK:
1452 		return "Link";
1453 	case TRB_EVENT_DATA:
1454 		return "Event Data";
1455 	case TRB_TR_NOOP:
1456 		return "No-Op";
1457 	case TRB_ENABLE_SLOT:
1458 		return "Enable Slot Command";
1459 	case TRB_DISABLE_SLOT:
1460 		return "Disable Slot Command";
1461 	case TRB_ADDR_DEV:
1462 		return "Address Device Command";
1463 	case TRB_CONFIG_EP:
1464 		return "Configure Endpoint Command";
1465 	case TRB_EVAL_CONTEXT:
1466 		return "Evaluate Context Command";
1467 	case TRB_RESET_EP:
1468 		return "Reset Endpoint Command";
1469 	case TRB_STOP_RING:
1470 		return "Stop Ring Command";
1471 	case TRB_SET_DEQ:
1472 		return "Set TR Dequeue Pointer Command";
1473 	case TRB_RESET_DEV:
1474 		return "Reset Device Command";
1475 	case TRB_FORCE_EVENT:
1476 		return "Force Event Command";
1477 	case TRB_NEG_BANDWIDTH:
1478 		return "Negotiate Bandwidth Command";
1479 	case TRB_SET_LT:
1480 		return "Set Latency Tolerance Value Command";
1481 	case TRB_GET_BW:
1482 		return "Get Port Bandwidth Command";
1483 	case TRB_FORCE_HEADER:
1484 		return "Force Header Command";
1485 	case TRB_CMD_NOOP:
1486 		return "No-Op Command";
1487 	case TRB_TRANSFER:
1488 		return "Transfer Event";
1489 	case TRB_COMPLETION:
1490 		return "Command Completion Event";
1491 	case TRB_PORT_STATUS:
1492 		return "Port Status Change Event";
1493 	case TRB_BANDWIDTH_EVENT:
1494 		return "Bandwidth Request Event";
1495 	case TRB_DOORBELL:
1496 		return "Doorbell Event";
1497 	case TRB_HC_EVENT:
1498 		return "Host Controller Event";
1499 	case TRB_DEV_NOTE:
1500 		return "Device Notification Event";
1501 	case TRB_MFINDEX_WRAP:
1502 		return "MFINDEX Wrap Event";
1503 	case TRB_NEC_CMD_COMP:
1504 		return "NEC Command Completion Event";
1505 	case TRB_NEC_GET_FW:
1506 		return "NET Get Firmware Revision Command";
1507 	default:
1508 		return "UNKNOWN";
1509 	}
1510 }
1511 
1512 #define TRB_TYPE_LINK(x)	(((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1513 /* Above, but for __le32 types -- can avoid work by swapping constants: */
1514 #define TRB_TYPE_LINK_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1515 				 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1516 #define TRB_TYPE_NOOP_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1517 				 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1518 
1519 #define NEC_FW_MINOR(p)		(((p) >> 0) & 0xff)
1520 #define NEC_FW_MAJOR(p)		(((p) >> 8) & 0xff)
1521 
1522 /*
1523  * TRBS_PER_SEGMENT must be a multiple of 4,
1524  * since the command ring is 64-byte aligned.
1525  * It must also be greater than 16.
1526  */
1527 #define TRBS_PER_SEGMENT	256
1528 /* Allow two commands + a link TRB, along with any reserved command TRBs */
1529 #define MAX_RSVD_CMD_TRBS	(TRBS_PER_SEGMENT - 3)
1530 #define TRB_SEGMENT_SIZE	(TRBS_PER_SEGMENT*16)
1531 #define TRB_SEGMENT_SHIFT	(ilog2(TRB_SEGMENT_SIZE))
1532 /* TRB buffer pointers can't cross 64KB boundaries */
1533 #define TRB_MAX_BUFF_SHIFT		16
1534 #define TRB_MAX_BUFF_SIZE	(1 << TRB_MAX_BUFF_SHIFT)
1535 /* How much data is left before the 64KB boundary? */
1536 #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr)	(TRB_MAX_BUFF_SIZE - \
1537 					(addr & (TRB_MAX_BUFF_SIZE - 1)))
1538 #define MAX_SOFT_RETRY		3
1539 /*
1540  * Limits of consecutive isoc trbs that can Block Event Interrupt (BEI) if
1541  * XHCI_AVOID_BEI quirk is in use.
1542  */
1543 #define AVOID_BEI_INTERVAL_MIN	8
1544 #define AVOID_BEI_INTERVAL_MAX	32
1545 
1546 struct xhci_segment {
1547 	union xhci_trb		*trbs;
1548 	/* private to HCD */
1549 	struct xhci_segment	*next;
1550 	dma_addr_t		dma;
1551 	/* Max packet sized bounce buffer for td-fragmant alignment */
1552 	dma_addr_t		bounce_dma;
1553 	void			*bounce_buf;
1554 	unsigned int		bounce_offs;
1555 	unsigned int		bounce_len;
1556 
1557 	ANDROID_KABI_RESERVE(1);
1558 };
1559 
1560 enum xhci_cancelled_td_status {
1561 	TD_DIRTY = 0,
1562 	TD_HALTED,
1563 	TD_CLEARING_CACHE,
1564 	TD_CLEARED,
1565 };
1566 
1567 struct xhci_td {
1568 	struct list_head	td_list;
1569 	struct list_head	cancelled_td_list;
1570 	int			status;
1571 	enum xhci_cancelled_td_status	cancel_status;
1572 	struct urb		*urb;
1573 	struct xhci_segment	*start_seg;
1574 	union xhci_trb		*first_trb;
1575 	union xhci_trb		*last_trb;
1576 	struct xhci_segment	*last_trb_seg;
1577 	struct xhci_segment	*bounce_seg;
1578 	/* actual_length of the URB has already been set */
1579 	bool			urb_length_set;
1580 	unsigned int		num_trbs;
1581 };
1582 
1583 /* xHCI command default timeout value */
1584 #define XHCI_CMD_DEFAULT_TIMEOUT	(5 * HZ)
1585 
1586 /* command descriptor */
1587 struct xhci_cd {
1588 	struct xhci_command	*command;
1589 	union xhci_trb		*cmd_trb;
1590 };
1591 
1592 enum xhci_ring_type {
1593 	TYPE_CTRL = 0,
1594 	TYPE_ISOC,
1595 	TYPE_BULK,
1596 	TYPE_INTR,
1597 	TYPE_STREAM,
1598 	TYPE_COMMAND,
1599 	TYPE_EVENT,
1600 };
1601 
xhci_ring_type_string(enum xhci_ring_type type)1602 static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1603 {
1604 	switch (type) {
1605 	case TYPE_CTRL:
1606 		return "CTRL";
1607 	case TYPE_ISOC:
1608 		return "ISOC";
1609 	case TYPE_BULK:
1610 		return "BULK";
1611 	case TYPE_INTR:
1612 		return "INTR";
1613 	case TYPE_STREAM:
1614 		return "STREAM";
1615 	case TYPE_COMMAND:
1616 		return "CMD";
1617 	case TYPE_EVENT:
1618 		return "EVENT";
1619 	}
1620 
1621 	return "UNKNOWN";
1622 }
1623 
1624 struct xhci_ring {
1625 	struct xhci_segment	*first_seg;
1626 	struct xhci_segment	*last_seg;
1627 	union  xhci_trb		*enqueue;
1628 	struct xhci_segment	*enq_seg;
1629 	union  xhci_trb		*dequeue;
1630 	struct xhci_segment	*deq_seg;
1631 	struct list_head	td_list;
1632 	/*
1633 	 * Write the cycle state into the TRB cycle field to give ownership of
1634 	 * the TRB to the host controller (if we are the producer), or to check
1635 	 * if we own the TRB (if we are the consumer).  See section 4.9.1.
1636 	 */
1637 	u32			cycle_state;
1638 	unsigned int            err_count;
1639 	unsigned int		stream_id;
1640 	unsigned int		num_segs;
1641 	unsigned int		num_trbs_free;
1642 	unsigned int		num_trbs_free_temp;
1643 	unsigned int		bounce_buf_len;
1644 	enum xhci_ring_type	type;
1645 	bool			last_td_was_short;
1646 	struct radix_tree_root	*trb_address_map;
1647 
1648 	ANDROID_KABI_RESERVE(1);
1649 	ANDROID_KABI_RESERVE(2);
1650 };
1651 
1652 struct xhci_erst_entry {
1653 	/* 64-bit event ring segment address */
1654 	__le64	seg_addr;
1655 	__le32	seg_size;
1656 	/* Set to zero */
1657 	__le32	rsvd;
1658 };
1659 
1660 struct xhci_erst {
1661 	struct xhci_erst_entry	*entries;
1662 	unsigned int		num_entries;
1663 	/* xhci->event_ring keeps track of segment dma addresses */
1664 	dma_addr_t		erst_dma_addr;
1665 	/* Num entries the ERST can contain */
1666 	unsigned int		erst_size;
1667 
1668 	ANDROID_KABI_RESERVE(1);
1669 };
1670 
1671 struct xhci_scratchpad {
1672 	u64 *sp_array;
1673 	dma_addr_t sp_dma;
1674 	void **sp_buffers;
1675 };
1676 
1677 struct urb_priv {
1678 	int	num_tds;
1679 	int	num_tds_done;
1680 	struct	xhci_td	td[];
1681 };
1682 
1683 /*
1684  * Each segment table entry is 4*32bits long.  1K seems like an ok size:
1685  * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1686  * meaning 64 ring segments.
1687  * Initial allocated size of the ERST, in number of entries */
1688 #define	ERST_NUM_SEGS	1
1689 /* Poll every 60 seconds */
1690 #define	POLL_TIMEOUT	60
1691 /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1692 #define XHCI_STOP_EP_CMD_TIMEOUT	5
1693 /* XXX: Make these module parameters */
1694 
1695 struct s3_save {
1696 	u32	command;
1697 	u32	dev_nt;
1698 	u64	dcbaa_ptr;
1699 	u32	config_reg;
1700 	u32	irq_pending;
1701 	u32	irq_control;
1702 	u32	erst_size;
1703 	u64	erst_base;
1704 	u64	erst_dequeue;
1705 };
1706 
1707 /* Use for lpm */
1708 struct dev_info {
1709 	u32			dev_id;
1710 	struct	list_head	list;
1711 };
1712 
1713 struct xhci_bus_state {
1714 	unsigned long		bus_suspended;
1715 	unsigned long		next_statechange;
1716 
1717 	/* Port suspend arrays are indexed by the portnum of the fake roothub */
1718 	/* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1719 	u32			port_c_suspend;
1720 	u32			suspended_ports;
1721 	u32			port_remote_wakeup;
1722 	unsigned long		resume_done[USB_MAXCHILDREN];
1723 	/* which ports have started to resume */
1724 	unsigned long		resuming_ports;
1725 	/* Which ports are waiting on RExit to U0 transition. */
1726 	unsigned long		rexit_ports;
1727 	struct completion	rexit_done[USB_MAXCHILDREN];
1728 	struct completion	u3exit_done[USB_MAXCHILDREN];
1729 };
1730 
1731 
1732 /*
1733  * It can take up to 20 ms to transition from RExit to U0 on the
1734  * Intel Lynx Point LP xHCI host.
1735  */
1736 #define	XHCI_MAX_REXIT_TIMEOUT_MS	20
1737 struct xhci_port_cap {
1738 	u32			*psi;	/* array of protocol speed ID entries */
1739 	u8			psi_count;
1740 	u8			psi_uid_count;
1741 	u8			maj_rev;
1742 	u8			min_rev;
1743 };
1744 
1745 struct xhci_port {
1746 	__le32 __iomem		*addr;
1747 	int			hw_portnum;
1748 	int			hcd_portnum;
1749 	struct xhci_hub		*rhub;
1750 	struct xhci_port_cap	*port_cap;
1751 };
1752 
1753 struct xhci_hub {
1754 	struct xhci_port	**ports;
1755 	unsigned int		num_ports;
1756 	struct usb_hcd		*hcd;
1757 	/* keep track of bus suspend info */
1758 	struct xhci_bus_state   bus_state;
1759 	/* supported prococol extended capabiliy values */
1760 	u8			maj_rev;
1761 	u8			min_rev;
1762 };
1763 
1764 /* There is one xhci_hcd structure per controller */
1765 struct xhci_hcd {
1766 	struct usb_hcd *main_hcd;
1767 	struct usb_hcd *shared_hcd;
1768 	/* glue to PCI and HCD framework */
1769 	struct xhci_cap_regs __iomem *cap_regs;
1770 	struct xhci_op_regs __iomem *op_regs;
1771 	struct xhci_run_regs __iomem *run_regs;
1772 	struct xhci_doorbell_array __iomem *dba;
1773 	/* Our HCD's current interrupter register set */
1774 	struct	xhci_intr_reg __iomem *ir_set;
1775 
1776 	/* Cached register copies of read-only HC data */
1777 	__u32		hcs_params1;
1778 	__u32		hcs_params2;
1779 	__u32		hcs_params3;
1780 	__u32		hcc_params;
1781 	__u32		hcc_params2;
1782 
1783 	spinlock_t	lock;
1784 
1785 	/* packed release number */
1786 	u8		sbrn;
1787 	u16		hci_version;
1788 	u8		max_slots;
1789 	u8		max_interrupters;
1790 	u8		max_ports;
1791 	u8		isoc_threshold;
1792 	/* imod_interval in ns (I * 250ns) */
1793 	u32		imod_interval;
1794 	u32		isoc_bei_interval;
1795 	int		event_ring_max;
1796 	/* 4KB min, 128MB max */
1797 	int		page_size;
1798 	/* Valid values are 12 to 20, inclusive */
1799 	int		page_shift;
1800 	/* msi-x vectors */
1801 	int		msix_count;
1802 	/* optional clocks */
1803 	struct clk		*clk;
1804 	struct clk		*reg_clk;
1805 	/* optional reset controller */
1806 	struct reset_control *reset;
1807 	/* data structures */
1808 	struct xhci_device_context_array *dcbaa;
1809 	struct xhci_ring	*cmd_ring;
1810 	unsigned int            cmd_ring_state;
1811 #define CMD_RING_STATE_RUNNING         (1 << 0)
1812 #define CMD_RING_STATE_ABORTED         (1 << 1)
1813 #define CMD_RING_STATE_STOPPED         (1 << 2)
1814 	struct list_head        cmd_list;
1815 	unsigned int		cmd_ring_reserved_trbs;
1816 	struct delayed_work	cmd_timer;
1817 	struct completion	cmd_ring_stop_completion;
1818 	struct xhci_command	*current_cmd;
1819 	struct xhci_ring	*event_ring;
1820 	struct xhci_erst	erst;
1821 	/* Scratchpad */
1822 	struct xhci_scratchpad  *scratchpad;
1823 	/* Store LPM test failed devices' information */
1824 	struct list_head	lpm_failed_devs;
1825 
1826 	/* slot enabling and address device helpers */
1827 	/* these are not thread safe so use mutex */
1828 	struct mutex mutex;
1829 	/* For USB 3.0 LPM enable/disable. */
1830 	struct xhci_command		*lpm_command;
1831 	/* Internal mirror of the HW's dcbaa */
1832 	struct xhci_virt_device	*devs[MAX_HC_SLOTS];
1833 	/* For keeping track of bandwidth domains per roothub. */
1834 	struct xhci_root_port_bw_info	*rh_bw;
1835 
1836 	/* DMA pools */
1837 	struct dma_pool	*device_pool;
1838 	struct dma_pool	*segment_pool;
1839 	struct dma_pool	*small_streams_pool;
1840 	struct dma_pool	*medium_streams_pool;
1841 
1842 	/* Host controller watchdog timer structures */
1843 	unsigned int		xhc_state;
1844 
1845 	u32			command;
1846 	struct s3_save		s3;
1847 /* Host controller is dying - not responding to commands. "I'm not dead yet!"
1848  *
1849  * xHC interrupts have been disabled and a watchdog timer will (or has already)
1850  * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code.  Any code
1851  * that sees this status (other than the timer that set it) should stop touching
1852  * hardware immediately.  Interrupt handlers should return immediately when
1853  * they see this status (any time they drop and re-acquire xhci->lock).
1854  * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1855  * putting the TD on the canceled list, etc.
1856  *
1857  * There are no reports of xHCI host controllers that display this issue.
1858  */
1859 #define XHCI_STATE_DYING	(1 << 0)
1860 #define XHCI_STATE_HALTED	(1 << 1)
1861 #define XHCI_STATE_REMOVING	(1 << 2)
1862 	unsigned long long	quirks;
1863 #define	XHCI_LINK_TRB_QUIRK	BIT_ULL(0)
1864 #define XHCI_RESET_EP_QUIRK	BIT_ULL(1)
1865 #define XHCI_NEC_HOST		BIT_ULL(2)
1866 #define XHCI_AMD_PLL_FIX	BIT_ULL(3)
1867 #define XHCI_SPURIOUS_SUCCESS	BIT_ULL(4)
1868 /*
1869  * Certain Intel host controllers have a limit to the number of endpoint
1870  * contexts they can handle.  Ideally, they would signal that they can't handle
1871  * anymore endpoint contexts by returning a Resource Error for the Configure
1872  * Endpoint command, but they don't.  Instead they expect software to keep track
1873  * of the number of active endpoints for them, across configure endpoint
1874  * commands, reset device commands, disable slot commands, and address device
1875  * commands.
1876  */
1877 #define XHCI_EP_LIMIT_QUIRK	BIT_ULL(5)
1878 #define XHCI_BROKEN_MSI		BIT_ULL(6)
1879 #define XHCI_RESET_ON_RESUME	BIT_ULL(7)
1880 #define	XHCI_SW_BW_CHECKING	BIT_ULL(8)
1881 #define XHCI_AMD_0x96_HOST	BIT_ULL(9)
1882 #define XHCI_TRUST_TX_LENGTH	BIT_ULL(10)
1883 #define XHCI_LPM_SUPPORT	BIT_ULL(11)
1884 #define XHCI_INTEL_HOST		BIT_ULL(12)
1885 #define XHCI_SPURIOUS_REBOOT	BIT_ULL(13)
1886 #define XHCI_COMP_MODE_QUIRK	BIT_ULL(14)
1887 #define XHCI_AVOID_BEI		BIT_ULL(15)
1888 #define XHCI_PLAT		BIT_ULL(16)
1889 #define XHCI_SLOW_SUSPEND	BIT_ULL(17)
1890 #define XHCI_SPURIOUS_WAKEUP	BIT_ULL(18)
1891 /* For controllers with a broken beyond repair streams implementation */
1892 #define XHCI_BROKEN_STREAMS	BIT_ULL(19)
1893 #define XHCI_PME_STUCK_QUIRK	BIT_ULL(20)
1894 #define XHCI_MTK_HOST		BIT_ULL(21)
1895 #define XHCI_SSIC_PORT_UNUSED	BIT_ULL(22)
1896 #define XHCI_NO_64BIT_SUPPORT	BIT_ULL(23)
1897 #define XHCI_MISSING_CAS	BIT_ULL(24)
1898 /* For controller with a broken Port Disable implementation */
1899 #define XHCI_BROKEN_PORT_PED	BIT_ULL(25)
1900 #define XHCI_LIMIT_ENDPOINT_INTERVAL_7	BIT_ULL(26)
1901 #define XHCI_U2_DISABLE_WAKE	BIT_ULL(27)
1902 #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL	BIT_ULL(28)
1903 #define XHCI_HW_LPM_DISABLE	BIT_ULL(29)
1904 #define XHCI_SUSPEND_DELAY	BIT_ULL(30)
1905 #define XHCI_INTEL_USB_ROLE_SW	BIT_ULL(31)
1906 #define XHCI_ZERO_64B_REGS	BIT_ULL(32)
1907 #define XHCI_DEFAULT_PM_RUNTIME_ALLOW	BIT_ULL(33)
1908 #define XHCI_RESET_PLL_ON_DISCONNECT	BIT_ULL(34)
1909 #define XHCI_SNPS_BROKEN_SUSPEND    BIT_ULL(35)
1910 #define XHCI_RENESAS_FW_QUIRK	BIT_ULL(36)
1911 #define XHCI_SKIP_PHY_INIT	BIT_ULL(37)
1912 #define XHCI_DISABLE_SPARSE	BIT_ULL(38)
1913 #define XHCI_SG_TRB_CACHE_SIZE_QUIRK	BIT_ULL(39)
1914 #define XHCI_NO_SOFT_RETRY	BIT_ULL(40)
1915 #define XHCI_BROKEN_D3COLD_S2I	BIT_ULL(41)
1916 #define XHCI_EP_CTX_BROKEN_DCS	BIT_ULL(42)
1917 #define XHCI_SUSPEND_RESUME_CLKS	BIT_ULL(43)
1918 #define XHCI_RESET_TO_DEFAULT	BIT_ULL(44)
1919 #define XHCI_ZHAOXIN_TRB_FETCH	BIT_ULL(45)
1920 #define XHCI_ZHAOXIN_HOST	BIT_ULL(46)
1921 
1922 	unsigned int		num_active_eps;
1923 	unsigned int		limit_active_eps;
1924 	struct xhci_port	*hw_ports;
1925 	struct xhci_hub		usb2_rhub;
1926 	struct xhci_hub		usb3_rhub;
1927 	/* support xHCI 1.0 spec USB2 hardware LPM */
1928 	unsigned		hw_lpm_support:1;
1929 	/* Broken Suspend flag for SNPS Suspend resume issue */
1930 	unsigned		broken_suspend:1;
1931 	/* cached usb2 extened protocol capabilites */
1932 	u32                     *ext_caps;
1933 	unsigned int            num_ext_caps;
1934 	/* cached extended protocol port capabilities */
1935 	struct xhci_port_cap	*port_caps;
1936 	unsigned int		num_port_caps;
1937 	/* Compliance Mode Recovery Data */
1938 	struct timer_list	comp_mode_recovery_timer;
1939 	u32			port_status_u0;
1940 	u16			test_mode;
1941 /* Compliance Mode Timer Triggered every 2 seconds */
1942 #define COMP_MODE_RCVRY_MSECS 2000
1943 
1944 	struct dentry		*debugfs_root;
1945 	struct dentry		*debugfs_slots;
1946 	struct list_head	regset_list;
1947 
1948 	void			*dbc;
1949 
1950 	ANDROID_KABI_RESERVE(1);
1951 	ANDROID_KABI_RESERVE(2);
1952 	ANDROID_KABI_RESERVE(3);
1953 	ANDROID_KABI_RESERVE(4);
1954 
1955 	/* platform-specific data -- must come last */
1956 	unsigned long		priv[] __aligned(sizeof(s64));
1957 };
1958 
1959 /* Platform specific overrides to generic XHCI hc_driver ops */
1960 struct xhci_driver_overrides {
1961 	size_t extra_priv_size;
1962 	int (*reset)(struct usb_hcd *hcd);
1963 	int (*start)(struct usb_hcd *hcd);
1964 	int (*add_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1965 			    struct usb_host_endpoint *ep);
1966 	int (*drop_endpoint)(struct usb_hcd *hcd, struct usb_device *udev,
1967 			     struct usb_host_endpoint *ep);
1968 	int (*check_bandwidth)(struct usb_hcd *, struct usb_device *);
1969 	void (*reset_bandwidth)(struct usb_hcd *, struct usb_device *);
1970 };
1971 
1972 #define	XHCI_CFC_DELAY		10
1973 
1974 /* convert between an HCD pointer and the corresponding EHCI_HCD */
hcd_to_xhci(struct usb_hcd * hcd)1975 static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1976 {
1977 	struct usb_hcd *primary_hcd;
1978 
1979 	if (usb_hcd_is_primary_hcd(hcd))
1980 		primary_hcd = hcd;
1981 	else
1982 		primary_hcd = hcd->primary_hcd;
1983 
1984 	return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1985 }
1986 
xhci_to_hcd(struct xhci_hcd * xhci)1987 static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1988 {
1989 	return xhci->main_hcd;
1990 }
1991 
1992 #define xhci_dbg(xhci, fmt, args...) \
1993 	dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1994 #define xhci_err(xhci, fmt, args...) \
1995 	dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1996 #define xhci_warn(xhci, fmt, args...) \
1997 	dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1998 #define xhci_warn_ratelimited(xhci, fmt, args...) \
1999 	dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
2000 #define xhci_info(xhci, fmt, args...) \
2001 	dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
2002 
2003 /*
2004  * Registers should always be accessed with double word or quad word accesses.
2005  *
2006  * Some xHCI implementations may support 64-bit address pointers.  Registers
2007  * with 64-bit address pointers should be written to with dword accesses by
2008  * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
2009  * xHCI implementations that do not support 64-bit address pointers will ignore
2010  * the high dword, and write order is irrelevant.
2011  */
xhci_read_64(const struct xhci_hcd * xhci,__le64 __iomem * regs)2012 static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
2013 		__le64 __iomem *regs)
2014 {
2015 	return lo_hi_readq(regs);
2016 }
xhci_write_64(struct xhci_hcd * xhci,const u64 val,__le64 __iomem * regs)2017 static inline void xhci_write_64(struct xhci_hcd *xhci,
2018 				 const u64 val, __le64 __iomem *regs)
2019 {
2020 	lo_hi_writeq(val, regs);
2021 }
2022 
xhci_link_trb_quirk(struct xhci_hcd * xhci)2023 static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
2024 {
2025 	return xhci->quirks & XHCI_LINK_TRB_QUIRK;
2026 }
2027 
2028 /* xHCI debugging */
2029 char *xhci_get_slot_state(struct xhci_hcd *xhci,
2030 		struct xhci_container_ctx *ctx);
2031 void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
2032 			const char *fmt, ...);
2033 
2034 /* xHCI memory management */
2035 void xhci_mem_cleanup(struct xhci_hcd *xhci);
2036 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
2037 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
2038 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
2039 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
2040 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
2041 		struct usb_device *udev);
2042 unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
2043 unsigned int xhci_get_endpoint_address(unsigned int ep_index);
2044 unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
2045 void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2046 void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2047 		struct xhci_virt_device *virt_dev,
2048 		int old_active_eps);
2049 void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
2050 void xhci_update_bw_info(struct xhci_hcd *xhci,
2051 		struct xhci_container_ctx *in_ctx,
2052 		struct xhci_input_control_ctx *ctrl_ctx,
2053 		struct xhci_virt_device *virt_dev);
2054 void xhci_endpoint_copy(struct xhci_hcd *xhci,
2055 		struct xhci_container_ctx *in_ctx,
2056 		struct xhci_container_ctx *out_ctx,
2057 		unsigned int ep_index);
2058 void xhci_slot_copy(struct xhci_hcd *xhci,
2059 		struct xhci_container_ctx *in_ctx,
2060 		struct xhci_container_ctx *out_ctx);
2061 int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
2062 		struct usb_device *udev, struct usb_host_endpoint *ep,
2063 		gfp_t mem_flags);
2064 struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
2065 		unsigned int num_segs, unsigned int cycle_state,
2066 		enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
2067 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
2068 int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
2069 		unsigned int num_trbs, gfp_t flags);
2070 int xhci_alloc_erst(struct xhci_hcd *xhci,
2071 		struct xhci_ring *evt_ring,
2072 		struct xhci_erst *erst,
2073 		gfp_t flags);
2074 void xhci_initialize_ring_info(struct xhci_ring *ring,
2075 			unsigned int cycle_state);
2076 void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
2077 void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
2078 		struct xhci_virt_device *virt_dev,
2079 		unsigned int ep_index);
2080 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
2081 		unsigned int num_stream_ctxs,
2082 		unsigned int num_streams,
2083 		unsigned int max_packet, gfp_t flags);
2084 void xhci_free_stream_info(struct xhci_hcd *xhci,
2085 		struct xhci_stream_info *stream_info);
2086 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
2087 		struct xhci_ep_ctx *ep_ctx,
2088 		struct xhci_stream_info *stream_info);
2089 void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
2090 		struct xhci_virt_ep *ep);
2091 void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2092 	struct xhci_virt_device *virt_dev, bool drop_control_ep);
2093 struct xhci_ring *xhci_dma_to_transfer_ring(
2094 		struct xhci_virt_ep *ep,
2095 		u64 address);
2096 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
2097 		bool allocate_completion, gfp_t mem_flags);
2098 struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
2099 		bool allocate_completion, gfp_t mem_flags);
2100 void xhci_urb_free_priv(struct urb_priv *urb_priv);
2101 void xhci_free_command(struct xhci_hcd *xhci,
2102 		struct xhci_command *command);
2103 struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
2104 		int type, gfp_t flags);
2105 void xhci_free_container_ctx(struct xhci_hcd *xhci,
2106 		struct xhci_container_ctx *ctx);
2107 
2108 /* xHCI host controller glue */
2109 typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
2110 int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us);
2111 void xhci_quiesce(struct xhci_hcd *xhci);
2112 int xhci_halt(struct xhci_hcd *xhci);
2113 int xhci_start(struct xhci_hcd *xhci);
2114 int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us);
2115 int xhci_run(struct usb_hcd *hcd);
2116 int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
2117 void xhci_shutdown(struct usb_hcd *hcd);
2118 void xhci_init_driver(struct hc_driver *drv,
2119 		      const struct xhci_driver_overrides *over);
2120 int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2121 		      struct usb_host_endpoint *ep);
2122 int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
2123 		       struct usb_host_endpoint *ep);
2124 int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2125 void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2126 int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
2127 int xhci_ext_cap_init(struct xhci_hcd *xhci);
2128 
2129 int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
2130 int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
2131 
2132 irqreturn_t xhci_irq(struct usb_hcd *hcd);
2133 irqreturn_t xhci_msi_irq(int irq, void *hcd);
2134 int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
2135 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2136 		struct xhci_virt_device *virt_dev,
2137 		struct usb_device *hdev,
2138 		struct usb_tt *tt, gfp_t mem_flags);
2139 
2140 /* xHCI ring, segment, TRB, and TD functions */
2141 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
2142 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2143 		struct xhci_segment *start_seg, union xhci_trb *start_trb,
2144 		union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
2145 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
2146 void xhci_ring_cmd_db(struct xhci_hcd *xhci);
2147 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2148 		u32 trb_type, u32 slot_id);
2149 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2150 		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2151 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
2152 		u32 field1, u32 field2, u32 field3, u32 field4);
2153 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2154 		int slot_id, unsigned int ep_index, int suspend);
2155 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2156 		int slot_id, unsigned int ep_index);
2157 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2158 		int slot_id, unsigned int ep_index);
2159 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2160 		int slot_id, unsigned int ep_index);
2161 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2162 		struct urb *urb, int slot_id, unsigned int ep_index);
2163 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2164 		struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2165 		bool command_must_succeed);
2166 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2167 		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2168 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
2169 		int slot_id, unsigned int ep_index,
2170 		enum xhci_ep_reset_type reset_type);
2171 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2172 		u32 slot_id);
2173 void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id,
2174 			       unsigned int ep_index, unsigned int stream_id,
2175 			       struct xhci_td *td);
2176 void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
2177 void xhci_handle_command_timeout(struct work_struct *work);
2178 
2179 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2180 		unsigned int ep_index, unsigned int stream_id);
2181 void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
2182 		unsigned int slot_id,
2183 		unsigned int ep_index);
2184 void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
2185 void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
2186 unsigned int count_trbs(u64 addr, u64 len);
2187 
2188 /* xHCI roothub code */
2189 void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
2190 				u32 link_state);
2191 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
2192 				u32 port_bit);
2193 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2194 		char *buf, u16 wLength);
2195 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
2196 int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
2197 struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
2198 
2199 void xhci_hc_died(struct xhci_hcd *xhci);
2200 
2201 #ifdef CONFIG_PM
2202 int xhci_bus_suspend(struct usb_hcd *hcd);
2203 int xhci_bus_resume(struct usb_hcd *hcd);
2204 unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
2205 #else
2206 #define	xhci_bus_suspend	NULL
2207 #define	xhci_bus_resume		NULL
2208 #define	xhci_get_resuming_ports	NULL
2209 #endif	/* CONFIG_PM */
2210 
2211 u32 xhci_port_state_to_neutral(u32 state);
2212 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2213 		u16 port);
2214 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
2215 
2216 /* xHCI contexts */
2217 struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
2218 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2219 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2220 
2221 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2222 		unsigned int slot_id, unsigned int ep_index,
2223 		unsigned int stream_id);
2224 
xhci_urb_to_transfer_ring(struct xhci_hcd * xhci,struct urb * urb)2225 static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2226 								struct urb *urb)
2227 {
2228 	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2229 					xhci_get_endpoint_index(&urb->ep->desc),
2230 					urb->stream_id);
2231 }
2232 
2233 void _trace_android_vh_xhci_urb_suitable_bypass(struct urb *urb, int *ret);
2234 
2235 /*
2236  * TODO: As per spec Isochronous IDT transmissions are supported. We bypass
2237  * them anyways as we where unable to find a device that matches the
2238  * constraints.
2239  */
xhci_urb_suitable_for_idt(struct urb * urb)2240 static inline bool xhci_urb_suitable_for_idt(struct urb *urb)
2241 {
2242 	int ret = 1;
2243 
2244 	_trace_android_vh_xhci_urb_suitable_bypass(urb, &ret);
2245 	if (ret <= 0)
2246 		return ret == 0;
2247 
2248 	if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) &&
2249 	    usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE &&
2250 	    urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE &&
2251 	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) &&
2252 	    !urb->num_sgs)
2253 		return true;
2254 
2255 	return false;
2256 }
2257 
xhci_slot_state_string(u32 state)2258 static inline char *xhci_slot_state_string(u32 state)
2259 {
2260 	switch (state) {
2261 	case SLOT_STATE_ENABLED:
2262 		return "enabled/disabled";
2263 	case SLOT_STATE_DEFAULT:
2264 		return "default";
2265 	case SLOT_STATE_ADDRESSED:
2266 		return "addressed";
2267 	case SLOT_STATE_CONFIGURED:
2268 		return "configured";
2269 	default:
2270 		return "reserved";
2271 	}
2272 }
2273 
xhci_decode_trb(char * str,size_t size,u32 field0,u32 field1,u32 field2,u32 field3)2274 static inline const char *xhci_decode_trb(char *str, size_t size,
2275 					  u32 field0, u32 field1, u32 field2, u32 field3)
2276 {
2277 	int type = TRB_FIELD_TO_TYPE(field3);
2278 
2279 	switch (type) {
2280 	case TRB_LINK:
2281 		snprintf(str, size,
2282 			"LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2283 			field1, field0, GET_INTR_TARGET(field2),
2284 			xhci_trb_type_string(type),
2285 			field3 & TRB_IOC ? 'I' : 'i',
2286 			field3 & TRB_CHAIN ? 'C' : 'c',
2287 			field3 & TRB_TC ? 'T' : 't',
2288 			field3 & TRB_CYCLE ? 'C' : 'c');
2289 		break;
2290 	case TRB_TRANSFER:
2291 	case TRB_COMPLETION:
2292 	case TRB_PORT_STATUS:
2293 	case TRB_BANDWIDTH_EVENT:
2294 	case TRB_DOORBELL:
2295 	case TRB_HC_EVENT:
2296 	case TRB_DEV_NOTE:
2297 	case TRB_MFINDEX_WRAP:
2298 		snprintf(str, size,
2299 			"TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2300 			field1, field0,
2301 			xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2302 			EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2303 			/* Macro decrements 1, maybe it shouldn't?!? */
2304 			TRB_TO_EP_INDEX(field3) + 1,
2305 			xhci_trb_type_string(type),
2306 			field3 & EVENT_DATA ? 'E' : 'e',
2307 			field3 & TRB_CYCLE ? 'C' : 'c');
2308 
2309 		break;
2310 	case TRB_SETUP:
2311 		snprintf(str, size,
2312 			"bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2313 				field0 & 0xff,
2314 				(field0 & 0xff00) >> 8,
2315 				(field0 & 0xff000000) >> 24,
2316 				(field0 & 0xff0000) >> 16,
2317 				(field1 & 0xff00) >> 8,
2318 				field1 & 0xff,
2319 				(field1 & 0xff000000) >> 16 |
2320 				(field1 & 0xff0000) >> 16,
2321 				TRB_LEN(field2), GET_TD_SIZE(field2),
2322 				GET_INTR_TARGET(field2),
2323 				xhci_trb_type_string(type),
2324 				field3 & TRB_IDT ? 'I' : 'i',
2325 				field3 & TRB_IOC ? 'I' : 'i',
2326 				field3 & TRB_CYCLE ? 'C' : 'c');
2327 		break;
2328 	case TRB_DATA:
2329 		snprintf(str, size,
2330 			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2331 				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2332 				GET_INTR_TARGET(field2),
2333 				xhci_trb_type_string(type),
2334 				field3 & TRB_IDT ? 'I' : 'i',
2335 				field3 & TRB_IOC ? 'I' : 'i',
2336 				field3 & TRB_CHAIN ? 'C' : 'c',
2337 				field3 & TRB_NO_SNOOP ? 'S' : 's',
2338 				field3 & TRB_ISP ? 'I' : 'i',
2339 				field3 & TRB_ENT ? 'E' : 'e',
2340 				field3 & TRB_CYCLE ? 'C' : 'c');
2341 		break;
2342 	case TRB_STATUS:
2343 		snprintf(str, size,
2344 			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2345 				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2346 				GET_INTR_TARGET(field2),
2347 				xhci_trb_type_string(type),
2348 				field3 & TRB_IOC ? 'I' : 'i',
2349 				field3 & TRB_CHAIN ? 'C' : 'c',
2350 				field3 & TRB_ENT ? 'E' : 'e',
2351 				field3 & TRB_CYCLE ? 'C' : 'c');
2352 		break;
2353 	case TRB_NORMAL:
2354 	case TRB_ISOC:
2355 	case TRB_EVENT_DATA:
2356 	case TRB_TR_NOOP:
2357 		snprintf(str, size,
2358 			"Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2359 			field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2360 			GET_INTR_TARGET(field2),
2361 			xhci_trb_type_string(type),
2362 			field3 & TRB_BEI ? 'B' : 'b',
2363 			field3 & TRB_IDT ? 'I' : 'i',
2364 			field3 & TRB_IOC ? 'I' : 'i',
2365 			field3 & TRB_CHAIN ? 'C' : 'c',
2366 			field3 & TRB_NO_SNOOP ? 'S' : 's',
2367 			field3 & TRB_ISP ? 'I' : 'i',
2368 			field3 & TRB_ENT ? 'E' : 'e',
2369 			field3 & TRB_CYCLE ? 'C' : 'c');
2370 		break;
2371 
2372 	case TRB_CMD_NOOP:
2373 	case TRB_ENABLE_SLOT:
2374 		snprintf(str, size,
2375 			"%s: flags %c",
2376 			xhci_trb_type_string(type),
2377 			field3 & TRB_CYCLE ? 'C' : 'c');
2378 		break;
2379 	case TRB_DISABLE_SLOT:
2380 	case TRB_NEG_BANDWIDTH:
2381 		snprintf(str, size,
2382 			"%s: slot %d flags %c",
2383 			xhci_trb_type_string(type),
2384 			TRB_TO_SLOT_ID(field3),
2385 			field3 & TRB_CYCLE ? 'C' : 'c');
2386 		break;
2387 	case TRB_ADDR_DEV:
2388 		snprintf(str, size,
2389 			"%s: ctx %08x%08x slot %d flags %c:%c",
2390 			xhci_trb_type_string(type),
2391 			field1, field0,
2392 			TRB_TO_SLOT_ID(field3),
2393 			field3 & TRB_BSR ? 'B' : 'b',
2394 			field3 & TRB_CYCLE ? 'C' : 'c');
2395 		break;
2396 	case TRB_CONFIG_EP:
2397 		snprintf(str, size,
2398 			"%s: ctx %08x%08x slot %d flags %c:%c",
2399 			xhci_trb_type_string(type),
2400 			field1, field0,
2401 			TRB_TO_SLOT_ID(field3),
2402 			field3 & TRB_DC ? 'D' : 'd',
2403 			field3 & TRB_CYCLE ? 'C' : 'c');
2404 		break;
2405 	case TRB_EVAL_CONTEXT:
2406 		snprintf(str, size,
2407 			"%s: ctx %08x%08x slot %d flags %c",
2408 			xhci_trb_type_string(type),
2409 			field1, field0,
2410 			TRB_TO_SLOT_ID(field3),
2411 			field3 & TRB_CYCLE ? 'C' : 'c');
2412 		break;
2413 	case TRB_RESET_EP:
2414 		snprintf(str, size,
2415 			"%s: ctx %08x%08x slot %d ep %d flags %c:%c",
2416 			xhci_trb_type_string(type),
2417 			field1, field0,
2418 			TRB_TO_SLOT_ID(field3),
2419 			/* Macro decrements 1, maybe it shouldn't?!? */
2420 			TRB_TO_EP_INDEX(field3) + 1,
2421 			field3 & TRB_TSP ? 'T' : 't',
2422 			field3 & TRB_CYCLE ? 'C' : 'c');
2423 		break;
2424 	case TRB_STOP_RING:
2425 		snprintf(str, size,
2426 			"%s: slot %d sp %d ep %d flags %c",
2427 			xhci_trb_type_string(type),
2428 			TRB_TO_SLOT_ID(field3),
2429 			TRB_TO_SUSPEND_PORT(field3),
2430 			/* Macro decrements 1, maybe it shouldn't?!? */
2431 			TRB_TO_EP_INDEX(field3) + 1,
2432 			field3 & TRB_CYCLE ? 'C' : 'c');
2433 		break;
2434 	case TRB_SET_DEQ:
2435 		snprintf(str, size,
2436 			"%s: deq %08x%08x stream %d slot %d ep %d flags %c",
2437 			xhci_trb_type_string(type),
2438 			field1, field0,
2439 			TRB_TO_STREAM_ID(field2),
2440 			TRB_TO_SLOT_ID(field3),
2441 			/* Macro decrements 1, maybe it shouldn't?!? */
2442 			TRB_TO_EP_INDEX(field3) + 1,
2443 			field3 & TRB_CYCLE ? 'C' : 'c');
2444 		break;
2445 	case TRB_RESET_DEV:
2446 		snprintf(str, size,
2447 			"%s: slot %d flags %c",
2448 			xhci_trb_type_string(type),
2449 			TRB_TO_SLOT_ID(field3),
2450 			field3 & TRB_CYCLE ? 'C' : 'c');
2451 		break;
2452 	case TRB_FORCE_EVENT:
2453 		snprintf(str, size,
2454 			"%s: event %08x%08x vf intr %d vf id %d flags %c",
2455 			xhci_trb_type_string(type),
2456 			field1, field0,
2457 			TRB_TO_VF_INTR_TARGET(field2),
2458 			TRB_TO_VF_ID(field3),
2459 			field3 & TRB_CYCLE ? 'C' : 'c');
2460 		break;
2461 	case TRB_SET_LT:
2462 		snprintf(str, size,
2463 			"%s: belt %d flags %c",
2464 			xhci_trb_type_string(type),
2465 			TRB_TO_BELT(field3),
2466 			field3 & TRB_CYCLE ? 'C' : 'c');
2467 		break;
2468 	case TRB_GET_BW:
2469 		snprintf(str, size,
2470 			"%s: ctx %08x%08x slot %d speed %d flags %c",
2471 			xhci_trb_type_string(type),
2472 			field1, field0,
2473 			TRB_TO_SLOT_ID(field3),
2474 			TRB_TO_DEV_SPEED(field3),
2475 			field3 & TRB_CYCLE ? 'C' : 'c');
2476 		break;
2477 	case TRB_FORCE_HEADER:
2478 		snprintf(str, size,
2479 			"%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
2480 			xhci_trb_type_string(type),
2481 			field2, field1, field0 & 0xffffffe0,
2482 			TRB_TO_PACKET_TYPE(field0),
2483 			TRB_TO_ROOTHUB_PORT(field3),
2484 			field3 & TRB_CYCLE ? 'C' : 'c');
2485 		break;
2486 	default:
2487 		snprintf(str, size,
2488 			"type '%s' -> raw %08x %08x %08x %08x",
2489 			xhci_trb_type_string(type),
2490 			field0, field1, field2, field3);
2491 	}
2492 
2493 	return str;
2494 }
2495 
xhci_decode_ctrl_ctx(char * str,unsigned long drop,unsigned long add)2496 static inline const char *xhci_decode_ctrl_ctx(char *str,
2497 		unsigned long drop, unsigned long add)
2498 {
2499 	unsigned int	bit;
2500 	int		ret = 0;
2501 
2502 	str[0] = '\0';
2503 
2504 	if (drop) {
2505 		ret = sprintf(str, "Drop:");
2506 		for_each_set_bit(bit, &drop, 32)
2507 			ret += sprintf(str + ret, " %d%s",
2508 				       bit / 2,
2509 				       bit % 2 ? "in":"out");
2510 		ret += sprintf(str + ret, ", ");
2511 	}
2512 
2513 	if (add) {
2514 		ret += sprintf(str + ret, "Add:%s%s",
2515 			       (add & SLOT_FLAG) ? " slot":"",
2516 			       (add & EP0_FLAG) ? " ep0":"");
2517 		add &= ~(SLOT_FLAG | EP0_FLAG);
2518 		for_each_set_bit(bit, &add, 32)
2519 			ret += sprintf(str + ret, " %d%s",
2520 				       bit / 2,
2521 				       bit % 2 ? "in":"out");
2522 	}
2523 	return str;
2524 }
2525 
xhci_decode_slot_context(char * str,u32 info,u32 info2,u32 tt_info,u32 state)2526 static inline const char *xhci_decode_slot_context(char *str,
2527 		u32 info, u32 info2, u32 tt_info, u32 state)
2528 {
2529 	u32 speed;
2530 	u32 hub;
2531 	u32 mtt;
2532 	int ret = 0;
2533 
2534 	speed = info & DEV_SPEED;
2535 	hub = info & DEV_HUB;
2536 	mtt = info & DEV_MTT;
2537 
2538 	ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2539 			info & ROUTE_STRING_MASK,
2540 			({ char *s;
2541 			switch (speed) {
2542 			case SLOT_SPEED_FS:
2543 				s = "full-speed";
2544 				break;
2545 			case SLOT_SPEED_LS:
2546 				s = "low-speed";
2547 				break;
2548 			case SLOT_SPEED_HS:
2549 				s = "high-speed";
2550 				break;
2551 			case SLOT_SPEED_SS:
2552 				s = "super-speed";
2553 				break;
2554 			case SLOT_SPEED_SSP:
2555 				s = "super-speed plus";
2556 				break;
2557 			default:
2558 				s = "UNKNOWN speed";
2559 			} s; }),
2560 			mtt ? " multi-TT" : "",
2561 			hub ? " Hub" : "",
2562 			(info & LAST_CTX_MASK) >> 27,
2563 			info2 & MAX_EXIT,
2564 			DEVINFO_TO_ROOT_HUB_PORT(info2),
2565 			DEVINFO_TO_MAX_PORTS(info2));
2566 
2567 	ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2568 			tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2569 			GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2570 			state & DEV_ADDR_MASK,
2571 			xhci_slot_state_string(GET_SLOT_STATE(state)));
2572 
2573 	return str;
2574 }
2575 
2576 
xhci_portsc_link_state_string(u32 portsc)2577 static inline const char *xhci_portsc_link_state_string(u32 portsc)
2578 {
2579 	switch (portsc & PORT_PLS_MASK) {
2580 	case XDEV_U0:
2581 		return "U0";
2582 	case XDEV_U1:
2583 		return "U1";
2584 	case XDEV_U2:
2585 		return "U2";
2586 	case XDEV_U3:
2587 		return "U3";
2588 	case XDEV_DISABLED:
2589 		return "Disabled";
2590 	case XDEV_RXDETECT:
2591 		return "RxDetect";
2592 	case XDEV_INACTIVE:
2593 		return "Inactive";
2594 	case XDEV_POLLING:
2595 		return "Polling";
2596 	case XDEV_RECOVERY:
2597 		return "Recovery";
2598 	case XDEV_HOT_RESET:
2599 		return "Hot Reset";
2600 	case XDEV_COMP_MODE:
2601 		return "Compliance mode";
2602 	case XDEV_TEST_MODE:
2603 		return "Test mode";
2604 	case XDEV_RESUME:
2605 		return "Resume";
2606 	default:
2607 		break;
2608 	}
2609 	return "Unknown";
2610 }
2611 
xhci_decode_portsc(char * str,u32 portsc)2612 static inline const char *xhci_decode_portsc(char *str, u32 portsc)
2613 {
2614 	int ret;
2615 
2616 	ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
2617 		      portsc & PORT_POWER	? "Powered" : "Powered-off",
2618 		      portsc & PORT_CONNECT	? "Connected" : "Not-connected",
2619 		      portsc & PORT_PE		? "Enabled" : "Disabled",
2620 		      xhci_portsc_link_state_string(portsc),
2621 		      DEV_PORT_SPEED(portsc));
2622 
2623 	if (portsc & PORT_OC)
2624 		ret += sprintf(str + ret, "OverCurrent ");
2625 	if (portsc & PORT_RESET)
2626 		ret += sprintf(str + ret, "In-Reset ");
2627 
2628 	ret += sprintf(str + ret, "Change: ");
2629 	if (portsc & PORT_CSC)
2630 		ret += sprintf(str + ret, "CSC ");
2631 	if (portsc & PORT_PEC)
2632 		ret += sprintf(str + ret, "PEC ");
2633 	if (portsc & PORT_WRC)
2634 		ret += sprintf(str + ret, "WRC ");
2635 	if (portsc & PORT_OCC)
2636 		ret += sprintf(str + ret, "OCC ");
2637 	if (portsc & PORT_RC)
2638 		ret += sprintf(str + ret, "PRC ");
2639 	if (portsc & PORT_PLC)
2640 		ret += sprintf(str + ret, "PLC ");
2641 	if (portsc & PORT_CEC)
2642 		ret += sprintf(str + ret, "CEC ");
2643 	if (portsc & PORT_CAS)
2644 		ret += sprintf(str + ret, "CAS ");
2645 
2646 	ret += sprintf(str + ret, "Wake: ");
2647 	if (portsc & PORT_WKCONN_E)
2648 		ret += sprintf(str + ret, "WCE ");
2649 	if (portsc & PORT_WKDISC_E)
2650 		ret += sprintf(str + ret, "WDE ");
2651 	if (portsc & PORT_WKOC_E)
2652 		ret += sprintf(str + ret, "WOE ");
2653 
2654 	return str;
2655 }
2656 
xhci_decode_usbsts(char * str,u32 usbsts)2657 static inline const char *xhci_decode_usbsts(char *str, u32 usbsts)
2658 {
2659 	int ret = 0;
2660 
2661 	ret = sprintf(str, " 0x%08x", usbsts);
2662 
2663 	if (usbsts == ~(u32)0)
2664 		return str;
2665 
2666 	if (usbsts & STS_HALT)
2667 		ret += sprintf(str + ret, " HCHalted");
2668 	if (usbsts & STS_FATAL)
2669 		ret += sprintf(str + ret, " HSE");
2670 	if (usbsts & STS_EINT)
2671 		ret += sprintf(str + ret, " EINT");
2672 	if (usbsts & STS_PORT)
2673 		ret += sprintf(str + ret, " PCD");
2674 	if (usbsts & STS_SAVE)
2675 		ret += sprintf(str + ret, " SSS");
2676 	if (usbsts & STS_RESTORE)
2677 		ret += sprintf(str + ret, " RSS");
2678 	if (usbsts & STS_SRE)
2679 		ret += sprintf(str + ret, " SRE");
2680 	if (usbsts & STS_CNR)
2681 		ret += sprintf(str + ret, " CNR");
2682 	if (usbsts & STS_HCE)
2683 		ret += sprintf(str + ret, " HCE");
2684 
2685 	return str;
2686 }
2687 
xhci_decode_doorbell(char * str,u32 slot,u32 doorbell)2688 static inline const char *xhci_decode_doorbell(char *str, u32 slot, u32 doorbell)
2689 {
2690 	u8 ep;
2691 	u16 stream;
2692 	int ret;
2693 
2694 	ep = (doorbell & 0xff);
2695 	stream = doorbell >> 16;
2696 
2697 	if (slot == 0) {
2698 		sprintf(str, "Command Ring %d", doorbell);
2699 		return str;
2700 	}
2701 	ret = sprintf(str, "Slot %d ", slot);
2702 	if (ep > 0 && ep < 32)
2703 		ret = sprintf(str + ret, "ep%d%s",
2704 			      ep / 2,
2705 			      ep % 2 ? "in" : "out");
2706 	else if (ep == 0 || ep < 248)
2707 		ret = sprintf(str + ret, "Reserved %d", ep);
2708 	else
2709 		ret = sprintf(str + ret, "Vendor Defined %d", ep);
2710 	if (stream)
2711 		ret = sprintf(str + ret, " Stream %d", stream);
2712 
2713 	return str;
2714 }
2715 
xhci_ep_state_string(u8 state)2716 static inline const char *xhci_ep_state_string(u8 state)
2717 {
2718 	switch (state) {
2719 	case EP_STATE_DISABLED:
2720 		return "disabled";
2721 	case EP_STATE_RUNNING:
2722 		return "running";
2723 	case EP_STATE_HALTED:
2724 		return "halted";
2725 	case EP_STATE_STOPPED:
2726 		return "stopped";
2727 	case EP_STATE_ERROR:
2728 		return "error";
2729 	default:
2730 		return "INVALID";
2731 	}
2732 }
2733 
xhci_ep_type_string(u8 type)2734 static inline const char *xhci_ep_type_string(u8 type)
2735 {
2736 	switch (type) {
2737 	case ISOC_OUT_EP:
2738 		return "Isoc OUT";
2739 	case BULK_OUT_EP:
2740 		return "Bulk OUT";
2741 	case INT_OUT_EP:
2742 		return "Int OUT";
2743 	case CTRL_EP:
2744 		return "Ctrl";
2745 	case ISOC_IN_EP:
2746 		return "Isoc IN";
2747 	case BULK_IN_EP:
2748 		return "Bulk IN";
2749 	case INT_IN_EP:
2750 		return "Int IN";
2751 	default:
2752 		return "INVALID";
2753 	}
2754 }
2755 
xhci_decode_ep_context(char * str,u32 info,u32 info2,u64 deq,u32 tx_info)2756 static inline const char *xhci_decode_ep_context(char *str, u32 info,
2757 		u32 info2, u64 deq, u32 tx_info)
2758 {
2759 	int ret;
2760 
2761 	u32 esit;
2762 	u16 maxp;
2763 	u16 avg;
2764 
2765 	u8 max_pstr;
2766 	u8 ep_state;
2767 	u8 interval;
2768 	u8 ep_type;
2769 	u8 burst;
2770 	u8 cerr;
2771 	u8 mult;
2772 
2773 	bool lsa;
2774 	bool hid;
2775 
2776 	esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2777 		CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
2778 
2779 	ep_state = info & EP_STATE_MASK;
2780 	max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
2781 	interval = CTX_TO_EP_INTERVAL(info);
2782 	mult = CTX_TO_EP_MULT(info) + 1;
2783 	lsa = !!(info & EP_HAS_LSA);
2784 
2785 	cerr = (info2 & (3 << 1)) >> 1;
2786 	ep_type = CTX_TO_EP_TYPE(info2);
2787 	hid = !!(info2 & (1 << 7));
2788 	burst = CTX_TO_MAX_BURST(info2);
2789 	maxp = MAX_PACKET_DECODED(info2);
2790 
2791 	avg = EP_AVG_TRB_LENGTH(tx_info);
2792 
2793 	ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2794 			xhci_ep_state_string(ep_state), mult,
2795 			max_pstr, lsa ? "LSA " : "");
2796 
2797 	ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2798 			(1 << interval) * 125, esit, cerr);
2799 
2800 	ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2801 			xhci_ep_type_string(ep_type), hid ? "HID" : "",
2802 			burst, maxp, deq);
2803 
2804 	ret += sprintf(str + ret, "avg trb len %d", avg);
2805 
2806 	return str;
2807 }
2808 
2809 #endif /* __LINUX_XHCI_HCD_H */
2810