Home
last modified time | relevance | path

Searched refs:r_clk (Results 1 – 7 of 7) sorted by relevance

/arch/sh/kernel/cpu/sh4a/
Dclock-sh7722.c30 static struct clk r_clk = { variable
61 .parent = &r_clk,
88 &r_clk,
145 [HWBLK_CMT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 14, 0),
146 [HWBLK_RWDT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 13, 0),
153 [HWBLK_RTC] = SH_CLK_MSTP32(&r_clk, MSTPCR1, 8, 0),
156 [HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk, MSTPCR2, 14, 0),
171 CLKDEV_CON_ID("rclk", &r_clk),
Dclock-sh7723.c31 static struct clk r_clk = { variable
62 .parent = &r_clk,
89 &r_clk,
155 [HWBLK_CMT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 14, 0),
156 [HWBLK_RWDT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 13, 0),
171 [HWBLK_RTC] = SH_CLK_MSTP32(&r_clk, MSTPCR1, 8, 0),
181 [HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk, MSTPCR2, 14, 0),
196 CLKDEV_CON_ID("rclk", &r_clk),
Dclock-sh7343.c27 static struct clk r_clk = { variable
58 .parent = &r_clk,
82 &r_clk,
151 [MSTP014] = MSTP(&r_clk, MSTPCR0, 14, 0),
152 [MSTP013] = MSTP(&r_clk, MSTPCR0, 13, 0),
171 [MSTP214] = MSTP(&r_clk, MSTPCR2, 14, 0),
187 CLKDEV_CON_ID("rclk", &r_clk),
Dclock-sh7724.c34 static struct clk r_clk = { variable
67 .parent = &r_clk,
116 &r_clk,
216 [HWBLK_CMT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 14, 0),
217 [HWBLK_RWDT] = SH_CLK_MSTP32(&r_clk, MSTPCR0, 13, 0),
229 [HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk, MSTPCR1, 12, 0),
230 [HWBLK_RTC] = SH_CLK_MSTP32(&r_clk, MSTPCR1, 11, 0),
261 CLKDEV_CON_ID("rclk", &r_clk),
Dclock-sh7366.c27 static struct clk r_clk = { variable
58 .parent = &r_clk,
85 &r_clk,
154 [MSTP014] = MSTP(&r_clk, MSTPCR0, 14, 0),
155 [MSTP013] = MSTP(&r_clk, MSTPCR0, 13, 0),
185 CLKDEV_CON_ID("rclk", &r_clk),
/arch/sh/kernel/cpu/sh2a/
Dclock-sh7264.c29 static struct clk r_clk = { variable
58 &r_clk,
101 [MSTP30] = SH_CLK_MSTP8(&r_clk, STBCR3, 0, 0), /* RTC */
106 CLKDEV_CON_ID("rclk", &r_clk),
Dclock-sh7269.c26 static struct clk r_clk = { variable
84 &r_clk,
135 [MSTP30] = SH_CLK_MSTP8(&r_clk, STBCR3, 0, 0), /* RTC */
140 CLKDEV_CON_ID("rclk", &r_clk),