Searched refs:AMDGPU_MAX_RINGS (Results 1 – 10 of 10) sorted by relevance
549 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { in amdgpu_fence_driver_hw_fini()577 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { in amdgpu_fence_driver_sw_fini()616 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { in amdgpu_fence_driver_hw_init()747 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_debugfs_fence_info_show()
334 unsigned seqno[AMDGPU_MAX_RINGS];345 struct drm_gpu_scheduler *vm_pte_scheds[AMDGPU_MAX_RINGS];
1147 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { in amdgpu_debugfs_test_ib_show()1163 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { in amdgpu_debugfs_test_ib_show()1362 if (val >= AMDGPU_MAX_RINGS) in amdgpu_debugfs_ib_preempt()1510 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_debugfs_init()
188 if (adev->num_rings >= AMDGPU_MAX_RINGS) in amdgpu_ring_init()
3542 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); in amdgpu_device_init()4516 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_device_has_job_running()4649 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_device_pre_asic_reset()5022 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_device_recheck_guilty_jobs()5224 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_device_gpu_recover()5295 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_device_gpu_recover()5545 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_cancel_all_tdr()5598 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_pci_error_detected()5725 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { in amdgpu_pci_resume()
32 #define AMDGPU_MAX_RINGS 28 macro
935 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
3226 dma_fence_context_alloc(AMDGPU_MAX_RINGS); in amdgpu_vm_manager_init()3227 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) in amdgpu_vm_manager_init()
2335 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { in amdgpu_pmops_runtime_suspend()
1497 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { in amdgpu_pm_compute_clocks()