Home
last modified time | relevance | path

Searched refs:PHYESYMCLK_CLOCK_CNTL (Results 1 – 3 of 3) sorted by relevance

/drivers/gpu/drm/amd/display/dc/dcn31/
Ddcn31_dccg.h45 SR(PHYESYMCLK_CLOCK_CNTL),\
86 DCCG_SF(PHYESYMCLK_CLOCK_CNTL, PHYESYMCLK_FORCE_EN, mask_sh),\
87 DCCG_SF(PHYESYMCLK_CLOCK_CNTL, PHYESYMCLK_FORCE_SRC_SEL, mask_sh),\
Ddcn31_dccg.c97 REG_UPDATE_2(PHYESYMCLK_CLOCK_CNTL, in dccg31_set_physymclk()
101 REG_UPDATE_2(PHYESYMCLK_CLOCK_CNTL, in dccg31_set_physymclk()
/drivers/gpu/drm/amd/display/dc/dcn20/
Ddcn20_dccg.h197 uint32_t PHYESYMCLK_CLOCK_CNTL; member