Searched refs:SSPP_DMA0 (Results 1 – 8 of 8) sorted by relevance
/drivers/gpu/drm/msm/disp/mdp5/ |
D | mdp5_cfg.c | 29 [SSPP_DMA0] = 10, [SSPP_DMA1] = 13, 118 [SSPP_DMA0] = 10, [SSPP_DMA1] = 13, 207 [SSPP_DMA0] = 10, [SSPP_DMA1] = 13, 305 [SSPP_VIG0] = 1, [SSPP_DMA0] = 4, 377 [SSPP_VIG0] = 1, [SSPP_DMA0] = 4, 459 [SSPP_DMA0] = 10, [SSPP_DMA1] = 13, 677 [SSPP_DMA0] = 4,
|
D | mdp5_ctl.c | 298 case SSPP_DMA0: return MDP5_CTL_LAYER_REG_DMA0(stage); in mdp_ctl_blend_mask() 321 case SSPP_DMA0: return MDP5_CTL_LAYER_EXT_REG_DMA0_BIT3; in mdp_ctl_blend_ext_mask() 449 case SSPP_DMA0: return MDP5_CTL_FLUSH_DMA0; in mdp_ctl_flush_mask_pipe()
|
D | mdp5.xml.h | 83 SSPP_DMA0 = 7, enumerator 557 case SSPP_DMA0: return (mdp5_cfg->pipe_dma.base[0]); in __offset_PIPE()
|
D | mdp5_kms.c | 730 SSPP_DMA0, SSPP_DMA1, in hwpipe_init() enumerator
|
/drivers/gpu/drm/msm/disp/dpu1/ |
D | dpu_hw_top.c | 146 status->sspp[SSPP_DMA0] = (value >> 20) & 0x3; in dpu_hw_get_danger_status() 243 status->sspp[SSPP_DMA0] = (value >> 20) & 0x1; in dpu_hw_get_safe_status()
|
D | dpu_hw_ctl.c | 171 case SSPP_DMA0: in dpu_hw_ctl_get_bitmask_sspp() 442 case SSPP_DMA0: in dpu_hw_ctl_setup_blendstage()
|
D | dpu_hw_catalog.c | 539 SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK, 555 SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK, 581 SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK, 594 SSPP_BLK("sspp_8", SSPP_DMA0, 0x24000, DMA_SDM845_MASK,
|
D | dpu_hw_mdss.h | 118 SSPP_DMA0, enumerator
|