Home
last modified time | relevance | path

Searched refs:memoryClock (Results 1 – 13 of 13) sorted by relevance

/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
Dvega10_hwmgr.c348 …od_table[2]->entries[i].clk = hwmgr->platform_descriptor.overdriveLimit.memoryClock > od_table[2]-… in vega10_odn_initial_default_setting()
349 hwmgr->platform_descriptor.overdriveLimit.memoryClock : in vega10_odn_initial_default_setting()
913 hwmgr->platform_descriptor.clockStep.memoryClock = 500; in vega10_hwmgr_backend_init()
1366 if (hwmgr->platform_descriptor.overdriveLimit.memoryClock == 0) in vega10_setup_default_dpm_tables()
1367 hwmgr->platform_descriptor.overdriveLimit.memoryClock = in vega10_setup_default_dpm_tables()
1820 hwmgr->platform_descriptor.overdriveLimit.memoryClock; in vega10_populate_single_memory_level()
3285 minimum_clocks.memoryClock = hwmgr->display_config->min_mem_set_clock; in vega10_apply_state_adjust_rules()
3316 minimum_clocks.memoryClock = stable_pstate_mclk; in vega10_apply_state_adjust_rules()
3341 if (mclk < minimum_clocks.memoryClock) in vega10_apply_state_adjust_rules()
3342 mclk = (minimum_clocks.memoryClock > max_limits->mclk) ? in vega10_apply_state_adjust_rules()
[all …]
Dvega12_processpptables.c214 hwmgr->platform_descriptor.overdriveLimit.memoryClock = in init_powerplay_table_information()
231 && hwmgr->platform_descriptor.overdriveLimit.memoryClock > 0) in init_powerplay_table_information()
Dsmu7_hwmgr.c928 if (hwmgr->platform_descriptor.overdriveLimit.memoryClock == 0) in smu7_setup_dpm_tables_v1()
929 hwmgr->platform_descriptor.overdriveLimit.memoryClock = dep_mclk_table->entries[i-1].clk; in smu7_setup_dpm_tables_v1()
2966 hwmgr->platform_descriptor.clockStep.memoryClock = 500; in smu7_hwmgr_backend_init()
3321 minimum_clocks.memoryClock = hwmgr->display_config->min_mem_set_clock; in smu7_apply_state_adjust_rules()
3344 minimum_clocks.memoryClock = stable_pstate_mclk; in smu7_apply_state_adjust_rules()
3379 if (mclk < minimum_clocks.memoryClock) in smu7_apply_state_adjust_rules()
3380 mclk = (minimum_clocks.memoryClock > max_limits->mclk) ? in smu7_apply_state_adjust_rules()
3381 max_limits->mclk : minimum_clocks.memoryClock; in smu7_apply_state_adjust_rules()
4994 hwmgr->platform_descriptor.overdriveLimit.memoryClock/100); in smu7_print_clock_levels()
5419 hwmgr->platform_descriptor.overdriveLimit.memoryClock < clk) { in smu7_check_clk_voltage_valid()
[all …]
Dprocesspptables.c1120 hwmgr->platform_descriptor.overdriveLimit.memoryClock = in init_overdrive_limits_V1_4()
1156 hwmgr->platform_descriptor.overdriveLimit.memoryClock = le32_to_cpu(header->ulMaxMemoryClock); in init_overdrive_limits_V2_1()
1176 hwmgr->platform_descriptor.overdriveLimit.memoryClock = 0; in init_overdrive_limits()
Dsmu8_hwmgr.c1068 clocks.memoryClock = hwmgr->display_config->min_mem_set_clock != 0 ? in smu8_apply_state_adjust_rules()
1074 clocks.memoryClock = hwmgr->dyn_state.max_clock_voltage_on_ac.mclk; in smu8_apply_state_adjust_rules()
1076 force_high = (clocks.memoryClock > data->sys_info.nbp_memory_clock[SMU8_NUM_NBPMEMORYCLOCK - 1]) in smu8_apply_state_adjust_rules()
Dvega12_hwmgr.c429 hwmgr->platform_descriptor.clockStep.memoryClock = 500; in vega12_hwmgr_backend_init()
1601 min_clocks.memoryClock = hwmgr->display_config->min_mem_set_clock; in vega12_notify_smc_display_config_after_ps_adjustment()
Dsmu10_hwmgr.c573 hwmgr->platform_descriptor.clockStep.memoryClock = 500; in smu10_hwmgr_backend_init()
Dvega20_hwmgr.c471 hwmgr->platform_descriptor.clockStep.memoryClock = 500; in vega20_hwmgr_backend_init()
2348 min_clocks.memoryClock = hwmgr->display_config->min_mem_set_clock; in vega20_notify_smc_display_config_after_ps_adjustment()
2367 dpm_table->dpm_state.hard_min_level = min_clocks.memoryClock / 100; in vega20_notify_smc_display_config_after_ps_adjustment()
Dvega10_processpptables.c332 hwmgr->platform_descriptor.overdriveLimit.memoryClock = in init_over_drive_limits()
Dprocess_pptables_v1_0.c891 hwmgr->platform_descriptor.overdriveLimit.memoryClock = in init_over_drive_limits()
/drivers/gpu/drm/amd/pm/inc/
Dhardwaremanager.h328 uint32_t memoryClock; member
/drivers/gpu/drm/amd/display/dc/
Ddc_types.h774 unsigned int memoryClock; member
/drivers/gpu/drm/amd/display/dc/core/
Ddc.c3611 info->memoryClock = (unsigned int)state->bw_ctx.bw.dcn.clk.dramclk_khz; in get_clock_requirements_for_state()