1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
3 *
4 * Inspired by dwc3-of-simple.c
5 */
6
7 #include <linux/acpi.h>
8 #include <linux/io.h>
9 #include <linux/of.h>
10 #include <linux/clk.h>
11 #include <linux/irq.h>
12 #include <linux/of_clk.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/extcon.h>
16 #include <linux/interconnect.h>
17 #include <linux/of_platform.h>
18 #include <linux/platform_device.h>
19 #include <linux/phy/phy.h>
20 #include <linux/usb/of.h>
21 #include <linux/reset.h>
22 #include <linux/iopoll.h>
23
24 #include "core.h"
25
26 /* USB QSCRATCH Hardware registers */
27 #define QSCRATCH_HS_PHY_CTRL 0x10
28 #define UTMI_OTG_VBUS_VALID BIT(20)
29 #define SW_SESSVLD_SEL BIT(28)
30
31 #define QSCRATCH_SS_PHY_CTRL 0x30
32 #define LANE0_PWR_PRESENT BIT(24)
33
34 #define QSCRATCH_GENERAL_CFG 0x08
35 #define PIPE_UTMI_CLK_SEL BIT(0)
36 #define PIPE3_PHYSTATUS_SW BIT(3)
37 #define PIPE_UTMI_CLK_DIS BIT(8)
38
39 #define PWR_EVNT_IRQ_STAT_REG 0x58
40 #define PWR_EVNT_LPM_IN_L2_MASK BIT(4)
41 #define PWR_EVNT_LPM_OUT_L2_MASK BIT(5)
42
43 #define SDM845_QSCRATCH_BASE_OFFSET 0xf8800
44 #define SDM845_QSCRATCH_SIZE 0x400
45 #define SDM845_DWC3_CORE_SIZE 0xcd00
46
47 /* Interconnect path bandwidths in MBps */
48 #define USB_MEMORY_AVG_HS_BW MBps_to_icc(240)
49 #define USB_MEMORY_PEAK_HS_BW MBps_to_icc(700)
50 #define USB_MEMORY_AVG_SS_BW MBps_to_icc(1000)
51 #define USB_MEMORY_PEAK_SS_BW MBps_to_icc(2500)
52 #define APPS_USB_AVG_BW 0
53 #define APPS_USB_PEAK_BW MBps_to_icc(40)
54
55 struct dwc3_acpi_pdata {
56 u32 qscratch_base_offset;
57 u32 qscratch_base_size;
58 u32 dwc3_core_base_size;
59 int hs_phy_irq_index;
60 int dp_hs_phy_irq_index;
61 int dm_hs_phy_irq_index;
62 int ss_phy_irq_index;
63 bool is_urs;
64 };
65
66 struct dwc3_qcom {
67 struct device *dev;
68 void __iomem *qscratch_base;
69 struct platform_device *dwc3;
70 struct platform_device *urs_usb;
71 struct clk **clks;
72 int num_clocks;
73 struct reset_control *resets;
74
75 int hs_phy_irq;
76 int dp_hs_phy_irq;
77 int dm_hs_phy_irq;
78 int ss_phy_irq;
79
80 struct extcon_dev *edev;
81 struct extcon_dev *host_edev;
82 struct notifier_block vbus_nb;
83 struct notifier_block host_nb;
84
85 const struct dwc3_acpi_pdata *acpi_pdata;
86
87 enum usb_dr_mode mode;
88 bool is_suspended;
89 bool pm_suspended;
90 struct icc_path *icc_path_ddr;
91 struct icc_path *icc_path_apps;
92 };
93
dwc3_qcom_setbits(void __iomem * base,u32 offset,u32 val)94 static inline void dwc3_qcom_setbits(void __iomem *base, u32 offset, u32 val)
95 {
96 u32 reg;
97
98 reg = readl(base + offset);
99 reg |= val;
100 writel(reg, base + offset);
101
102 /* ensure that above write is through */
103 readl(base + offset);
104 }
105
dwc3_qcom_clrbits(void __iomem * base,u32 offset,u32 val)106 static inline void dwc3_qcom_clrbits(void __iomem *base, u32 offset, u32 val)
107 {
108 u32 reg;
109
110 reg = readl(base + offset);
111 reg &= ~val;
112 writel(reg, base + offset);
113
114 /* ensure that above write is through */
115 readl(base + offset);
116 }
117
dwc3_qcom_vbus_override_enable(struct dwc3_qcom * qcom,bool enable)118 static void dwc3_qcom_vbus_override_enable(struct dwc3_qcom *qcom, bool enable)
119 {
120 if (enable) {
121 dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_SS_PHY_CTRL,
122 LANE0_PWR_PRESENT);
123 dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_HS_PHY_CTRL,
124 UTMI_OTG_VBUS_VALID | SW_SESSVLD_SEL);
125 } else {
126 dwc3_qcom_clrbits(qcom->qscratch_base, QSCRATCH_SS_PHY_CTRL,
127 LANE0_PWR_PRESENT);
128 dwc3_qcom_clrbits(qcom->qscratch_base, QSCRATCH_HS_PHY_CTRL,
129 UTMI_OTG_VBUS_VALID | SW_SESSVLD_SEL);
130 }
131 }
132
dwc3_qcom_vbus_notifier(struct notifier_block * nb,unsigned long event,void * ptr)133 static int dwc3_qcom_vbus_notifier(struct notifier_block *nb,
134 unsigned long event, void *ptr)
135 {
136 struct dwc3_qcom *qcom = container_of(nb, struct dwc3_qcom, vbus_nb);
137
138 /* enable vbus override for device mode */
139 dwc3_qcom_vbus_override_enable(qcom, event);
140 qcom->mode = event ? USB_DR_MODE_PERIPHERAL : USB_DR_MODE_HOST;
141
142 return NOTIFY_DONE;
143 }
144
dwc3_qcom_host_notifier(struct notifier_block * nb,unsigned long event,void * ptr)145 static int dwc3_qcom_host_notifier(struct notifier_block *nb,
146 unsigned long event, void *ptr)
147 {
148 struct dwc3_qcom *qcom = container_of(nb, struct dwc3_qcom, host_nb);
149
150 /* disable vbus override in host mode */
151 dwc3_qcom_vbus_override_enable(qcom, !event);
152 qcom->mode = event ? USB_DR_MODE_HOST : USB_DR_MODE_PERIPHERAL;
153
154 return NOTIFY_DONE;
155 }
156
dwc3_qcom_register_extcon(struct dwc3_qcom * qcom)157 static int dwc3_qcom_register_extcon(struct dwc3_qcom *qcom)
158 {
159 struct device *dev = qcom->dev;
160 struct extcon_dev *host_edev;
161 int ret;
162
163 if (!of_property_read_bool(dev->of_node, "extcon"))
164 return 0;
165
166 qcom->edev = extcon_get_edev_by_phandle(dev, 0);
167 if (IS_ERR(qcom->edev))
168 return PTR_ERR(qcom->edev);
169
170 qcom->vbus_nb.notifier_call = dwc3_qcom_vbus_notifier;
171
172 qcom->host_edev = extcon_get_edev_by_phandle(dev, 1);
173 if (IS_ERR(qcom->host_edev))
174 qcom->host_edev = NULL;
175
176 ret = devm_extcon_register_notifier(dev, qcom->edev, EXTCON_USB,
177 &qcom->vbus_nb);
178 if (ret < 0) {
179 dev_err(dev, "VBUS notifier register failed\n");
180 return ret;
181 }
182
183 if (qcom->host_edev)
184 host_edev = qcom->host_edev;
185 else
186 host_edev = qcom->edev;
187
188 qcom->host_nb.notifier_call = dwc3_qcom_host_notifier;
189 ret = devm_extcon_register_notifier(dev, host_edev, EXTCON_USB_HOST,
190 &qcom->host_nb);
191 if (ret < 0) {
192 dev_err(dev, "Host notifier register failed\n");
193 return ret;
194 }
195
196 /* Update initial VBUS override based on extcon state */
197 if (extcon_get_state(qcom->edev, EXTCON_USB) ||
198 !extcon_get_state(host_edev, EXTCON_USB_HOST))
199 dwc3_qcom_vbus_notifier(&qcom->vbus_nb, true, qcom->edev);
200 else
201 dwc3_qcom_vbus_notifier(&qcom->vbus_nb, false, qcom->edev);
202
203 return 0;
204 }
205
dwc3_qcom_interconnect_enable(struct dwc3_qcom * qcom)206 static int dwc3_qcom_interconnect_enable(struct dwc3_qcom *qcom)
207 {
208 int ret;
209
210 ret = icc_enable(qcom->icc_path_ddr);
211 if (ret)
212 return ret;
213
214 ret = icc_enable(qcom->icc_path_apps);
215 if (ret)
216 icc_disable(qcom->icc_path_ddr);
217
218 return ret;
219 }
220
dwc3_qcom_interconnect_disable(struct dwc3_qcom * qcom)221 static int dwc3_qcom_interconnect_disable(struct dwc3_qcom *qcom)
222 {
223 int ret;
224
225 ret = icc_disable(qcom->icc_path_ddr);
226 if (ret)
227 return ret;
228
229 ret = icc_disable(qcom->icc_path_apps);
230 if (ret)
231 icc_enable(qcom->icc_path_ddr);
232
233 return ret;
234 }
235
236 /**
237 * dwc3_qcom_interconnect_init() - Get interconnect path handles
238 * and set bandwidth.
239 * @qcom: Pointer to the concerned usb core.
240 *
241 */
dwc3_qcom_interconnect_init(struct dwc3_qcom * qcom)242 static int dwc3_qcom_interconnect_init(struct dwc3_qcom *qcom)
243 {
244 struct device *dev = qcom->dev;
245 int ret;
246
247 if (has_acpi_companion(dev))
248 return 0;
249
250 qcom->icc_path_ddr = of_icc_get(dev, "usb-ddr");
251 if (IS_ERR(qcom->icc_path_ddr)) {
252 dev_err(dev, "failed to get usb-ddr path: %ld\n",
253 PTR_ERR(qcom->icc_path_ddr));
254 return PTR_ERR(qcom->icc_path_ddr);
255 }
256
257 qcom->icc_path_apps = of_icc_get(dev, "apps-usb");
258 if (IS_ERR(qcom->icc_path_apps)) {
259 dev_err(dev, "failed to get apps-usb path: %ld\n",
260 PTR_ERR(qcom->icc_path_apps));
261 ret = PTR_ERR(qcom->icc_path_apps);
262 goto put_path_ddr;
263 }
264
265 if (usb_get_maximum_speed(&qcom->dwc3->dev) >= USB_SPEED_SUPER ||
266 usb_get_maximum_speed(&qcom->dwc3->dev) == USB_SPEED_UNKNOWN)
267 ret = icc_set_bw(qcom->icc_path_ddr,
268 USB_MEMORY_AVG_SS_BW, USB_MEMORY_PEAK_SS_BW);
269 else
270 ret = icc_set_bw(qcom->icc_path_ddr,
271 USB_MEMORY_AVG_HS_BW, USB_MEMORY_PEAK_HS_BW);
272
273 if (ret) {
274 dev_err(dev, "failed to set bandwidth for usb-ddr path: %d\n", ret);
275 goto put_path_apps;
276 }
277
278 ret = icc_set_bw(qcom->icc_path_apps,
279 APPS_USB_AVG_BW, APPS_USB_PEAK_BW);
280 if (ret) {
281 dev_err(dev, "failed to set bandwidth for apps-usb path: %d\n", ret);
282 goto put_path_apps;
283 }
284
285 return 0;
286
287 put_path_apps:
288 icc_put(qcom->icc_path_apps);
289 put_path_ddr:
290 icc_put(qcom->icc_path_ddr);
291 return ret;
292 }
293
294 /**
295 * dwc3_qcom_interconnect_exit() - Release interconnect path handles
296 * @qcom: Pointer to the concerned usb core.
297 *
298 * This function is used to release interconnect path handle.
299 */
dwc3_qcom_interconnect_exit(struct dwc3_qcom * qcom)300 static void dwc3_qcom_interconnect_exit(struct dwc3_qcom *qcom)
301 {
302 icc_put(qcom->icc_path_ddr);
303 icc_put(qcom->icc_path_apps);
304 }
305
306 /* Only usable in contexts where the role can not change. */
dwc3_qcom_is_host(struct dwc3_qcom * qcom)307 static bool dwc3_qcom_is_host(struct dwc3_qcom *qcom)
308 {
309 struct dwc3 *dwc;
310
311 /*
312 * FIXME: Fix this layering violation.
313 */
314 dwc = platform_get_drvdata(qcom->dwc3);
315
316 /* Core driver may not have probed yet. */
317 if (!dwc)
318 return false;
319
320 return dwc->xhci;
321 }
322
dwc3_qcom_disable_interrupts(struct dwc3_qcom * qcom)323 static void dwc3_qcom_disable_interrupts(struct dwc3_qcom *qcom)
324 {
325 if (qcom->hs_phy_irq) {
326 disable_irq_wake(qcom->hs_phy_irq);
327 disable_irq_nosync(qcom->hs_phy_irq);
328 }
329
330 if (qcom->dp_hs_phy_irq) {
331 disable_irq_wake(qcom->dp_hs_phy_irq);
332 disable_irq_nosync(qcom->dp_hs_phy_irq);
333 }
334
335 if (qcom->dm_hs_phy_irq) {
336 disable_irq_wake(qcom->dm_hs_phy_irq);
337 disable_irq_nosync(qcom->dm_hs_phy_irq);
338 }
339
340 if (qcom->ss_phy_irq) {
341 disable_irq_wake(qcom->ss_phy_irq);
342 disable_irq_nosync(qcom->ss_phy_irq);
343 }
344 }
345
dwc3_qcom_enable_interrupts(struct dwc3_qcom * qcom)346 static void dwc3_qcom_enable_interrupts(struct dwc3_qcom *qcom)
347 {
348 if (qcom->hs_phy_irq) {
349 enable_irq(qcom->hs_phy_irq);
350 enable_irq_wake(qcom->hs_phy_irq);
351 }
352
353 if (qcom->dp_hs_phy_irq) {
354 enable_irq(qcom->dp_hs_phy_irq);
355 enable_irq_wake(qcom->dp_hs_phy_irq);
356 }
357
358 if (qcom->dm_hs_phy_irq) {
359 enable_irq(qcom->dm_hs_phy_irq);
360 enable_irq_wake(qcom->dm_hs_phy_irq);
361 }
362
363 if (qcom->ss_phy_irq) {
364 enable_irq(qcom->ss_phy_irq);
365 enable_irq_wake(qcom->ss_phy_irq);
366 }
367 }
368
dwc3_qcom_suspend(struct dwc3_qcom * qcom)369 static int dwc3_qcom_suspend(struct dwc3_qcom *qcom)
370 {
371 u32 val;
372 int i, ret;
373
374 if (qcom->is_suspended)
375 return 0;
376
377 val = readl(qcom->qscratch_base + PWR_EVNT_IRQ_STAT_REG);
378 if (!(val & PWR_EVNT_LPM_IN_L2_MASK))
379 dev_err(qcom->dev, "HS-PHY not in L2\n");
380
381 for (i = qcom->num_clocks - 1; i >= 0; i--)
382 clk_disable_unprepare(qcom->clks[i]);
383
384 ret = dwc3_qcom_interconnect_disable(qcom);
385 if (ret)
386 dev_warn(qcom->dev, "failed to disable interconnect: %d\n", ret);
387
388 if (device_may_wakeup(qcom->dev))
389 dwc3_qcom_enable_interrupts(qcom);
390
391 qcom->is_suspended = true;
392
393 return 0;
394 }
395
dwc3_qcom_resume(struct dwc3_qcom * qcom)396 static int dwc3_qcom_resume(struct dwc3_qcom *qcom)
397 {
398 int ret;
399 int i;
400
401 if (!qcom->is_suspended)
402 return 0;
403
404 if (device_may_wakeup(qcom->dev))
405 dwc3_qcom_disable_interrupts(qcom);
406
407 for (i = 0; i < qcom->num_clocks; i++) {
408 ret = clk_prepare_enable(qcom->clks[i]);
409 if (ret < 0) {
410 while (--i >= 0)
411 clk_disable_unprepare(qcom->clks[i]);
412 return ret;
413 }
414 }
415
416 ret = dwc3_qcom_interconnect_enable(qcom);
417 if (ret)
418 dev_warn(qcom->dev, "failed to enable interconnect: %d\n", ret);
419
420 /* Clear existing events from PHY related to L2 in/out */
421 dwc3_qcom_setbits(qcom->qscratch_base, PWR_EVNT_IRQ_STAT_REG,
422 PWR_EVNT_LPM_IN_L2_MASK | PWR_EVNT_LPM_OUT_L2_MASK);
423
424 qcom->is_suspended = false;
425
426 return 0;
427 }
428
qcom_dwc3_resume_irq(int irq,void * data)429 static irqreturn_t qcom_dwc3_resume_irq(int irq, void *data)
430 {
431 struct dwc3_qcom *qcom = data;
432 struct dwc3 *dwc = platform_get_drvdata(qcom->dwc3);
433
434 /* If pm_suspended then let pm_resume take care of resuming h/w */
435 if (qcom->pm_suspended)
436 return IRQ_HANDLED;
437
438 /*
439 * This is safe as role switching is done from a freezable workqueue
440 * and the wakeup interrupts are disabled as part of resume.
441 */
442 if (dwc3_qcom_is_host(qcom))
443 pm_runtime_resume(&dwc->xhci->dev);
444
445 return IRQ_HANDLED;
446 }
447
dwc3_qcom_select_utmi_clk(struct dwc3_qcom * qcom)448 static void dwc3_qcom_select_utmi_clk(struct dwc3_qcom *qcom)
449 {
450 /* Configure dwc3 to use UTMI clock as PIPE clock not present */
451 dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_GENERAL_CFG,
452 PIPE_UTMI_CLK_DIS);
453
454 usleep_range(100, 1000);
455
456 dwc3_qcom_setbits(qcom->qscratch_base, QSCRATCH_GENERAL_CFG,
457 PIPE_UTMI_CLK_SEL | PIPE3_PHYSTATUS_SW);
458
459 usleep_range(100, 1000);
460
461 dwc3_qcom_clrbits(qcom->qscratch_base, QSCRATCH_GENERAL_CFG,
462 PIPE_UTMI_CLK_DIS);
463 }
464
dwc3_qcom_get_irq(struct platform_device * pdev,const char * name,int num)465 static int dwc3_qcom_get_irq(struct platform_device *pdev,
466 const char *name, int num)
467 {
468 struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
469 struct platform_device *pdev_irq = qcom->urs_usb ? qcom->urs_usb : pdev;
470 struct device_node *np = pdev->dev.of_node;
471 int ret;
472
473 if (np)
474 ret = platform_get_irq_byname_optional(pdev_irq, name);
475 else
476 ret = platform_get_irq_optional(pdev_irq, num);
477
478 return ret;
479 }
480
dwc3_qcom_setup_irq(struct platform_device * pdev)481 static int dwc3_qcom_setup_irq(struct platform_device *pdev)
482 {
483 struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
484 const struct dwc3_acpi_pdata *pdata = qcom->acpi_pdata;
485 int irq;
486 int ret;
487
488 irq = dwc3_qcom_get_irq(pdev, "hs_phy_irq",
489 pdata ? pdata->hs_phy_irq_index : -1);
490 if (irq > 0) {
491 /* Keep wakeup interrupts disabled until suspend */
492 irq_set_status_flags(irq, IRQ_NOAUTOEN);
493 ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
494 qcom_dwc3_resume_irq,
495 IRQF_ONESHOT,
496 "qcom_dwc3 HS", qcom);
497 if (ret) {
498 dev_err(qcom->dev, "hs_phy_irq failed: %d\n", ret);
499 return ret;
500 }
501 qcom->hs_phy_irq = irq;
502 }
503
504 irq = dwc3_qcom_get_irq(pdev, "dp_hs_phy_irq",
505 pdata ? pdata->dp_hs_phy_irq_index : -1);
506 if (irq > 0) {
507 irq_set_status_flags(irq, IRQ_NOAUTOEN);
508 ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
509 qcom_dwc3_resume_irq,
510 IRQF_ONESHOT,
511 "qcom_dwc3 DP_HS", qcom);
512 if (ret) {
513 dev_err(qcom->dev, "dp_hs_phy_irq failed: %d\n", ret);
514 return ret;
515 }
516 qcom->dp_hs_phy_irq = irq;
517 }
518
519 irq = dwc3_qcom_get_irq(pdev, "dm_hs_phy_irq",
520 pdata ? pdata->dm_hs_phy_irq_index : -1);
521 if (irq > 0) {
522 irq_set_status_flags(irq, IRQ_NOAUTOEN);
523 ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
524 qcom_dwc3_resume_irq,
525 IRQF_ONESHOT,
526 "qcom_dwc3 DM_HS", qcom);
527 if (ret) {
528 dev_err(qcom->dev, "dm_hs_phy_irq failed: %d\n", ret);
529 return ret;
530 }
531 qcom->dm_hs_phy_irq = irq;
532 }
533
534 irq = dwc3_qcom_get_irq(pdev, "ss_phy_irq",
535 pdata ? pdata->ss_phy_irq_index : -1);
536 if (irq > 0) {
537 irq_set_status_flags(irq, IRQ_NOAUTOEN);
538 ret = devm_request_threaded_irq(qcom->dev, irq, NULL,
539 qcom_dwc3_resume_irq,
540 IRQF_ONESHOT,
541 "qcom_dwc3 SS", qcom);
542 if (ret) {
543 dev_err(qcom->dev, "ss_phy_irq failed: %d\n", ret);
544 return ret;
545 }
546 qcom->ss_phy_irq = irq;
547 }
548
549 return 0;
550 }
551
dwc3_qcom_clk_init(struct dwc3_qcom * qcom,int count)552 static int dwc3_qcom_clk_init(struct dwc3_qcom *qcom, int count)
553 {
554 struct device *dev = qcom->dev;
555 struct device_node *np = dev->of_node;
556 int i;
557
558 if (!np || !count)
559 return 0;
560
561 if (count < 0)
562 return count;
563
564 qcom->num_clocks = count;
565
566 qcom->clks = devm_kcalloc(dev, qcom->num_clocks,
567 sizeof(struct clk *), GFP_KERNEL);
568 if (!qcom->clks)
569 return -ENOMEM;
570
571 for (i = 0; i < qcom->num_clocks; i++) {
572 struct clk *clk;
573 int ret;
574
575 clk = of_clk_get(np, i);
576 if (IS_ERR(clk)) {
577 while (--i >= 0)
578 clk_put(qcom->clks[i]);
579 return PTR_ERR(clk);
580 }
581
582 ret = clk_prepare_enable(clk);
583 if (ret < 0) {
584 while (--i >= 0) {
585 clk_disable_unprepare(qcom->clks[i]);
586 clk_put(qcom->clks[i]);
587 }
588 clk_put(clk);
589
590 return ret;
591 }
592
593 qcom->clks[i] = clk;
594 }
595
596 return 0;
597 }
598
599 static const struct property_entry dwc3_qcom_acpi_properties[] = {
600 PROPERTY_ENTRY_STRING("dr_mode", "host"),
601 {}
602 };
603
604 static const struct software_node dwc3_qcom_swnode = {
605 .properties = dwc3_qcom_acpi_properties,
606 };
607
dwc3_qcom_acpi_register_core(struct platform_device * pdev)608 static int dwc3_qcom_acpi_register_core(struct platform_device *pdev)
609 {
610 struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
611 struct device *dev = &pdev->dev;
612 struct resource *res, *child_res = NULL;
613 struct platform_device *pdev_irq = qcom->urs_usb ? qcom->urs_usb :
614 pdev;
615 int irq;
616 int ret;
617
618 qcom->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
619 if (!qcom->dwc3)
620 return -ENOMEM;
621
622 qcom->dwc3->dev.parent = dev;
623 qcom->dwc3->dev.type = dev->type;
624 qcom->dwc3->dev.dma_mask = dev->dma_mask;
625 qcom->dwc3->dev.dma_parms = dev->dma_parms;
626 qcom->dwc3->dev.coherent_dma_mask = dev->coherent_dma_mask;
627
628 child_res = kcalloc(2, sizeof(*child_res), GFP_KERNEL);
629 if (!child_res)
630 return -ENOMEM;
631
632 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
633 if (!res) {
634 dev_err(&pdev->dev, "failed to get memory resource\n");
635 ret = -ENODEV;
636 goto out;
637 }
638
639 child_res[0].flags = res->flags;
640 child_res[0].start = res->start;
641 child_res[0].end = child_res[0].start +
642 qcom->acpi_pdata->dwc3_core_base_size;
643
644 irq = platform_get_irq(pdev_irq, 0);
645 if (irq < 0) {
646 ret = irq;
647 goto out;
648 }
649 child_res[1].flags = IORESOURCE_IRQ;
650 child_res[1].start = child_res[1].end = irq;
651
652 ret = platform_device_add_resources(qcom->dwc3, child_res, 2);
653 if (ret) {
654 dev_err(&pdev->dev, "failed to add resources\n");
655 goto out;
656 }
657
658 ret = device_add_software_node(&qcom->dwc3->dev, &dwc3_qcom_swnode);
659 if (ret < 0) {
660 dev_err(&pdev->dev, "failed to add properties\n");
661 goto out;
662 }
663
664 ret = platform_device_add(qcom->dwc3);
665 if (ret) {
666 dev_err(&pdev->dev, "failed to add device\n");
667 device_remove_software_node(&qcom->dwc3->dev);
668 }
669
670 out:
671 kfree(child_res);
672 return ret;
673 }
674
dwc3_qcom_of_register_core(struct platform_device * pdev)675 static int dwc3_qcom_of_register_core(struct platform_device *pdev)
676 {
677 struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
678 struct device_node *np = pdev->dev.of_node, *dwc3_np;
679 struct device *dev = &pdev->dev;
680 int ret;
681
682 dwc3_np = of_get_compatible_child(np, "snps,dwc3");
683 if (!dwc3_np) {
684 dev_err(dev, "failed to find dwc3 core child\n");
685 return -ENODEV;
686 }
687
688 ret = of_platform_populate(np, NULL, NULL, dev);
689 if (ret) {
690 dev_err(dev, "failed to register dwc3 core - %d\n", ret);
691 goto node_put;
692 }
693
694 qcom->dwc3 = of_find_device_by_node(dwc3_np);
695 if (!qcom->dwc3) {
696 ret = -ENODEV;
697 dev_err(dev, "failed to get dwc3 platform device\n");
698 of_platform_depopulate(dev);
699 }
700
701 node_put:
702 of_node_put(dwc3_np);
703
704 return ret;
705 }
706
dwc3_qcom_create_urs_usb_platdev(struct device * dev)707 static struct platform_device *dwc3_qcom_create_urs_usb_platdev(struct device *dev)
708 {
709 struct platform_device *urs_usb = NULL;
710 struct fwnode_handle *fwh;
711 struct acpi_device *adev;
712 char name[8];
713 int ret;
714 int id;
715
716 /* Figure out device id */
717 ret = sscanf(fwnode_get_name(dev->fwnode), "URS%d", &id);
718 if (!ret)
719 return NULL;
720
721 /* Find the child using name */
722 snprintf(name, sizeof(name), "USB%d", id);
723 fwh = fwnode_get_named_child_node(dev->fwnode, name);
724 if (!fwh)
725 return NULL;
726
727 adev = to_acpi_device_node(fwh);
728 if (!adev)
729 goto err_put_handle;
730
731 urs_usb = acpi_create_platform_device(adev, NULL);
732 if (IS_ERR_OR_NULL(urs_usb))
733 goto err_put_handle;
734
735 return urs_usb;
736
737 err_put_handle:
738 fwnode_handle_put(fwh);
739
740 return urs_usb;
741 }
742
dwc3_qcom_destroy_urs_usb_platdev(struct platform_device * urs_usb)743 static void dwc3_qcom_destroy_urs_usb_platdev(struct platform_device *urs_usb)
744 {
745 struct fwnode_handle *fwh = urs_usb->dev.fwnode;
746
747 platform_device_unregister(urs_usb);
748 fwnode_handle_put(fwh);
749 }
750
dwc3_qcom_probe(struct platform_device * pdev)751 static int dwc3_qcom_probe(struct platform_device *pdev)
752 {
753 struct device_node *np = pdev->dev.of_node;
754 struct device *dev = &pdev->dev;
755 struct dwc3_qcom *qcom;
756 struct resource *res, *parent_res = NULL;
757 struct resource local_res;
758 int ret, i;
759 bool ignore_pipe_clk;
760
761 qcom = devm_kzalloc(&pdev->dev, sizeof(*qcom), GFP_KERNEL);
762 if (!qcom)
763 return -ENOMEM;
764
765 platform_set_drvdata(pdev, qcom);
766 qcom->dev = &pdev->dev;
767
768 if (has_acpi_companion(dev)) {
769 qcom->acpi_pdata = acpi_device_get_match_data(dev);
770 if (!qcom->acpi_pdata) {
771 dev_err(&pdev->dev, "no supporting ACPI device data\n");
772 return -EINVAL;
773 }
774 }
775
776 qcom->resets = devm_reset_control_array_get_optional_exclusive(dev);
777 if (IS_ERR(qcom->resets)) {
778 ret = PTR_ERR(qcom->resets);
779 dev_err(&pdev->dev, "failed to get resets, err=%d\n", ret);
780 return ret;
781 }
782
783 ret = reset_control_assert(qcom->resets);
784 if (ret) {
785 dev_err(&pdev->dev, "failed to assert resets, err=%d\n", ret);
786 return ret;
787 }
788
789 usleep_range(10, 1000);
790
791 ret = reset_control_deassert(qcom->resets);
792 if (ret) {
793 dev_err(&pdev->dev, "failed to deassert resets, err=%d\n", ret);
794 goto reset_assert;
795 }
796
797 ret = dwc3_qcom_clk_init(qcom, of_clk_get_parent_count(np));
798 if (ret) {
799 dev_err(dev, "failed to get clocks\n");
800 goto reset_assert;
801 }
802
803 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
804
805 if (np) {
806 parent_res = res;
807 } else {
808 memcpy(&local_res, res, sizeof(struct resource));
809 parent_res = &local_res;
810
811 parent_res->start = res->start +
812 qcom->acpi_pdata->qscratch_base_offset;
813 parent_res->end = parent_res->start +
814 qcom->acpi_pdata->qscratch_base_size;
815
816 if (qcom->acpi_pdata->is_urs) {
817 qcom->urs_usb = dwc3_qcom_create_urs_usb_platdev(dev);
818 if (IS_ERR_OR_NULL(qcom->urs_usb)) {
819 dev_err(dev, "failed to create URS USB platdev\n");
820 if (!qcom->urs_usb)
821 ret = -ENODEV;
822 else
823 ret = PTR_ERR(qcom->urs_usb);
824 goto clk_disable;
825 }
826 }
827 }
828
829 qcom->qscratch_base = devm_ioremap_resource(dev, parent_res);
830 if (IS_ERR(qcom->qscratch_base)) {
831 ret = PTR_ERR(qcom->qscratch_base);
832 goto free_urs;
833 }
834
835 ret = dwc3_qcom_setup_irq(pdev);
836 if (ret) {
837 dev_err(dev, "failed to setup IRQs, err=%d\n", ret);
838 goto free_urs;
839 }
840
841 /*
842 * Disable pipe_clk requirement if specified. Used when dwc3
843 * operates without SSPHY and only HS/FS/LS modes are supported.
844 */
845 ignore_pipe_clk = device_property_read_bool(dev,
846 "qcom,select-utmi-as-pipe-clk");
847 if (ignore_pipe_clk)
848 dwc3_qcom_select_utmi_clk(qcom);
849
850 if (np)
851 ret = dwc3_qcom_of_register_core(pdev);
852 else
853 ret = dwc3_qcom_acpi_register_core(pdev);
854
855 if (ret) {
856 dev_err(dev, "failed to register DWC3 Core, err=%d\n", ret);
857 goto free_urs;
858 }
859
860 ret = dwc3_qcom_interconnect_init(qcom);
861 if (ret)
862 goto depopulate;
863
864 qcom->mode = usb_get_dr_mode(&qcom->dwc3->dev);
865
866 /* enable vbus override for device mode */
867 if (qcom->mode != USB_DR_MODE_HOST)
868 dwc3_qcom_vbus_override_enable(qcom, true);
869
870 /* register extcon to override sw_vbus on Vbus change later */
871 ret = dwc3_qcom_register_extcon(qcom);
872 if (ret)
873 goto interconnect_exit;
874
875 device_init_wakeup(&pdev->dev, 1);
876 qcom->is_suspended = false;
877 pm_runtime_set_active(dev);
878 pm_runtime_enable(dev);
879 pm_runtime_forbid(dev);
880
881 return 0;
882
883 interconnect_exit:
884 dwc3_qcom_interconnect_exit(qcom);
885 depopulate:
886 if (np) {
887 of_platform_depopulate(&pdev->dev);
888 } else {
889 device_remove_software_node(&qcom->dwc3->dev);
890 platform_device_del(qcom->dwc3);
891 }
892 platform_device_put(qcom->dwc3);
893 free_urs:
894 if (qcom->urs_usb)
895 dwc3_qcom_destroy_urs_usb_platdev(qcom->urs_usb);
896 clk_disable:
897 for (i = qcom->num_clocks - 1; i >= 0; i--) {
898 clk_disable_unprepare(qcom->clks[i]);
899 clk_put(qcom->clks[i]);
900 }
901 reset_assert:
902 reset_control_assert(qcom->resets);
903
904 return ret;
905 }
906
dwc3_qcom_remove(struct platform_device * pdev)907 static int dwc3_qcom_remove(struct platform_device *pdev)
908 {
909 struct dwc3_qcom *qcom = platform_get_drvdata(pdev);
910 struct device_node *np = pdev->dev.of_node;
911 struct device *dev = &pdev->dev;
912 int i;
913
914 if (np) {
915 of_platform_depopulate(&pdev->dev);
916 } else {
917 device_remove_software_node(&qcom->dwc3->dev);
918 platform_device_del(qcom->dwc3);
919 }
920 platform_device_put(qcom->dwc3);
921
922 if (qcom->urs_usb)
923 dwc3_qcom_destroy_urs_usb_platdev(qcom->urs_usb);
924
925 for (i = qcom->num_clocks - 1; i >= 0; i--) {
926 clk_disable_unprepare(qcom->clks[i]);
927 clk_put(qcom->clks[i]);
928 }
929 qcom->num_clocks = 0;
930
931 dwc3_qcom_interconnect_exit(qcom);
932 reset_control_assert(qcom->resets);
933
934 pm_runtime_allow(dev);
935 pm_runtime_disable(dev);
936
937 return 0;
938 }
939
dwc3_qcom_pm_suspend(struct device * dev)940 static int __maybe_unused dwc3_qcom_pm_suspend(struct device *dev)
941 {
942 struct dwc3_qcom *qcom = dev_get_drvdata(dev);
943 int ret = 0;
944
945 ret = dwc3_qcom_suspend(qcom);
946 if (!ret)
947 qcom->pm_suspended = true;
948
949 return ret;
950 }
951
dwc3_qcom_pm_resume(struct device * dev)952 static int __maybe_unused dwc3_qcom_pm_resume(struct device *dev)
953 {
954 struct dwc3_qcom *qcom = dev_get_drvdata(dev);
955 int ret;
956
957 ret = dwc3_qcom_resume(qcom);
958 if (!ret)
959 qcom->pm_suspended = false;
960
961 return ret;
962 }
963
dwc3_qcom_runtime_suspend(struct device * dev)964 static int __maybe_unused dwc3_qcom_runtime_suspend(struct device *dev)
965 {
966 struct dwc3_qcom *qcom = dev_get_drvdata(dev);
967
968 return dwc3_qcom_suspend(qcom);
969 }
970
dwc3_qcom_runtime_resume(struct device * dev)971 static int __maybe_unused dwc3_qcom_runtime_resume(struct device *dev)
972 {
973 struct dwc3_qcom *qcom = dev_get_drvdata(dev);
974
975 return dwc3_qcom_resume(qcom);
976 }
977
978 static const struct dev_pm_ops dwc3_qcom_dev_pm_ops = {
979 SET_SYSTEM_SLEEP_PM_OPS(dwc3_qcom_pm_suspend, dwc3_qcom_pm_resume)
980 SET_RUNTIME_PM_OPS(dwc3_qcom_runtime_suspend, dwc3_qcom_runtime_resume,
981 NULL)
982 };
983
984 static const struct of_device_id dwc3_qcom_of_match[] = {
985 { .compatible = "qcom,dwc3" },
986 { .compatible = "qcom,msm8996-dwc3" },
987 { .compatible = "qcom,msm8998-dwc3" },
988 { .compatible = "qcom,sdm660-dwc3" },
989 { .compatible = "qcom,sdm845-dwc3" },
990 { }
991 };
992 MODULE_DEVICE_TABLE(of, dwc3_qcom_of_match);
993
994 #ifdef CONFIG_ACPI
995 static const struct dwc3_acpi_pdata sdm845_acpi_pdata = {
996 .qscratch_base_offset = SDM845_QSCRATCH_BASE_OFFSET,
997 .qscratch_base_size = SDM845_QSCRATCH_SIZE,
998 .dwc3_core_base_size = SDM845_DWC3_CORE_SIZE,
999 .hs_phy_irq_index = 1,
1000 .dp_hs_phy_irq_index = 4,
1001 .dm_hs_phy_irq_index = 3,
1002 .ss_phy_irq_index = 2
1003 };
1004
1005 static const struct dwc3_acpi_pdata sdm845_acpi_urs_pdata = {
1006 .qscratch_base_offset = SDM845_QSCRATCH_BASE_OFFSET,
1007 .qscratch_base_size = SDM845_QSCRATCH_SIZE,
1008 .dwc3_core_base_size = SDM845_DWC3_CORE_SIZE,
1009 .hs_phy_irq_index = 1,
1010 .dp_hs_phy_irq_index = 4,
1011 .dm_hs_phy_irq_index = 3,
1012 .ss_phy_irq_index = 2,
1013 .is_urs = true,
1014 };
1015
1016 static const struct acpi_device_id dwc3_qcom_acpi_match[] = {
1017 { "QCOM2430", (unsigned long)&sdm845_acpi_pdata },
1018 { "QCOM0304", (unsigned long)&sdm845_acpi_urs_pdata },
1019 { "QCOM0497", (unsigned long)&sdm845_acpi_urs_pdata },
1020 { "QCOM04A6", (unsigned long)&sdm845_acpi_pdata },
1021 { },
1022 };
1023 MODULE_DEVICE_TABLE(acpi, dwc3_qcom_acpi_match);
1024 #endif
1025
1026 static struct platform_driver dwc3_qcom_driver = {
1027 .probe = dwc3_qcom_probe,
1028 .remove = dwc3_qcom_remove,
1029 .driver = {
1030 .name = "dwc3-qcom",
1031 .pm = &dwc3_qcom_dev_pm_ops,
1032 .of_match_table = dwc3_qcom_of_match,
1033 .acpi_match_table = ACPI_PTR(dwc3_qcom_acpi_match),
1034 },
1035 };
1036
1037 module_platform_driver(dwc3_qcom_driver);
1038
1039 MODULE_LICENSE("GPL v2");
1040 MODULE_DESCRIPTION("DesignWare DWC3 QCOM Glue Driver");
1041