Lines Matching refs:musb_readl
50 rev = musb_readl(tbase, TUSB_DMA_CTRL_REV) & 0xff; in tusb_get_revision()
52 die_id = TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase, in tusb_get_revision()
70 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_PRCM_REV)), in tusb_print_revision()
71 TUSB_REV_MINOR(musb_readl(tbase, TUSB_PRCM_REV)), in tusb_print_revision()
73 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_INT_CTRL_REV)), in tusb_print_revision()
74 TUSB_REV_MINOR(musb_readl(tbase, TUSB_INT_CTRL_REV)), in tusb_print_revision()
76 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_GPIO_REV)), in tusb_print_revision()
77 TUSB_REV_MINOR(musb_readl(tbase, TUSB_GPIO_REV)), in tusb_print_revision()
79 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)), in tusb_print_revision()
80 TUSB_REV_MINOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)), in tusb_print_revision()
82 TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase, TUSB_DIDR1_HI)), in tusb_print_revision()
101 phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL); in tusb_wbus_quirk()
102 phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE); in tusb_wbus_quirk()
110 musb_readl(tbase, TUSB_PHY_OTG_CTRL), in tusb_wbus_quirk()
111 musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE)); in tusb_wbus_quirk()
112 } else if (musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE) in tusb_wbus_quirk()
119 musb_readl(tbase, TUSB_PHY_OTG_CTRL), in tusb_wbus_quirk()
120 musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE)); in tusb_wbus_quirk()
207 val = musb_readl(fifo, 0); in tusb_fifo_read_unaligned()
215 val = musb_readl(fifo, 0); in tusb_fifo_read_unaligned()
302 val = musb_readl(fifo, 0); in tusb_read_fifo()
344 reg = musb_readl(tbase, TUSB_PRCM_MNGMT); in tusb_draw_power()
367 reg = musb_readl(tbase, TUSB_PRCM_CONF); in tusb_set_clock_source()
408 reg = musb_readl(tbase, TUSB_PRCM_MNGMT); in tusb_allow_idle()
432 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT); in tusb_musb_vbus_status()
433 prcm_mngmt = musb_readl(tbase, TUSB_PRCM_MNGMT); in tusb_musb_vbus_status()
443 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT); in tusb_musb_vbus_status()
563 prcm = musb_readl(tbase, TUSB_PRCM_MNGMT); in tusb_musb_set_vbus()
564 conf = musb_readl(tbase, TUSB_DEV_CONF); in tusb_musb_set_vbus()
581 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT); in tusb_musb_set_vbus()
617 musb_readl(tbase, TUSB_DEV_OTG_STAT), in tusb_musb_set_vbus()
633 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT); in tusb_musb_set_mode()
634 phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL); in tusb_musb_set_mode()
635 phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE); in tusb_musb_set_mode()
636 dev_conf = musb_readl(tbase, TUSB_DEV_CONF); in tusb_musb_set_mode()
668 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT); in tusb_musb_set_mode()
680 u32 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT); in tusb_otg_ints()
829 int_mask = musb_readl(tbase, TUSB_INT_MASK); in tusb_musb_interrupt()
832 int_src = musb_readl(tbase, TUSB_INT_SRC) & ~TUSB_INT_SRC_RESERVED_BITS; in tusb_musb_interrupt()
851 reg = musb_readl(tbase, TUSB_SCRATCH_PAD); in tusb_musb_interrupt()
860 reg = musb_readl(tbase, TUSB_PRCM_WAKEUP_SOURCE); in tusb_musb_interrupt()
886 u32 dma_src = musb_readl(tbase, TUSB_DMA_INT_SRC); in tusb_musb_interrupt()
894 u32 musb_src = musb_readl(tbase, TUSB_USBIP_INT_SRC); in tusb_musb_interrupt()
955 if (!(musb_readl(tbase, TUSB_DEV_OTG_STAT) in tusb_musb_enable()
1038 if (musb_readl(tbase, TUSB_PROD_TEST_RESET) != in tusb_musb_start()
1071 reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE); in tusb_musb_start()
1075 reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL); in tusb_musb_start()