1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #include <linux/bitfield.h>
29 #include <linux/bits.h>
30
31 /**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * File Layout
38 * ~~~~~~~~~~~
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
70 *
71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
72 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
82 * ~~~~~~
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
100 * ~~~~~~~~
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
119 /**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127 #define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
130 ((__n) < 0 || (__n) > 31))))
131
132 /**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141 #define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
147 /*
148 * Local integer constant expression version of is_power_of_2().
149 */
150 #define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
152 /**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
156 *
157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
162 #define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
168
169 /**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179 #define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
181 typedef struct {
182 u32 reg;
183 } i915_reg_t;
184
185 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187 #define INVALID_MMIO_REG _MMIO(0)
188
i915_mmio_reg_offset(i915_reg_t reg)189 static __always_inline u32 i915_mmio_reg_offset(i915_reg_t reg)
190 {
191 return reg.reg;
192 }
193
i915_mmio_reg_equal(i915_reg_t a,i915_reg_t b)194 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195 {
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197 }
198
i915_mmio_reg_valid(i915_reg_t reg)199 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200 {
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202 }
203
204 #define VLV_DISPLAY_BASE 0x180000
205 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
206 #define BXT_MIPI_BASE 0x60000
207
208 #define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
210 /*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218 /*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
223 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
225 /*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
228 #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229 #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230 #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231 #define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232 #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233 #define _PHY(phy, a, b) _PICK_EVEN(phy, a, b)
234
235 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
236 #define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
237 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
238 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
239 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
240 #define _MMIO_PHY(phy, a, b) _MMIO(_PHY(phy, a, b))
241
242 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
243
244 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
245 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
246 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
247 #define _MMIO_PLL3(pll, ...) _MMIO(_PICK(pll, __VA_ARGS__))
248
249
250 /*
251 * Device info offset array based helpers for groups of registers with unevenly
252 * spaced base offsets.
253 */
254 #define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
255 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257 #define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
258 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
259 DISPLAY_MMIO_BASE(dev_priv))
260 #define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
261 #define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
262 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
263 DISPLAY_MMIO_BASE(dev_priv))
264
265 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
266 #define _MASKED_FIELD(mask, value) ({ \
267 if (__builtin_constant_p(mask)) \
268 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
269 if (__builtin_constant_p(value)) \
270 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
271 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
272 BUILD_BUG_ON_MSG((value) & ~(mask), \
273 "Incorrect value for mask"); \
274 __MASKED_FIELD(mask, value); })
275 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
276 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
277
278 /* PCI config space */
279
280 #define MCHBAR_I915 0x44
281 #define MCHBAR_I965 0x48
282 #define MCHBAR_SIZE (4 * 4096)
283
284 #define DEVEN 0x54
285 #define DEVEN_MCHBAR_EN (1 << 28)
286
287 /* BSM in include/drm/i915_drm.h */
288
289 #define HPLLCC 0xc0 /* 85x only */
290 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
291 #define GC_CLOCK_133_200 (0 << 0)
292 #define GC_CLOCK_100_200 (1 << 0)
293 #define GC_CLOCK_100_133 (2 << 0)
294 #define GC_CLOCK_133_266 (3 << 0)
295 #define GC_CLOCK_133_200_2 (4 << 0)
296 #define GC_CLOCK_133_266_2 (5 << 0)
297 #define GC_CLOCK_166_266 (6 << 0)
298 #define GC_CLOCK_166_250 (7 << 0)
299
300 #define I915_GDRST 0xc0 /* PCI config register */
301 #define GRDOM_FULL (0 << 2)
302 #define GRDOM_RENDER (1 << 2)
303 #define GRDOM_MEDIA (3 << 2)
304 #define GRDOM_MASK (3 << 2)
305 #define GRDOM_RESET_STATUS (1 << 1)
306 #define GRDOM_RESET_ENABLE (1 << 0)
307
308 /* BSpec only has register offset, PCI device and bit found empirically */
309 #define I830_CLOCK_GATE 0xc8 /* device 0 */
310 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
311
312 #define GCDGMBUS 0xcc
313
314 #define GCFGC2 0xda
315 #define GCFGC 0xf0 /* 915+ only */
316 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
317 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
318 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
319 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
320 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
321 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
322 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
323 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
324 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
325 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
326 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
327 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
328 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
329 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
330 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
331 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
332 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
333 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
334 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
335 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
336 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
337 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
338 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
339 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
340 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
341 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
342 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
343 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
344 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
345
346 #define ASLE 0xe4
347 #define ASLS 0xfc
348
349 #define SWSCI 0xe8
350 #define SWSCI_SCISEL (1 << 15)
351 #define SWSCI_GSSCIE (1 << 0)
352
353 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
354
355
356 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
357 #define ILK_GRDOM_FULL (0 << 1)
358 #define ILK_GRDOM_RENDER (1 << 1)
359 #define ILK_GRDOM_MEDIA (3 << 1)
360 #define ILK_GRDOM_MASK (3 << 1)
361 #define ILK_GRDOM_RESET_ENABLE (1 << 0)
362
363 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
364 #define GEN6_MBC_SNPCR_SHIFT 21
365 #define GEN6_MBC_SNPCR_MASK (3 << 21)
366 #define GEN6_MBC_SNPCR_MAX (0 << 21)
367 #define GEN6_MBC_SNPCR_MED (1 << 21)
368 #define GEN6_MBC_SNPCR_LOW (2 << 21)
369 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
370
371 #define VLV_G3DCTL _MMIO(0x9024)
372 #define VLV_GSCKGCTL _MMIO(0x9028)
373
374 #define GEN6_MBCTL _MMIO(0x0907c)
375 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
376 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
377 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
378 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
379 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
380
381 #define GEN6_GDRST _MMIO(0x941c)
382 #define GEN6_GRDOM_FULL (1 << 0)
383 #define GEN6_GRDOM_RENDER (1 << 1)
384 #define GEN6_GRDOM_MEDIA (1 << 2)
385 #define GEN6_GRDOM_BLT (1 << 3)
386 #define GEN6_GRDOM_VECS (1 << 4)
387 #define GEN9_GRDOM_GUC (1 << 5)
388 #define GEN8_GRDOM_MEDIA2 (1 << 7)
389 /* GEN11 changed all bit defs except for FULL & RENDER */
390 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
391 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
392 #define GEN11_GRDOM_BLT (1 << 2)
393 #define GEN11_GRDOM_GUC (1 << 3)
394 #define GEN11_GRDOM_MEDIA (1 << 5)
395 #define GEN11_GRDOM_MEDIA2 (1 << 6)
396 #define GEN11_GRDOM_MEDIA3 (1 << 7)
397 #define GEN11_GRDOM_MEDIA4 (1 << 8)
398 #define GEN11_GRDOM_MEDIA5 (1 << 9)
399 #define GEN11_GRDOM_MEDIA6 (1 << 10)
400 #define GEN11_GRDOM_MEDIA7 (1 << 11)
401 #define GEN11_GRDOM_MEDIA8 (1 << 12)
402 #define GEN11_GRDOM_VECS (1 << 13)
403 #define GEN11_GRDOM_VECS2 (1 << 14)
404 #define GEN11_GRDOM_VECS3 (1 << 15)
405 #define GEN11_GRDOM_VECS4 (1 << 16)
406 #define GEN11_GRDOM_SFC0 (1 << 17)
407 #define GEN11_GRDOM_SFC1 (1 << 18)
408 #define GEN11_GRDOM_SFC2 (1 << 19)
409 #define GEN11_GRDOM_SFC3 (1 << 20)
410
411 #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
412 #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
413
414 #define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
415 #define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
416 #define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
417 #define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
418 #define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
419
420 #define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
421 #define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
422 #define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
423 #define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
424 #define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
425 #define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
426
427 #define GEN12_HCP_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x2910)
428 #define GEN12_HCP_SFC_FORCED_LOCK_BIT REG_BIT(0)
429 #define GEN12_HCP_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x2914)
430 #define GEN12_HCP_SFC_LOCK_ACK_BIT REG_BIT(1)
431 #define GEN12_HCP_SFC_USAGE_BIT REG_BIT(0)
432
433 #define GEN12_SFC_DONE(n) _MMIO(0x1cc000 + (n) * 0x1000)
434 #define GEN12_SFC_DONE_MAX 4
435
436 #define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
437 #define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
438 #define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
439 #define PP_DIR_DCLV_2G 0xffffffff
440
441 #define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
442 #define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
443
444 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
445 #define GEN8_RPCS_ENABLE (1 << 31)
446 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
447 #define GEN8_RPCS_S_CNT_SHIFT 15
448 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
449 #define GEN11_RPCS_S_CNT_SHIFT 12
450 #define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
451 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
452 #define GEN8_RPCS_SS_CNT_SHIFT 8
453 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
454 #define GEN8_RPCS_EU_MAX_SHIFT 4
455 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
456 #define GEN8_RPCS_EU_MIN_SHIFT 0
457 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
458
459 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
460 /* HSW only */
461 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
462 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
463 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
464 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
465 /* HSW+ */
466 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
467 #define HSW_RCS_CONTEXT_ENABLE (1 << 7)
468 #define HSW_RCS_INHIBIT (1 << 8)
469 /* Gen8 */
470 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
471 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
472 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
473 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
474 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
475 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
476 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
477 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
478 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
479 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
480
481 #define GAM_ECOCHK _MMIO(0x4090)
482 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
483 #define ECOCHK_SNB_BIT (1 << 10)
484 #define ECOCHK_DIS_TLB (1 << 8)
485 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
486 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
487 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
488 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
489 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
490 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
491 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
492 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
493
494 #define GEN8_RC6_CTX_INFO _MMIO(0x8504)
495
496 #define GAC_ECO_BITS _MMIO(0x14090)
497 #define ECOBITS_SNB_BIT (1 << 13)
498 #define ECOBITS_PPGTT_CACHE64B (3 << 8)
499 #define ECOBITS_PPGTT_CACHE4B (0 << 8)
500
501 #define GAB_CTL _MMIO(0x24000)
502 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
503
504 #define GU_CNTL _MMIO(0x101010)
505 #define LMEM_INIT REG_BIT(7)
506
507 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
508 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
509 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
510 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
511 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
512 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
513 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
514 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
515 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
516 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
517 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
518 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
519 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
520 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
521 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
522 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
523 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
524 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
525
526 /* VGA stuff */
527
528 #define VGA_ST01_MDA 0x3ba
529 #define VGA_ST01_CGA 0x3da
530
531 #define _VGA_MSR_WRITE _MMIO(0x3c2)
532 #define VGA_MSR_WRITE 0x3c2
533 #define VGA_MSR_READ 0x3cc
534 #define VGA_MSR_MEM_EN (1 << 1)
535 #define VGA_MSR_CGA_MODE (1 << 0)
536
537 #define VGA_SR_INDEX 0x3c4
538 #define SR01 1
539 #define VGA_SR_DATA 0x3c5
540
541 #define VGA_AR_INDEX 0x3c0
542 #define VGA_AR_VID_EN (1 << 5)
543 #define VGA_AR_DATA_WRITE 0x3c0
544 #define VGA_AR_DATA_READ 0x3c1
545
546 #define VGA_GR_INDEX 0x3ce
547 #define VGA_GR_DATA 0x3cf
548 /* GR05 */
549 #define VGA_GR_MEM_READ_MODE_SHIFT 3
550 #define VGA_GR_MEM_READ_MODE_PLANE 1
551 /* GR06 */
552 #define VGA_GR_MEM_MODE_MASK 0xc
553 #define VGA_GR_MEM_MODE_SHIFT 2
554 #define VGA_GR_MEM_A0000_AFFFF 0
555 #define VGA_GR_MEM_A0000_BFFFF 1
556 #define VGA_GR_MEM_B0000_B7FFF 2
557 #define VGA_GR_MEM_B0000_BFFFF 3
558
559 #define VGA_DACMASK 0x3c6
560 #define VGA_DACRX 0x3c7
561 #define VGA_DACWX 0x3c8
562 #define VGA_DACDATA 0x3c9
563
564 #define VGA_CR_INDEX_MDA 0x3b4
565 #define VGA_CR_DATA_MDA 0x3b5
566 #define VGA_CR_INDEX_CGA 0x3d4
567 #define VGA_CR_DATA_CGA 0x3d5
568
569 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
570 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
571 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
572 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
573 #define MI_PREDICATE_DATA _MMIO(0x2410)
574 #define MI_PREDICATE_RESULT _MMIO(0x2418)
575 #define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
576 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
577 #define LOWER_SLICE_ENABLED (1 << 0)
578 #define LOWER_SLICE_DISABLED (0 << 0)
579
580 /*
581 * Registers used only by the command parser
582 */
583 #define BCS_SWCTRL _MMIO(0x22200)
584 #define BCS_SRC_Y REG_BIT(0)
585 #define BCS_DST_Y REG_BIT(1)
586
587 /* There are 16 GPR registers */
588 #define BCS_GPR(n) _MMIO(0x22600 + (n) * 8)
589 #define BCS_GPR_UDW(n) _MMIO(0x22600 + (n) * 8 + 4)
590
591 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
592 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
593 #define HS_INVOCATION_COUNT _MMIO(0x2300)
594 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
595 #define DS_INVOCATION_COUNT _MMIO(0x2308)
596 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
597 #define IA_VERTICES_COUNT _MMIO(0x2310)
598 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
599 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
600 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
601 #define VS_INVOCATION_COUNT _MMIO(0x2320)
602 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
603 #define GS_INVOCATION_COUNT _MMIO(0x2328)
604 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
605 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
606 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
607 #define CL_INVOCATION_COUNT _MMIO(0x2338)
608 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
609 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
610 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
611 #define PS_INVOCATION_COUNT _MMIO(0x2348)
612 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
613 #define PS_DEPTH_COUNT _MMIO(0x2350)
614 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
615
616 /* There are the 4 64-bit counter registers, one for each stream output */
617 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
618 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
619
620 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
621 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
622
623 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
624 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
625 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
626 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
627 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
628 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
629
630 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
631 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
632 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
633
634 /* There are the 16 64-bit CS General Purpose Registers */
635 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
636 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
637
638 #define GEN7_OACONTROL _MMIO(0x2360)
639 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
640 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
641 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
642 #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
643 #define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
644 #define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
645 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
646 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
647 #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
648 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
649 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
650 #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
651 #define GEN7_OACONTROL_FORMAT_SHIFT 2
652 #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
653 #define GEN7_OACONTROL_ENABLE (1 << 0)
654
655 #define GEN8_OACTXID _MMIO(0x2364)
656
657 #define GEN8_OA_DEBUG _MMIO(0x2B04)
658 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
659 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
660 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
661 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
662
663 #define GEN8_OACONTROL _MMIO(0x2B00)
664 #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
665 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
666 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
667 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
668 #define GEN8_OA_REPORT_FORMAT_SHIFT 2
669 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
670 #define GEN8_OA_COUNTER_ENABLE (1 << 0)
671
672 #define GEN8_OACTXCONTROL _MMIO(0x2360)
673 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F
674 #define GEN8_OA_TIMER_PERIOD_SHIFT 2
675 #define GEN8_OA_TIMER_ENABLE (1 << 1)
676 #define GEN8_OA_COUNTER_RESUME (1 << 0)
677
678 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
679 #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
680 #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
681 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
682 #define GEN7_OABUFFER_RESUME (1 << 0)
683
684 #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
685 #define GEN8_OABUFFER _MMIO(0x2b14)
686 #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
687
688 #define GEN7_OASTATUS1 _MMIO(0x2364)
689 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
690 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
691 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
692 #define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
693
694 #define GEN7_OASTATUS2 _MMIO(0x2368)
695 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
696 #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
697
698 #define GEN8_OASTATUS _MMIO(0x2b08)
699 #define GEN8_OASTATUS_TAIL_POINTER_WRAP (1 << 17)
700 #define GEN8_OASTATUS_HEAD_POINTER_WRAP (1 << 16)
701 #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
702 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
703 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
704 #define GEN8_OASTATUS_REPORT_LOST (1 << 0)
705
706 #define GEN8_OAHEADPTR _MMIO(0x2B0C)
707 #define GEN8_OAHEADPTR_MASK 0xffffffc0
708 #define GEN8_OATAILPTR _MMIO(0x2B10)
709 #define GEN8_OATAILPTR_MASK 0xffffffc0
710
711 #define OABUFFER_SIZE_128K (0 << 3)
712 #define OABUFFER_SIZE_256K (1 << 3)
713 #define OABUFFER_SIZE_512K (2 << 3)
714 #define OABUFFER_SIZE_1M (3 << 3)
715 #define OABUFFER_SIZE_2M (4 << 3)
716 #define OABUFFER_SIZE_4M (5 << 3)
717 #define OABUFFER_SIZE_8M (6 << 3)
718 #define OABUFFER_SIZE_16M (7 << 3)
719
720 #define GEN12_OA_TLB_INV_CR _MMIO(0xceec)
721
722 /* Gen12 OAR unit */
723 #define GEN12_OAR_OACONTROL _MMIO(0x2960)
724 #define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
725 #define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
726
727 #define GEN12_OACTXCONTROL _MMIO(0x2360)
728 #define GEN12_OAR_OASTATUS _MMIO(0x2968)
729
730 /* Gen12 OAG unit */
731 #define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
732 #define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
733 #define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
734 #define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
735
736 #define GEN12_OAG_OABUFFER _MMIO(0xdb08)
737 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
738 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
739 #define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
740
741 #define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
742 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
743 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
744 #define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
745
746 #define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
747 #define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
748 #define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
749
750 #define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
751 #define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
752 #define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
753 #define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
754 #define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
755
756 #define GEN12_OAG_OASTATUS _MMIO(0xdafc)
757 #define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
758 #define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
759 #define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
760
761 /*
762 * Flexible, Aggregate EU Counter Registers.
763 * Note: these aren't contiguous
764 */
765 #define EU_PERF_CNTL0 _MMIO(0xe458)
766 #define EU_PERF_CNTL1 _MMIO(0xe558)
767 #define EU_PERF_CNTL2 _MMIO(0xe658)
768 #define EU_PERF_CNTL3 _MMIO(0xe758)
769 #define EU_PERF_CNTL4 _MMIO(0xe45c)
770 #define EU_PERF_CNTL5 _MMIO(0xe55c)
771 #define EU_PERF_CNTL6 _MMIO(0xe65c)
772
773 /*
774 * OA Boolean state
775 */
776
777 #define OASTARTTRIG1 _MMIO(0x2710)
778 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
779 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff
780
781 #define OASTARTTRIG2 _MMIO(0x2714)
782 #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
783 #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
784 #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
785 #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
786 #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
787 #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
788 #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
789 #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
790 #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
791 #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
792 #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
793 #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
794 #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
795 #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
796 #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
797 #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
798 #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
799 #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
800 #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
801 #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
802 #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
803 #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
804 #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
805 #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
806 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
807 #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
808 #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
809 #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
810 #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
811
812 #define OASTARTTRIG3 _MMIO(0x2718)
813 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf
814 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
815 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
816 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
817 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
818 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
819 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
820 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
821 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
822
823 #define OASTARTTRIG4 _MMIO(0x271c)
824 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf
825 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
826 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
827 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
828 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
829 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
830 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
831 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
832 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
833
834 #define OASTARTTRIG5 _MMIO(0x2720)
835 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
836 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff
837
838 #define OASTARTTRIG6 _MMIO(0x2724)
839 #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
840 #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
841 #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
842 #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
843 #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
844 #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
845 #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
846 #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
847 #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
848 #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
849 #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
850 #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
851 #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
852 #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
853 #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
854 #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
855 #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
856 #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
857 #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
858 #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
859 #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
860 #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
861 #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
862 #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
863 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
864 #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
865 #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
866 #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
867 #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
868
869 #define OASTARTTRIG7 _MMIO(0x2728)
870 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf
871 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
872 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
873 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
874 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
875 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
876 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
877 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
878 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
879
880 #define OASTARTTRIG8 _MMIO(0x272c)
881 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf
882 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
883 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
884 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
885 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
886 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
887 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
888 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
889 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
890
891 #define OAREPORTTRIG1 _MMIO(0x2740)
892 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
893 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
894
895 #define OAREPORTTRIG2 _MMIO(0x2744)
896 #define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
897 #define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
898 #define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
899 #define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
900 #define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
901 #define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
902 #define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
903 #define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
904 #define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
905 #define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
906 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
907 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
908 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
909 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
910 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
911 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
912 #define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
913 #define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
914 #define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
915 #define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
916 #define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
917 #define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
918 #define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
919 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
920 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
921
922 #define OAREPORTTRIG3 _MMIO(0x2748)
923 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
924 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
925 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
926 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
927 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
928 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
929 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
930 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
931 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
932
933 #define OAREPORTTRIG4 _MMIO(0x274c)
934 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
935 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
936 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
937 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
938 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
939 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
940 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
941 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
942 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
943
944 #define OAREPORTTRIG5 _MMIO(0x2750)
945 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
946 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
947
948 #define OAREPORTTRIG6 _MMIO(0x2754)
949 #define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
950 #define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
951 #define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
952 #define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
953 #define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
954 #define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
955 #define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
956 #define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
957 #define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
958 #define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
959 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
960 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
961 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
962 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
963 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
964 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
965 #define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
966 #define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
967 #define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
968 #define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
969 #define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
970 #define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
971 #define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
972 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
973 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
974
975 #define OAREPORTTRIG7 _MMIO(0x2758)
976 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
977 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
978 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
979 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
980 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
981 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
982 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
983 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
984 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
985
986 #define OAREPORTTRIG8 _MMIO(0x275c)
987 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
988 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
989 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
990 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
991 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
992 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
993 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
994 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
995 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
996
997 /* Same layout as OASTARTTRIGX */
998 #define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
999 #define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
1000 #define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
1001 #define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
1002 #define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
1003 #define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
1004 #define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
1005 #define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
1006
1007 /* Same layout as OAREPORTTRIGX */
1008 #define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
1009 #define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
1010 #define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
1011 #define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
1012 #define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
1013 #define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
1014 #define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
1015 #define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
1016
1017 /* CECX_0 */
1018 #define OACEC_COMPARE_LESS_OR_EQUAL 6
1019 #define OACEC_COMPARE_NOT_EQUAL 5
1020 #define OACEC_COMPARE_LESS_THAN 4
1021 #define OACEC_COMPARE_GREATER_OR_EQUAL 3
1022 #define OACEC_COMPARE_EQUAL 2
1023 #define OACEC_COMPARE_GREATER_THAN 1
1024 #define OACEC_COMPARE_ANY_EQUAL 0
1025
1026 #define OACEC_COMPARE_VALUE_MASK 0xffff
1027 #define OACEC_COMPARE_VALUE_SHIFT 3
1028
1029 #define OACEC_SELECT_NOA (0 << 19)
1030 #define OACEC_SELECT_PREV (1 << 19)
1031 #define OACEC_SELECT_BOOLEAN (2 << 19)
1032
1033 /* 11-bit array 0: pass-through, 1: negated */
1034 #define GEN12_OASCEC_NEGATE_MASK 0x7ff
1035 #define GEN12_OASCEC_NEGATE_SHIFT 21
1036
1037 /* CECX_1 */
1038 #define OACEC_MASK_MASK 0xffff
1039 #define OACEC_CONSIDERATIONS_MASK 0xffff
1040 #define OACEC_CONSIDERATIONS_SHIFT 16
1041
1042 #define OACEC0_0 _MMIO(0x2770)
1043 #define OACEC0_1 _MMIO(0x2774)
1044 #define OACEC1_0 _MMIO(0x2778)
1045 #define OACEC1_1 _MMIO(0x277c)
1046 #define OACEC2_0 _MMIO(0x2780)
1047 #define OACEC2_1 _MMIO(0x2784)
1048 #define OACEC3_0 _MMIO(0x2788)
1049 #define OACEC3_1 _MMIO(0x278c)
1050 #define OACEC4_0 _MMIO(0x2790)
1051 #define OACEC4_1 _MMIO(0x2794)
1052 #define OACEC5_0 _MMIO(0x2798)
1053 #define OACEC5_1 _MMIO(0x279c)
1054 #define OACEC6_0 _MMIO(0x27a0)
1055 #define OACEC6_1 _MMIO(0x27a4)
1056 #define OACEC7_0 _MMIO(0x27a8)
1057 #define OACEC7_1 _MMIO(0x27ac)
1058
1059 /* Same layout as CECX_Y */
1060 #define GEN12_OAG_CEC0_0 _MMIO(0xd940)
1061 #define GEN12_OAG_CEC0_1 _MMIO(0xd944)
1062 #define GEN12_OAG_CEC1_0 _MMIO(0xd948)
1063 #define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
1064 #define GEN12_OAG_CEC2_0 _MMIO(0xd950)
1065 #define GEN12_OAG_CEC2_1 _MMIO(0xd954)
1066 #define GEN12_OAG_CEC3_0 _MMIO(0xd958)
1067 #define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
1068 #define GEN12_OAG_CEC4_0 _MMIO(0xd960)
1069 #define GEN12_OAG_CEC4_1 _MMIO(0xd964)
1070 #define GEN12_OAG_CEC5_0 _MMIO(0xd968)
1071 #define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
1072 #define GEN12_OAG_CEC6_0 _MMIO(0xd970)
1073 #define GEN12_OAG_CEC6_1 _MMIO(0xd974)
1074 #define GEN12_OAG_CEC7_0 _MMIO(0xd978)
1075 #define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
1076
1077 /* Same layout as CECX_Y + negate 11-bit array */
1078 #define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
1079 #define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
1080 #define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
1081 #define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
1082 #define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
1083 #define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
1084 #define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
1085 #define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
1086 #define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
1087 #define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
1088 #define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
1089 #define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
1090 #define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
1091 #define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
1092 #define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
1093 #define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
1094
1095 /* OA perf counters */
1096 #define OA_PERFCNT1_LO _MMIO(0x91B8)
1097 #define OA_PERFCNT1_HI _MMIO(0x91BC)
1098 #define OA_PERFCNT2_LO _MMIO(0x91C0)
1099 #define OA_PERFCNT2_HI _MMIO(0x91C4)
1100 #define OA_PERFCNT3_LO _MMIO(0x91C8)
1101 #define OA_PERFCNT3_HI _MMIO(0x91CC)
1102 #define OA_PERFCNT4_LO _MMIO(0x91D8)
1103 #define OA_PERFCNT4_HI _MMIO(0x91DC)
1104
1105 #define OA_PERFMATRIX_LO _MMIO(0x91C8)
1106 #define OA_PERFMATRIX_HI _MMIO(0x91CC)
1107
1108 /* RPM unit config (Gen8+) */
1109 #define RPM_CONFIG0 _MMIO(0x0D00)
1110 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1111 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1112 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1113 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
1114 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1115 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1116 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1117 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1118 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1119 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
1120 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1121 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1122
1123 #define RPM_CONFIG1 _MMIO(0x0D04)
1124 #define GEN10_GT_NOA_ENABLE (1 << 9)
1125
1126 /* GPM unit config (Gen9+) */
1127 #define CTC_MODE _MMIO(0xA26C)
1128 #define CTC_SOURCE_PARAMETER_MASK 1
1129 #define CTC_SOURCE_CRYSTAL_CLOCK 0
1130 #define CTC_SOURCE_DIVIDE_LOGIC 1
1131 #define CTC_SHIFT_PARAMETER_SHIFT 1
1132 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1133
1134 /* RCP unit config (Gen8+) */
1135 #define RCP_CONFIG _MMIO(0x0D08)
1136
1137 /* NOA (HSW) */
1138 #define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1139 #define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1140 #define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1141 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1142 #define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1143 #define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1144 #define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1145 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1146 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1147 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1148
1149 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1150
1151 /* NOA (Gen8+) */
1152 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1153
1154 #define MICRO_BP0_0 _MMIO(0x9800)
1155 #define MICRO_BP0_2 _MMIO(0x9804)
1156 #define MICRO_BP0_1 _MMIO(0x9808)
1157
1158 #define MICRO_BP1_0 _MMIO(0x980C)
1159 #define MICRO_BP1_2 _MMIO(0x9810)
1160 #define MICRO_BP1_1 _MMIO(0x9814)
1161
1162 #define MICRO_BP2_0 _MMIO(0x9818)
1163 #define MICRO_BP2_2 _MMIO(0x981C)
1164 #define MICRO_BP2_1 _MMIO(0x9820)
1165
1166 #define MICRO_BP3_0 _MMIO(0x9824)
1167 #define MICRO_BP3_2 _MMIO(0x9828)
1168 #define MICRO_BP3_1 _MMIO(0x982C)
1169
1170 #define MICRO_BP_TRIGGER _MMIO(0x9830)
1171 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1172 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1173 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1174
1175 #define GEN12_OAA_DBG_REG _MMIO(0xdc44)
1176 #define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1177 #define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1178
1179 #define GDT_CHICKEN_BITS _MMIO(0x9840)
1180 #define GT_NOA_ENABLE 0x00000080
1181
1182 #define NOA_DATA _MMIO(0x986C)
1183 #define NOA_WRITE _MMIO(0x9888)
1184 #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
1185
1186 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1187 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
1188 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
1189
1190 /*
1191 * Reset registers
1192 */
1193 #define DEBUG_RESET_I830 _MMIO(0x6070)
1194 #define DEBUG_RESET_FULL (1 << 7)
1195 #define DEBUG_RESET_RENDER (1 << 8)
1196 #define DEBUG_RESET_DISPLAY (1 << 9)
1197
1198 /*
1199 * IOSF sideband
1200 */
1201 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
1202 #define IOSF_DEVFN_SHIFT 24
1203 #define IOSF_OPCODE_SHIFT 16
1204 #define IOSF_PORT_SHIFT 8
1205 #define IOSF_BYTE_ENABLES_SHIFT 4
1206 #define IOSF_BAR_SHIFT 1
1207 #define IOSF_SB_BUSY (1 << 0)
1208 #define IOSF_PORT_BUNIT 0x03
1209 #define IOSF_PORT_PUNIT 0x04
1210 #define IOSF_PORT_NC 0x11
1211 #define IOSF_PORT_DPIO 0x12
1212 #define IOSF_PORT_GPIO_NC 0x13
1213 #define IOSF_PORT_CCK 0x14
1214 #define IOSF_PORT_DPIO_2 0x1a
1215 #define IOSF_PORT_FLISDSI 0x1b
1216 #define IOSF_PORT_GPIO_SC 0x48
1217 #define IOSF_PORT_GPIO_SUS 0xa8
1218 #define IOSF_PORT_CCU 0xa9
1219 #define CHV_IOSF_PORT_GPIO_N 0x13
1220 #define CHV_IOSF_PORT_GPIO_SE 0x48
1221 #define CHV_IOSF_PORT_GPIO_E 0xa8
1222 #define CHV_IOSF_PORT_GPIO_SW 0xb2
1223 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1224 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
1225
1226 /* See configdb bunit SB addr map */
1227 #define BUNIT_REG_BISOC 0x11
1228
1229 /* PUNIT_REG_*SSPM0 */
1230 #define _SSPM0_SSC(val) ((val) << 0)
1231 #define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1232 #define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1233 #define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1234 #define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1235 #define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1236 #define _SSPM0_SSS(val) ((val) << 24)
1237 #define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1238 #define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1239 #define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1240 #define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1241 #define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1242
1243 /* PUNIT_REG_*SSPM1 */
1244 #define SSPM1_FREQSTAT_SHIFT 24
1245 #define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1246 #define SSPM1_FREQGUAR_SHIFT 8
1247 #define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1248 #define SSPM1_FREQ_SHIFT 0
1249 #define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1250
1251 #define PUNIT_REG_VEDSSPM0 0x32
1252 #define PUNIT_REG_VEDSSPM1 0x33
1253
1254 #define PUNIT_REG_DSPSSPM 0x36
1255 #define DSPFREQSTAT_SHIFT_CHV 24
1256 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1257 #define DSPFREQGUAR_SHIFT_CHV 8
1258 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
1259 #define DSPFREQSTAT_SHIFT 30
1260 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1261 #define DSPFREQGUAR_SHIFT 14
1262 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
1263 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1264 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1265 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
1266 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1267 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1268 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1269 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1270 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1271 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1272 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1273 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1274 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1275 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1276 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1277 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
1278
1279 #define PUNIT_REG_ISPSSPM0 0x39
1280 #define PUNIT_REG_ISPSSPM1 0x3a
1281
1282 #define PUNIT_REG_PWRGT_CTRL 0x60
1283 #define PUNIT_REG_PWRGT_STATUS 0x61
1284 #define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1285 #define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1286 #define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1287 #define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1288 #define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1289
1290 #define PUNIT_PWGT_IDX_RENDER 0
1291 #define PUNIT_PWGT_IDX_MEDIA 1
1292 #define PUNIT_PWGT_IDX_DISP2D 3
1293 #define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1294 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1295 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1296 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1297 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1298 #define PUNIT_PWGT_IDX_DPIO_RX0 10
1299 #define PUNIT_PWGT_IDX_DPIO_RX1 11
1300 #define PUNIT_PWGT_IDX_DPIO_CMN_D 12
1301
1302 #define PUNIT_REG_GPU_LFM 0xd3
1303 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
1304 #define PUNIT_REG_GPU_FREQ_STS 0xd8
1305 #define GPLLENABLE (1 << 4)
1306 #define GENFREQSTATUS (1 << 0)
1307 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
1308 #define PUNIT_REG_CZ_TIMESTAMP 0xce
1309
1310 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1311 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1312
1313 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1314 #define FB_GFX_FREQ_FUSE_MASK 0xff
1315 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1316 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1317 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1318
1319 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1320 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1321
1322 #define PUNIT_REG_DDR_SETUP2 0x139
1323 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1324 #define FORCE_DDR_LOW_FREQ (1 << 1)
1325 #define FORCE_DDR_HIGH_FREQ (1 << 0)
1326
1327 #define PUNIT_GPU_STATUS_REG 0xdb
1328 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1329 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1330 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1331 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1332
1333 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1334 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1335 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1336
1337 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1338 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1339 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1340 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1341 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1342 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1343 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1344 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1345 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1346 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1347
1348 #define VLV_TURBO_SOC_OVERRIDE 0x04
1349 #define VLV_OVERRIDE_EN 1
1350 #define VLV_SOC_TDP_EN (1 << 1)
1351 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1352 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1353
1354 /* vlv2 north clock has */
1355 #define CCK_FUSE_REG 0x8
1356 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
1357 #define CCK_REG_DSI_PLL_FUSE 0x44
1358 #define CCK_REG_DSI_PLL_CONTROL 0x48
1359 #define DSI_PLL_VCO_EN (1 << 31)
1360 #define DSI_PLL_LDO_GATE (1 << 30)
1361 #define DSI_PLL_P1_POST_DIV_SHIFT 17
1362 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1363 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1364 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1365 #define DSI_PLL_MUX_MASK (3 << 9)
1366 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1367 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1368 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1369 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1370 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1371 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1372 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1373 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1374 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1375 #define DSI_PLL_LOCK (1 << 0)
1376 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
1377 #define DSI_PLL_LFSR (1 << 31)
1378 #define DSI_PLL_FRACTION_EN (1 << 30)
1379 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
1380 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1381 #define DSI_PLL_USYNC_CNT_SHIFT 18
1382 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1383 #define DSI_PLL_N1_DIV_SHIFT 16
1384 #define DSI_PLL_N1_DIV_MASK (3 << 16)
1385 #define DSI_PLL_M1_DIV_SHIFT 0
1386 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
1387 #define CCK_CZ_CLOCK_CONTROL 0x62
1388 #define CCK_GPLL_CLOCK_CONTROL 0x67
1389 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
1390 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
1391 #define CCK_TRUNK_FORCE_ON (1 << 17)
1392 #define CCK_TRUNK_FORCE_OFF (1 << 16)
1393 #define CCK_FREQUENCY_STATUS (0x1f << 8)
1394 #define CCK_FREQUENCY_STATUS_SHIFT 8
1395 #define CCK_FREQUENCY_VALUES (0x1f << 0)
1396
1397 /* DPIO registers */
1398 #define DPIO_DEVFN 0
1399
1400 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
1401 #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1402 #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1403 #define DPIO_SFR_BYPASS (1 << 1)
1404 #define DPIO_CMNRST (1 << 0)
1405
1406 #define DPIO_PHY(pipe) ((pipe) >> 1)
1407
1408 /*
1409 * Per pipe/PLL DPIO regs
1410 */
1411 #define _VLV_PLL_DW3_CH0 0x800c
1412 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
1413 #define DPIO_POST_DIV_DAC 0
1414 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1415 #define DPIO_POST_DIV_LVDS1 2
1416 #define DPIO_POST_DIV_LVDS2 3
1417 #define DPIO_K_SHIFT (24) /* 4 bits */
1418 #define DPIO_P1_SHIFT (21) /* 3 bits */
1419 #define DPIO_P2_SHIFT (16) /* 5 bits */
1420 #define DPIO_N_SHIFT (12) /* 4 bits */
1421 #define DPIO_ENABLE_CALIBRATION (1 << 11)
1422 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1423 #define DPIO_M2DIV_MASK 0xff
1424 #define _VLV_PLL_DW3_CH1 0x802c
1425 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
1426
1427 #define _VLV_PLL_DW5_CH0 0x8014
1428 #define DPIO_REFSEL_OVERRIDE 27
1429 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1430 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1431 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
1432 #define DPIO_PLL_REFCLK_SEL_MASK 3
1433 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1434 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
1435 #define _VLV_PLL_DW5_CH1 0x8034
1436 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
1437
1438 #define _VLV_PLL_DW7_CH0 0x801c
1439 #define _VLV_PLL_DW7_CH1 0x803c
1440 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
1441
1442 #define _VLV_PLL_DW8_CH0 0x8040
1443 #define _VLV_PLL_DW8_CH1 0x8060
1444 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
1445
1446 #define VLV_PLL_DW9_BCAST 0xc044
1447 #define _VLV_PLL_DW9_CH0 0x8044
1448 #define _VLV_PLL_DW9_CH1 0x8064
1449 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
1450
1451 #define _VLV_PLL_DW10_CH0 0x8048
1452 #define _VLV_PLL_DW10_CH1 0x8068
1453 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
1454
1455 #define _VLV_PLL_DW11_CH0 0x804c
1456 #define _VLV_PLL_DW11_CH1 0x806c
1457 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
1458
1459 /* Spec for ref block start counts at DW10 */
1460 #define VLV_REF_DW13 0x80ac
1461
1462 #define VLV_CMN_DW0 0x8100
1463
1464 /*
1465 * Per DDI channel DPIO regs
1466 */
1467
1468 #define _VLV_PCS_DW0_CH0 0x8200
1469 #define _VLV_PCS_DW0_CH1 0x8400
1470 #define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1471 #define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1472 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1473 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
1474 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
1475
1476 #define _VLV_PCS01_DW0_CH0 0x200
1477 #define _VLV_PCS23_DW0_CH0 0x400
1478 #define _VLV_PCS01_DW0_CH1 0x2600
1479 #define _VLV_PCS23_DW0_CH1 0x2800
1480 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1481 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1482
1483 #define _VLV_PCS_DW1_CH0 0x8204
1484 #define _VLV_PCS_DW1_CH1 0x8404
1485 #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1486 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1487 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
1488 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1489 #define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
1490 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1491
1492 #define _VLV_PCS01_DW1_CH0 0x204
1493 #define _VLV_PCS23_DW1_CH0 0x404
1494 #define _VLV_PCS01_DW1_CH1 0x2604
1495 #define _VLV_PCS23_DW1_CH1 0x2804
1496 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1497 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1498
1499 #define _VLV_PCS_DW8_CH0 0x8220
1500 #define _VLV_PCS_DW8_CH1 0x8420
1501 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1502 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1503 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1504
1505 #define _VLV_PCS01_DW8_CH0 0x0220
1506 #define _VLV_PCS23_DW8_CH0 0x0420
1507 #define _VLV_PCS01_DW8_CH1 0x2620
1508 #define _VLV_PCS23_DW8_CH1 0x2820
1509 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1510 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1511
1512 #define _VLV_PCS_DW9_CH0 0x8224
1513 #define _VLV_PCS_DW9_CH1 0x8424
1514 #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1515 #define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1516 #define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1517 #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1518 #define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1519 #define DPIO_PCS_TX1MARGIN_101 (1 << 10)
1520 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1521
1522 #define _VLV_PCS01_DW9_CH0 0x224
1523 #define _VLV_PCS23_DW9_CH0 0x424
1524 #define _VLV_PCS01_DW9_CH1 0x2624
1525 #define _VLV_PCS23_DW9_CH1 0x2824
1526 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1527 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1528
1529 #define _CHV_PCS_DW10_CH0 0x8228
1530 #define _CHV_PCS_DW10_CH1 0x8428
1531 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1532 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1533 #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1534 #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1535 #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1536 #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1537 #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1538 #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
1539 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1540
1541 #define _VLV_PCS01_DW10_CH0 0x0228
1542 #define _VLV_PCS23_DW10_CH0 0x0428
1543 #define _VLV_PCS01_DW10_CH1 0x2628
1544 #define _VLV_PCS23_DW10_CH1 0x2828
1545 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1546 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1547
1548 #define _VLV_PCS_DW11_CH0 0x822c
1549 #define _VLV_PCS_DW11_CH1 0x842c
1550 #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1551 #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1552 #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1553 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
1554 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1555
1556 #define _VLV_PCS01_DW11_CH0 0x022c
1557 #define _VLV_PCS23_DW11_CH0 0x042c
1558 #define _VLV_PCS01_DW11_CH1 0x262c
1559 #define _VLV_PCS23_DW11_CH1 0x282c
1560 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1561 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1562
1563 #define _VLV_PCS01_DW12_CH0 0x0230
1564 #define _VLV_PCS23_DW12_CH0 0x0430
1565 #define _VLV_PCS01_DW12_CH1 0x2630
1566 #define _VLV_PCS23_DW12_CH1 0x2830
1567 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1568 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1569
1570 #define _VLV_PCS_DW12_CH0 0x8230
1571 #define _VLV_PCS_DW12_CH1 0x8430
1572 #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1573 #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1574 #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1575 #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1576 #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
1577 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1578
1579 #define _VLV_PCS_DW14_CH0 0x8238
1580 #define _VLV_PCS_DW14_CH1 0x8438
1581 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1582
1583 #define _VLV_PCS_DW23_CH0 0x825c
1584 #define _VLV_PCS_DW23_CH1 0x845c
1585 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1586
1587 #define _VLV_TX_DW2_CH0 0x8288
1588 #define _VLV_TX_DW2_CH1 0x8488
1589 #define DPIO_SWING_MARGIN000_SHIFT 16
1590 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1591 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1592 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1593
1594 #define _VLV_TX_DW3_CH0 0x828c
1595 #define _VLV_TX_DW3_CH1 0x848c
1596 /* The following bit for CHV phy */
1597 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1598 #define DPIO_SWING_MARGIN101_SHIFT 16
1599 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1600 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1601
1602 #define _VLV_TX_DW4_CH0 0x8290
1603 #define _VLV_TX_DW4_CH1 0x8490
1604 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1605 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1606 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1607 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1608 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1609
1610 #define _VLV_TX3_DW4_CH0 0x690
1611 #define _VLV_TX3_DW4_CH1 0x2a90
1612 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1613
1614 #define _VLV_TX_DW5_CH0 0x8294
1615 #define _VLV_TX_DW5_CH1 0x8494
1616 #define DPIO_TX_OCALINIT_EN (1 << 31)
1617 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1618
1619 #define _VLV_TX_DW11_CH0 0x82ac
1620 #define _VLV_TX_DW11_CH1 0x84ac
1621 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1622
1623 #define _VLV_TX_DW14_CH0 0x82b8
1624 #define _VLV_TX_DW14_CH1 0x84b8
1625 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1626
1627 /* CHV dpPhy registers */
1628 #define _CHV_PLL_DW0_CH0 0x8000
1629 #define _CHV_PLL_DW0_CH1 0x8180
1630 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1631
1632 #define _CHV_PLL_DW1_CH0 0x8004
1633 #define _CHV_PLL_DW1_CH1 0x8184
1634 #define DPIO_CHV_N_DIV_SHIFT 8
1635 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1636 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1637
1638 #define _CHV_PLL_DW2_CH0 0x8008
1639 #define _CHV_PLL_DW2_CH1 0x8188
1640 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1641
1642 #define _CHV_PLL_DW3_CH0 0x800c
1643 #define _CHV_PLL_DW3_CH1 0x818c
1644 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1645 #define DPIO_CHV_FIRST_MOD (0 << 8)
1646 #define DPIO_CHV_SECOND_MOD (1 << 8)
1647 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1648 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1649 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1650
1651 #define _CHV_PLL_DW6_CH0 0x8018
1652 #define _CHV_PLL_DW6_CH1 0x8198
1653 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1654 #define DPIO_CHV_INT_COEFF_SHIFT 8
1655 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1656 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1657
1658 #define _CHV_PLL_DW8_CH0 0x8020
1659 #define _CHV_PLL_DW8_CH1 0x81A0
1660 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1661 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1662 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1663
1664 #define _CHV_PLL_DW9_CH0 0x8024
1665 #define _CHV_PLL_DW9_CH1 0x81A4
1666 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1667 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1668 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1669 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1670
1671 #define _CHV_CMN_DW0_CH0 0x8100
1672 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1673 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1674 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1675 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1676
1677 #define _CHV_CMN_DW5_CH0 0x8114
1678 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1679 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1680 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1681 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1682 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1683 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1684 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1685 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1686
1687 #define _CHV_CMN_DW13_CH0 0x8134
1688 #define _CHV_CMN_DW0_CH1 0x8080
1689 #define DPIO_CHV_S1_DIV_SHIFT 21
1690 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1691 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1692 #define DPIO_CHV_K_DIV_SHIFT 4
1693 #define DPIO_PLL_FREQLOCK (1 << 1)
1694 #define DPIO_PLL_LOCK (1 << 0)
1695 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1696
1697 #define _CHV_CMN_DW14_CH0 0x8138
1698 #define _CHV_CMN_DW1_CH1 0x8084
1699 #define DPIO_AFC_RECAL (1 << 14)
1700 #define DPIO_DCLKP_EN (1 << 13)
1701 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1702 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1703 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1704 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1705 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1706 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1707 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1708 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1709 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1710
1711 #define _CHV_CMN_DW19_CH0 0x814c
1712 #define _CHV_CMN_DW6_CH1 0x8098
1713 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1714 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1715 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1716 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1717
1718 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1719
1720 #define CHV_CMN_DW28 0x8170
1721 #define DPIO_CL1POWERDOWNEN (1 << 23)
1722 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1723 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1724 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1725 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1726 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1727
1728 #define CHV_CMN_DW30 0x8178
1729 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1730 #define DPIO_LRC_BYPASS (1 << 3)
1731
1732 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1733 (lane) * 0x200 + (offset))
1734
1735 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1736 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1737 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1738 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1739 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1740 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1741 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1742 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1743 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1744 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1745 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1746 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1747 #define DPIO_FRC_LATENCY_SHFIT 8
1748 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1749 #define DPIO_UPAR_SHIFT 30
1750
1751 /* BXT PHY registers */
1752 #define _BXT_PHY0_BASE 0x6C000
1753 #define _BXT_PHY1_BASE 0x162000
1754 #define _BXT_PHY2_BASE 0x163000
1755 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1756 _BXT_PHY1_BASE, \
1757 _BXT_PHY2_BASE)
1758
1759 #define _BXT_PHY(phy, reg) \
1760 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1761
1762 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1763 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1764 (reg_ch1) - _BXT_PHY0_BASE))
1765 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1766 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
1767
1768 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1769 #define MIPIO_RST_CTRL (1 << 2)
1770
1771 #define _BXT_PHY_CTL_DDI_A 0x64C00
1772 #define _BXT_PHY_CTL_DDI_B 0x64C10
1773 #define _BXT_PHY_CTL_DDI_C 0x64C20
1774 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1775 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1776 #define BXT_PHY_LANE_ENABLED (1 << 8)
1777 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1778 _BXT_PHY_CTL_DDI_B)
1779
1780 #define _PHY_CTL_FAMILY_EDP 0x64C80
1781 #define _PHY_CTL_FAMILY_DDI 0x64C90
1782 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0
1783 #define COMMON_RESET_DIS (1 << 31)
1784 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1785 _PHY_CTL_FAMILY_EDP, \
1786 _PHY_CTL_FAMILY_DDI_C)
1787
1788 /* BXT PHY PLL registers */
1789 #define _PORT_PLL_A 0x46074
1790 #define _PORT_PLL_B 0x46078
1791 #define _PORT_PLL_C 0x4607c
1792 #define PORT_PLL_ENABLE (1 << 31)
1793 #define PORT_PLL_LOCK (1 << 30)
1794 #define PORT_PLL_REF_SEL (1 << 27)
1795 #define PORT_PLL_POWER_ENABLE (1 << 26)
1796 #define PORT_PLL_POWER_STATE (1 << 25)
1797 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1798
1799 #define _PORT_PLL_EBB_0_A 0x162034
1800 #define _PORT_PLL_EBB_0_B 0x6C034
1801 #define _PORT_PLL_EBB_0_C 0x6C340
1802 #define PORT_PLL_P1_SHIFT 13
1803 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1804 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1805 #define PORT_PLL_P2_SHIFT 8
1806 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1807 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1808 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1809 _PORT_PLL_EBB_0_B, \
1810 _PORT_PLL_EBB_0_C)
1811
1812 #define _PORT_PLL_EBB_4_A 0x162038
1813 #define _PORT_PLL_EBB_4_B 0x6C038
1814 #define _PORT_PLL_EBB_4_C 0x6C344
1815 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1816 #define PORT_PLL_RECALIBRATE (1 << 14)
1817 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1818 _PORT_PLL_EBB_4_B, \
1819 _PORT_PLL_EBB_4_C)
1820
1821 #define _PORT_PLL_0_A 0x162100
1822 #define _PORT_PLL_0_B 0x6C100
1823 #define _PORT_PLL_0_C 0x6C380
1824 /* PORT_PLL_0_A */
1825 #define PORT_PLL_M2_MASK 0xFF
1826 /* PORT_PLL_1_A */
1827 #define PORT_PLL_N_SHIFT 8
1828 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1829 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1830 /* PORT_PLL_2_A */
1831 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1832 /* PORT_PLL_3_A */
1833 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1834 /* PORT_PLL_6_A */
1835 #define PORT_PLL_PROP_COEFF_MASK 0xF
1836 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1837 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1838 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1839 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1840 /* PORT_PLL_8_A */
1841 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1842 /* PORT_PLL_9_A */
1843 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1844 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1845 /* PORT_PLL_10_A */
1846 #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
1847 #define PORT_PLL_DCO_AMP_DEFAULT 15
1848 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1849 #define PORT_PLL_DCO_AMP(x) ((x) << 10)
1850 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1851 _PORT_PLL_0_B, \
1852 _PORT_PLL_0_C)
1853 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1854 (idx) * 4)
1855
1856 /* BXT PHY common lane registers */
1857 #define _PORT_CL1CM_DW0_A 0x162000
1858 #define _PORT_CL1CM_DW0_BC 0x6C000
1859 #define PHY_POWER_GOOD (1 << 16)
1860 #define PHY_RESERVED (1 << 7)
1861 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
1862
1863 #define _PORT_CL1CM_DW9_A 0x162024
1864 #define _PORT_CL1CM_DW9_BC 0x6C024
1865 #define IREF0RC_OFFSET_SHIFT 8
1866 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1867 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
1868
1869 #define _PORT_CL1CM_DW10_A 0x162028
1870 #define _PORT_CL1CM_DW10_BC 0x6C028
1871 #define IREF1RC_OFFSET_SHIFT 8
1872 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1873 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1874
1875 #define _PORT_CL1CM_DW28_A 0x162070
1876 #define _PORT_CL1CM_DW28_BC 0x6C070
1877 #define OCL1_POWER_DOWN_EN (1 << 23)
1878 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1879 #define SUS_CLK_CONFIG 0x3
1880 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1881
1882 #define _PORT_CL1CM_DW30_A 0x162078
1883 #define _PORT_CL1CM_DW30_BC 0x6C078
1884 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1885 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1886
1887 /*
1888 * ICL Port/COMBO-PHY Registers
1889 */
1890 #define _ICL_COMBOPHY_A 0x162000
1891 #define _ICL_COMBOPHY_B 0x6C000
1892 #define _EHL_COMBOPHY_C 0x160000
1893 #define _RKL_COMBOPHY_D 0x161000
1894 #define _ADL_COMBOPHY_E 0x16B000
1895
1896 #define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
1897 _ICL_COMBOPHY_B, \
1898 _EHL_COMBOPHY_C, \
1899 _RKL_COMBOPHY_D, \
1900 _ADL_COMBOPHY_E)
1901
1902 /* ICL Port CL_DW registers */
1903 #define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1904 4 * (dw))
1905
1906 #define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
1907 #define CL_POWER_DOWN_ENABLE (1 << 4)
1908 #define SUS_CLOCK_CONFIG (3 << 0)
1909
1910 #define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
1911 #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1912 #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1913 #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1914 #define PWR_UP_ALL_LANES (0x0 << 4)
1915 #define PWR_DOWN_LN_3_2_1 (0xe << 4)
1916 #define PWR_DOWN_LN_3_2 (0xc << 4)
1917 #define PWR_DOWN_LN_3 (0x8 << 4)
1918 #define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1919 #define PWR_DOWN_LN_1_0 (0x3 << 4)
1920 #define PWR_DOWN_LN_3_1 (0xa << 4)
1921 #define PWR_DOWN_LN_3_1_0 (0xb << 4)
1922 #define PWR_DOWN_LN_MASK (0xf << 4)
1923 #define PWR_DOWN_LN_SHIFT 4
1924 #define EDP4K2K_MODE_OVRD_EN (1 << 3)
1925 #define EDP4K2K_MODE_OVRD_OPTIMIZED (1 << 2)
1926
1927 #define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
1928 #define ICL_LANE_ENABLE_AUX (1 << 0)
1929
1930 /* ICL Port COMP_DW registers */
1931 #define _ICL_PORT_COMP 0x100
1932 #define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1933 _ICL_PORT_COMP + 4 * (dw))
1934
1935 #define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
1936 #define COMP_INIT (1 << 31)
1937
1938 #define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
1939
1940 #define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
1941 #define PROCESS_INFO_DOT_0 (0 << 26)
1942 #define PROCESS_INFO_DOT_1 (1 << 26)
1943 #define PROCESS_INFO_DOT_4 (2 << 26)
1944 #define PROCESS_INFO_MASK (7 << 26)
1945 #define PROCESS_INFO_SHIFT 26
1946 #define VOLTAGE_INFO_0_85V (0 << 24)
1947 #define VOLTAGE_INFO_0_95V (1 << 24)
1948 #define VOLTAGE_INFO_1_05V (2 << 24)
1949 #define VOLTAGE_INFO_MASK (3 << 24)
1950 #define VOLTAGE_INFO_SHIFT 24
1951
1952 #define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
1953 #define IREFGEN (1 << 24)
1954
1955 #define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
1956
1957 #define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
1958
1959 /* ICL Port PCS registers */
1960 #define _ICL_PORT_PCS_AUX 0x300
1961 #define _ICL_PORT_PCS_GRP 0x600
1962 #define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1963 #define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
1964 _ICL_PORT_PCS_AUX + 4 * (dw))
1965 #define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
1966 _ICL_PORT_PCS_GRP + 4 * (dw))
1967 #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
1968 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1969 #define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1970 #define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1971 #define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
1972 #define DCC_MODE_SELECT_MASK (0x3 << 20)
1973 #define DCC_MODE_SELECT_CONTINUOSLY (0x3 << 20)
1974 #define COMMON_KEEPER_EN (1 << 26)
1975 #define LATENCY_OPTIM_MASK (0x3 << 2)
1976 #define LATENCY_OPTIM_VAL(x) ((x) << 2)
1977
1978 /* ICL Port TX registers */
1979 #define _ICL_PORT_TX_AUX 0x380
1980 #define _ICL_PORT_TX_GRP 0x680
1981 #define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1982
1983 #define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
1984 _ICL_PORT_TX_AUX + 4 * (dw))
1985 #define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
1986 _ICL_PORT_TX_GRP + 4 * (dw))
1987 #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
1988 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1989
1990 #define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
1991 #define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
1992 #define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
1993 #define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1994 #define SWING_SEL_UPPER_MASK (1 << 15)
1995 #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1996 #define SWING_SEL_LOWER_MASK (0x7 << 11)
1997 #define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1998 #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
1999 #define RCOMP_SCALAR(x) ((x) << 0)
2000 #define RCOMP_SCALAR_MASK (0xFF << 0)
2001
2002 #define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
2003 #define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
2004 #define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
2005 #define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
2006 #define LOADGEN_SELECT (1 << 31)
2007 #define POST_CURSOR_1(x) ((x) << 12)
2008 #define POST_CURSOR_1_MASK (0x3F << 12)
2009 #define POST_CURSOR_2(x) ((x) << 6)
2010 #define POST_CURSOR_2_MASK (0x3F << 6)
2011 #define CURSOR_COEFF(x) ((x) << 0)
2012 #define CURSOR_COEFF_MASK (0x3F << 0)
2013
2014 #define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
2015 #define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
2016 #define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
2017 #define TX_TRAINING_EN (1 << 31)
2018 #define TAP2_DISABLE (1 << 30)
2019 #define TAP3_DISABLE (1 << 29)
2020 #define SCALING_MODE_SEL(x) ((x) << 18)
2021 #define SCALING_MODE_SEL_MASK (0x7 << 18)
2022 #define RTERM_SELECT(x) ((x) << 3)
2023 #define RTERM_SELECT_MASK (0x7 << 3)
2024
2025 #define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
2026 #define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
2027 #define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
2028 #define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
2029 #define N_SCALAR(x) ((x) << 24)
2030 #define N_SCALAR_MASK (0x7F << 24)
2031
2032 #define ICL_PORT_TX_DW8_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(8, phy))
2033 #define ICL_PORT_TX_DW8_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(8, phy))
2034 #define ICL_PORT_TX_DW8_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(8, 0, phy))
2035 #define ICL_PORT_TX_DW8_ODCC_CLK_SEL REG_BIT(31)
2036 #define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK REG_GENMASK(30, 29)
2037 #define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_DIV2 REG_FIELD_PREP(ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK, 0x1)
2038
2039 #define _ICL_DPHY_CHKN_REG 0x194
2040 #define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2041 #define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2042
2043 #define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
2044 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
2045
2046 #define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2047 #define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2048 #define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2049 #define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2050 #define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2051 #define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2052 #define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2053 #define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
2054 #define MG_TX1_LINK_PARAMS(ln, tc_port) \
2055 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
2056 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2057 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
2058
2059 #define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2060 #define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2061 #define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2062 #define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2063 #define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2064 #define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2065 #define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2066 #define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
2067 #define MG_TX2_LINK_PARAMS(ln, tc_port) \
2068 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
2069 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2070 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2071 #define CRI_USE_FS32 (1 << 5)
2072
2073 #define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2074 #define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2075 #define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2076 #define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2077 #define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2078 #define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2079 #define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2080 #define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
2081 #define MG_TX1_PISO_READLOAD(ln, tc_port) \
2082 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2083 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2084 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
2085
2086 #define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2087 #define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2088 #define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2089 #define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2090 #define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2091 #define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2092 #define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2093 #define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
2094 #define MG_TX2_PISO_READLOAD(ln, tc_port) \
2095 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2096 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2097 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2098 #define CRI_CALCINIT (1 << 1)
2099
2100 #define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2101 #define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2102 #define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2103 #define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2104 #define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2105 #define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2106 #define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2107 #define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2108 #define MG_TX1_SWINGCTRL(ln, tc_port) \
2109 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2110 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2111 MG_TX_SWINGCTRL_TX1LN1_PORT1)
2112
2113 #define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2114 #define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2115 #define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2116 #define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2117 #define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2118 #define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2119 #define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2120 #define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2121 #define MG_TX2_SWINGCTRL(ln, tc_port) \
2122 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2123 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2124 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2125 #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2126 #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2127
2128 #define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2129 #define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2130 #define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2131 #define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2132 #define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2133 #define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2134 #define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2135 #define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
2136 #define MG_TX1_DRVCTRL(ln, tc_port) \
2137 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2138 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2139 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2140
2141 #define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2142 #define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2143 #define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2144 #define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2145 #define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2146 #define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2147 #define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2148 #define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2149 #define MG_TX2_DRVCTRL(ln, tc_port) \
2150 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2151 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2152 MG_TX_DRVCTRL_TX2LN1_PORT1)
2153 #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2154 #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2155 #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2156 #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2157 #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2158 #define CRI_LOADGEN_SEL(x) ((x) << 12)
2159 #define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2160
2161 #define MG_CLKHUB_LN0_PORT1 0x16839C
2162 #define MG_CLKHUB_LN1_PORT1 0x16879C
2163 #define MG_CLKHUB_LN0_PORT2 0x16939C
2164 #define MG_CLKHUB_LN1_PORT2 0x16979C
2165 #define MG_CLKHUB_LN0_PORT3 0x16A39C
2166 #define MG_CLKHUB_LN1_PORT3 0x16A79C
2167 #define MG_CLKHUB_LN0_PORT4 0x16B39C
2168 #define MG_CLKHUB_LN1_PORT4 0x16B79C
2169 #define MG_CLKHUB(ln, tc_port) \
2170 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2171 MG_CLKHUB_LN0_PORT2, \
2172 MG_CLKHUB_LN1_PORT1)
2173 #define CFG_LOW_RATE_LKREN_EN (1 << 11)
2174
2175 #define MG_TX_DCC_TX1LN0_PORT1 0x168110
2176 #define MG_TX_DCC_TX1LN1_PORT1 0x168510
2177 #define MG_TX_DCC_TX1LN0_PORT2 0x169110
2178 #define MG_TX_DCC_TX1LN1_PORT2 0x169510
2179 #define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2180 #define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2181 #define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2182 #define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2183 #define MG_TX1_DCC(ln, tc_port) \
2184 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2185 MG_TX_DCC_TX1LN0_PORT2, \
2186 MG_TX_DCC_TX1LN1_PORT1)
2187 #define MG_TX_DCC_TX2LN0_PORT1 0x168090
2188 #define MG_TX_DCC_TX2LN1_PORT1 0x168490
2189 #define MG_TX_DCC_TX2LN0_PORT2 0x169090
2190 #define MG_TX_DCC_TX2LN1_PORT2 0x169490
2191 #define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2192 #define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2193 #define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2194 #define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2195 #define MG_TX2_DCC(ln, tc_port) \
2196 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2197 MG_TX_DCC_TX2LN0_PORT2, \
2198 MG_TX_DCC_TX2LN1_PORT1)
2199 #define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2200 #define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2201 #define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
2202
2203 #define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2204 #define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2205 #define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2206 #define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2207 #define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2208 #define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2209 #define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2210 #define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2211 #define MG_DP_MODE(ln, tc_port) \
2212 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2213 MG_DP_MODE_LN0_ACU_PORT2, \
2214 MG_DP_MODE_LN1_ACU_PORT1)
2215 #define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2216 #define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
2217
2218 /*
2219 * DG2 SNPS PHY registers (TC1 = PHY_E)
2220 */
2221 #define _SNPS_PHY_A_BASE 0x168000
2222 #define _SNPS_PHY_B_BASE 0x169000
2223 #define _SNPS_PHY(phy) _PHY(phy, \
2224 _SNPS_PHY_A_BASE, \
2225 _SNPS_PHY_B_BASE)
2226 #define _SNPS2(phy, reg) (_SNPS_PHY(phy) - \
2227 _SNPS_PHY_A_BASE + (reg))
2228 #define _MMIO_SNPS(phy, reg) _MMIO(_SNPS2(phy, reg))
2229 #define _MMIO_SNPS_LN(ln, phy, reg) _MMIO(_SNPS2(phy, \
2230 (reg) + (ln) * 0x10))
2231
2232 #define SNPS_PHY_MPLLB_CP(phy) _MMIO_SNPS(phy, 0x168000)
2233 #define SNPS_PHY_MPLLB_CP_INT REG_GENMASK(31, 25)
2234 #define SNPS_PHY_MPLLB_CP_INT_GS REG_GENMASK(23, 17)
2235 #define SNPS_PHY_MPLLB_CP_PROP REG_GENMASK(15, 9)
2236 #define SNPS_PHY_MPLLB_CP_PROP_GS REG_GENMASK(7, 1)
2237
2238 #define SNPS_PHY_MPLLB_DIV(phy) _MMIO_SNPS(phy, 0x168004)
2239 #define SNPS_PHY_MPLLB_FORCE_EN REG_BIT(31)
2240 #define SNPS_PHY_MPLLB_DIV5_CLK_EN REG_BIT(29)
2241 #define SNPS_PHY_MPLLB_V2I REG_GENMASK(27, 26)
2242 #define SNPS_PHY_MPLLB_FREQ_VCO REG_GENMASK(25, 24)
2243 #define SNPS_PHY_MPLLB_PMIX_EN REG_BIT(10)
2244 #define SNPS_PHY_MPLLB_TX_CLK_DIV REG_GENMASK(7, 5)
2245
2246 #define SNPS_PHY_MPLLB_FRACN1(phy) _MMIO_SNPS(phy, 0x168008)
2247 #define SNPS_PHY_MPLLB_FRACN_EN REG_BIT(31)
2248 #define SNPS_PHY_MPLLB_FRACN_CGG_UPDATE_EN REG_BIT(30)
2249 #define SNPS_PHY_MPLLB_FRACN_DEN REG_GENMASK(15, 0)
2250
2251 #define SNPS_PHY_MPLLB_FRACN2(phy) _MMIO_SNPS(phy, 0x16800C)
2252 #define SNPS_PHY_MPLLB_FRACN_REM REG_GENMASK(31, 16)
2253 #define SNPS_PHY_MPLLB_FRACN_QUOT REG_GENMASK(15, 0)
2254
2255 #define SNPS_PHY_MPLLB_SSCEN(phy) _MMIO_SNPS(phy, 0x168014)
2256 #define SNPS_PHY_MPLLB_SSC_EN REG_BIT(31)
2257 #define SNPS_PHY_MPLLB_SSC_UP_SPREAD REG_BIT(30)
2258 #define SNPS_PHY_MPLLB_SSC_PEAK REG_GENMASK(29, 10)
2259
2260 #define SNPS_PHY_MPLLB_SSCSTEP(phy) _MMIO_SNPS(phy, 0x168018)
2261 #define SNPS_PHY_MPLLB_SSC_STEPSIZE REG_GENMASK(31, 11)
2262
2263 #define SNPS_PHY_MPLLB_DIV2(phy) _MMIO_SNPS(phy, 0x16801C)
2264 #define SNPS_PHY_MPLLB_HDMI_PIXEL_CLK_DIV REG_GENMASK(19, 18)
2265 #define SNPS_PHY_MPLLB_HDMI_DIV REG_GENMASK(17, 15)
2266 #define SNPS_PHY_MPLLB_REF_CLK_DIV REG_GENMASK(14, 12)
2267 #define SNPS_PHY_MPLLB_MULTIPLIER REG_GENMASK(11, 0)
2268
2269 #define SNPS_PHY_REF_CONTROL(phy) _MMIO_SNPS(phy, 0x168188)
2270 #define SNPS_PHY_REF_CONTROL_REF_RANGE REG_GENMASK(31, 27)
2271
2272 #define SNPS_PHY_TX_REQ(phy) _MMIO_SNPS(phy, 0x168200)
2273 #define SNPS_PHY_TX_REQ_LN_DIS_PWR_STATE_PSR REG_GENMASK(31, 30)
2274
2275 #define SNPS_PHY_TX_EQ(ln, phy) _MMIO_SNPS_LN(ln, phy, 0x168300)
2276 #define SNPS_PHY_TX_EQ_MAIN REG_GENMASK(23, 18)
2277 #define SNPS_PHY_TX_EQ_POST REG_GENMASK(15, 10)
2278 #define SNPS_PHY_TX_EQ_PRE REG_GENMASK(7, 2)
2279
2280 /* The spec defines this only for BXT PHY0, but lets assume that this
2281 * would exist for PHY1 too if it had a second channel.
2282 */
2283 #define _PORT_CL2CM_DW6_A 0x162358
2284 #define _PORT_CL2CM_DW6_BC 0x6C358
2285 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
2286 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2287
2288 #define FIA1_BASE 0x163000
2289 #define FIA2_BASE 0x16E000
2290 #define FIA3_BASE 0x16F000
2291 #define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2292 #define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
2293
2294 /* ICL PHY DFLEX registers */
2295 #define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2296 #define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2297 #define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2298 #define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2299 #define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2300 #define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2301 #define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
2302
2303 /* BXT PHY Ref registers */
2304 #define _PORT_REF_DW3_A 0x16218C
2305 #define _PORT_REF_DW3_BC 0x6C18C
2306 #define GRC_DONE (1 << 22)
2307 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
2308
2309 #define _PORT_REF_DW6_A 0x162198
2310 #define _PORT_REF_DW6_BC 0x6C198
2311 #define GRC_CODE_SHIFT 24
2312 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
2313 #define GRC_CODE_FAST_SHIFT 16
2314 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
2315 #define GRC_CODE_SLOW_SHIFT 8
2316 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2317 #define GRC_CODE_NOM_MASK 0xFF
2318 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
2319
2320 #define _PORT_REF_DW8_A 0x1621A0
2321 #define _PORT_REF_DW8_BC 0x6C1A0
2322 #define GRC_DIS (1 << 15)
2323 #define GRC_RDY_OVRD (1 << 1)
2324 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
2325
2326 /* BXT PHY PCS registers */
2327 #define _PORT_PCS_DW10_LN01_A 0x162428
2328 #define _PORT_PCS_DW10_LN01_B 0x6C428
2329 #define _PORT_PCS_DW10_LN01_C 0x6C828
2330 #define _PORT_PCS_DW10_GRP_A 0x162C28
2331 #define _PORT_PCS_DW10_GRP_B 0x6CC28
2332 #define _PORT_PCS_DW10_GRP_C 0x6CE28
2333 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2334 _PORT_PCS_DW10_LN01_B, \
2335 _PORT_PCS_DW10_LN01_C)
2336 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2337 _PORT_PCS_DW10_GRP_B, \
2338 _PORT_PCS_DW10_GRP_C)
2339
2340 #define TX2_SWING_CALC_INIT (1 << 31)
2341 #define TX1_SWING_CALC_INIT (1 << 30)
2342
2343 #define _PORT_PCS_DW12_LN01_A 0x162430
2344 #define _PORT_PCS_DW12_LN01_B 0x6C430
2345 #define _PORT_PCS_DW12_LN01_C 0x6C830
2346 #define _PORT_PCS_DW12_LN23_A 0x162630
2347 #define _PORT_PCS_DW12_LN23_B 0x6C630
2348 #define _PORT_PCS_DW12_LN23_C 0x6CA30
2349 #define _PORT_PCS_DW12_GRP_A 0x162c30
2350 #define _PORT_PCS_DW12_GRP_B 0x6CC30
2351 #define _PORT_PCS_DW12_GRP_C 0x6CE30
2352 #define LANESTAGGER_STRAP_OVRD (1 << 6)
2353 #define LANE_STAGGER_MASK 0x1F
2354 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2355 _PORT_PCS_DW12_LN01_B, \
2356 _PORT_PCS_DW12_LN01_C)
2357 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2358 _PORT_PCS_DW12_LN23_B, \
2359 _PORT_PCS_DW12_LN23_C)
2360 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2361 _PORT_PCS_DW12_GRP_B, \
2362 _PORT_PCS_DW12_GRP_C)
2363
2364 /* BXT PHY TX registers */
2365 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2366 ((lane) & 1) * 0x80)
2367
2368 #define _PORT_TX_DW2_LN0_A 0x162508
2369 #define _PORT_TX_DW2_LN0_B 0x6C508
2370 #define _PORT_TX_DW2_LN0_C 0x6C908
2371 #define _PORT_TX_DW2_GRP_A 0x162D08
2372 #define _PORT_TX_DW2_GRP_B 0x6CD08
2373 #define _PORT_TX_DW2_GRP_C 0x6CF08
2374 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2375 _PORT_TX_DW2_LN0_B, \
2376 _PORT_TX_DW2_LN0_C)
2377 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2378 _PORT_TX_DW2_GRP_B, \
2379 _PORT_TX_DW2_GRP_C)
2380 #define MARGIN_000_SHIFT 16
2381 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2382 #define UNIQ_TRANS_SCALE_SHIFT 8
2383 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2384
2385 #define _PORT_TX_DW3_LN0_A 0x16250C
2386 #define _PORT_TX_DW3_LN0_B 0x6C50C
2387 #define _PORT_TX_DW3_LN0_C 0x6C90C
2388 #define _PORT_TX_DW3_GRP_A 0x162D0C
2389 #define _PORT_TX_DW3_GRP_B 0x6CD0C
2390 #define _PORT_TX_DW3_GRP_C 0x6CF0C
2391 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2392 _PORT_TX_DW3_LN0_B, \
2393 _PORT_TX_DW3_LN0_C)
2394 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2395 _PORT_TX_DW3_GRP_B, \
2396 _PORT_TX_DW3_GRP_C)
2397 #define SCALE_DCOMP_METHOD (1 << 26)
2398 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
2399
2400 #define _PORT_TX_DW4_LN0_A 0x162510
2401 #define _PORT_TX_DW4_LN0_B 0x6C510
2402 #define _PORT_TX_DW4_LN0_C 0x6C910
2403 #define _PORT_TX_DW4_GRP_A 0x162D10
2404 #define _PORT_TX_DW4_GRP_B 0x6CD10
2405 #define _PORT_TX_DW4_GRP_C 0x6CF10
2406 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2407 _PORT_TX_DW4_LN0_B, \
2408 _PORT_TX_DW4_LN0_C)
2409 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2410 _PORT_TX_DW4_GRP_B, \
2411 _PORT_TX_DW4_GRP_C)
2412 #define DEEMPH_SHIFT 24
2413 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2414
2415 #define _PORT_TX_DW5_LN0_A 0x162514
2416 #define _PORT_TX_DW5_LN0_B 0x6C514
2417 #define _PORT_TX_DW5_LN0_C 0x6C914
2418 #define _PORT_TX_DW5_GRP_A 0x162D14
2419 #define _PORT_TX_DW5_GRP_B 0x6CD14
2420 #define _PORT_TX_DW5_GRP_C 0x6CF14
2421 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2422 _PORT_TX_DW5_LN0_B, \
2423 _PORT_TX_DW5_LN0_C)
2424 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2425 _PORT_TX_DW5_GRP_B, \
2426 _PORT_TX_DW5_GRP_C)
2427 #define DCC_DELAY_RANGE_1 (1 << 9)
2428 #define DCC_DELAY_RANGE_2 (1 << 8)
2429
2430 #define _PORT_TX_DW14_LN0_A 0x162538
2431 #define _PORT_TX_DW14_LN0_B 0x6C538
2432 #define _PORT_TX_DW14_LN0_C 0x6C938
2433 #define LATENCY_OPTIM_SHIFT 30
2434 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
2435 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2436 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2437 _PORT_TX_DW14_LN0_C) + \
2438 _BXT_LANE_OFFSET(lane))
2439
2440 /* UAIMI scratch pad register 1 */
2441 #define UAIMI_SPR1 _MMIO(0x4F074)
2442 /* SKL VccIO mask */
2443 #define SKL_VCCIO_MASK 0x1
2444 /* SKL balance leg register */
2445 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
2446 /* I_boost values */
2447 #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2448 #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
2449 /* Balance leg disable bits */
2450 #define BALANCE_LEG_DISABLE_SHIFT 23
2451 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
2452
2453 /*
2454 * Fence registers
2455 * [0-7] @ 0x2000 gen2,gen3
2456 * [8-15] @ 0x3000 945,g33,pnv
2457 *
2458 * [0-15] @ 0x3000 gen4,gen5
2459 *
2460 * [0-15] @ 0x100000 gen6,vlv,chv
2461 * [0-31] @ 0x100000 gen7+
2462 */
2463 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
2464 #define I830_FENCE_START_MASK 0x07f80000
2465 #define I830_FENCE_TILING_Y_SHIFT 12
2466 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
2467 #define I830_FENCE_PITCH_SHIFT 4
2468 #define I830_FENCE_REG_VALID (1 << 0)
2469 #define I915_FENCE_MAX_PITCH_VAL 4
2470 #define I830_FENCE_MAX_PITCH_VAL 6
2471 #define I830_FENCE_MAX_SIZE_VAL (1 << 8)
2472
2473 #define I915_FENCE_START_MASK 0x0ff00000
2474 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
2475
2476 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2477 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
2478 #define I965_FENCE_PITCH_SHIFT 2
2479 #define I965_FENCE_TILING_Y_SHIFT 1
2480 #define I965_FENCE_REG_VALID (1 << 0)
2481 #define I965_FENCE_MAX_PITCH_VAL 0x0400
2482
2483 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2484 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
2485 #define GEN6_FENCE_PITCH_SHIFT 32
2486 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
2487
2488
2489 /* control register for cpu gtt access */
2490 #define TILECTL _MMIO(0x101000)
2491 #define TILECTL_SWZCTL (1 << 0)
2492 #define TILECTL_TLBPF (1 << 1)
2493 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2494 #define TILECTL_BACKSNOOP_DIS (1 << 3)
2495
2496 /*
2497 * Instruction and interrupt control regs
2498 */
2499 #define PGTBL_CTL _MMIO(0x02020)
2500 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2501 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
2502 #define PGTBL_ER _MMIO(0x02024)
2503 #define PRB0_BASE (0x2030 - 0x30)
2504 #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2505 #define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2506 #define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2507 #define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2508 #define SRB2_BASE (0x2120 - 0x30) /* 830 */
2509 #define SRB3_BASE (0x2130 - 0x30) /* 830 */
2510 #define RENDER_RING_BASE 0x02000
2511 #define BSD_RING_BASE 0x04000
2512 #define GEN6_BSD_RING_BASE 0x12000
2513 #define GEN8_BSD2_RING_BASE 0x1c000
2514 #define GEN11_BSD_RING_BASE 0x1c0000
2515 #define GEN11_BSD2_RING_BASE 0x1c4000
2516 #define GEN11_BSD3_RING_BASE 0x1d0000
2517 #define GEN11_BSD4_RING_BASE 0x1d4000
2518 #define XEHP_BSD5_RING_BASE 0x1e0000
2519 #define XEHP_BSD6_RING_BASE 0x1e4000
2520 #define XEHP_BSD7_RING_BASE 0x1f0000
2521 #define XEHP_BSD8_RING_BASE 0x1f4000
2522 #define VEBOX_RING_BASE 0x1a000
2523 #define GEN11_VEBOX_RING_BASE 0x1c8000
2524 #define GEN11_VEBOX2_RING_BASE 0x1d8000
2525 #define XEHP_VEBOX3_RING_BASE 0x1e8000
2526 #define XEHP_VEBOX4_RING_BASE 0x1f8000
2527 #define BLT_RING_BASE 0x22000
2528 #define RING_TAIL(base) _MMIO((base) + 0x30)
2529 #define RING_HEAD(base) _MMIO((base) + 0x34)
2530 #define RING_START(base) _MMIO((base) + 0x38)
2531 #define RING_CTL(base) _MMIO((base) + 0x3c)
2532 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
2533 #define RING_SYNC_0(base) _MMIO((base) + 0x40)
2534 #define RING_SYNC_1(base) _MMIO((base) + 0x44)
2535 #define RING_SYNC_2(base) _MMIO((base) + 0x48)
2536 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2537 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2538 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2539 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2540 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2541 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2542 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2543 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2544 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2545 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2546 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2547 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
2548 #define GEN6_NOSYNC INVALID_MMIO_REG
2549 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2550 #define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2551 #define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2552 #define RING_ID(base) _MMIO((base) + 0x8c)
2553 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2554 #define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
2555 #define RESET_CTL_CAT_ERROR REG_BIT(2)
2556 #define RESET_CTL_READY_TO_RESET REG_BIT(1)
2557 #define RESET_CTL_REQUEST_RESET REG_BIT(0)
2558
2559 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
2560
2561 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
2562 #define GTT_CACHE_EN_ALL 0xF0007FFF
2563 #define GEN7_WR_WATERMARK _MMIO(0x4028)
2564 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2565 #define ARB_MODE _MMIO(0x4030)
2566 #define ARB_MODE_SWIZZLE_SNB (1 << 4)
2567 #define ARB_MODE_SWIZZLE_IVB (1 << 5)
2568 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2569 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
2570 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
2571 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
2572 #define GEN7_LRA_LIMITS_REG_NUM 13
2573 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2574 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
2575
2576 #define GAMTARBMODE _MMIO(0x04a08)
2577 #define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2578 #define ARB_MODE_SWIZZLE_BDW (1 << 1)
2579 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
2580
2581 #define _RING_FAULT_REG_RCS 0x4094
2582 #define _RING_FAULT_REG_VCS 0x4194
2583 #define _RING_FAULT_REG_BCS 0x4294
2584 #define _RING_FAULT_REG_VECS 0x4394
2585 #define RING_FAULT_REG(engine) _MMIO(_PICK((engine)->class, \
2586 _RING_FAULT_REG_RCS, \
2587 _RING_FAULT_REG_VCS, \
2588 _RING_FAULT_REG_VECS, \
2589 _RING_FAULT_REG_BCS))
2590 #define GEN8_RING_FAULT_REG _MMIO(0x4094)
2591 #define GEN12_RING_FAULT_REG _MMIO(0xcec4)
2592 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
2593 #define RING_FAULT_GTTSEL_MASK (1 << 11)
2594 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2595 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
2596 #define RING_FAULT_VALID (1 << 0)
2597 #define DONE_REG _MMIO(0x40b0)
2598 #define GEN12_GAM_DONE _MMIO(0xcf68)
2599 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2600 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2601 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
2602 #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
2603 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2604 #define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208)
2605 #define GEN12_VD0_AUX_NV _MMIO(0x4218)
2606 #define GEN12_VD1_AUX_NV _MMIO(0x4228)
2607 #define GEN12_VD2_AUX_NV _MMIO(0x4298)
2608 #define GEN12_VD3_AUX_NV _MMIO(0x42A8)
2609 #define GEN12_VE0_AUX_NV _MMIO(0x4238)
2610 #define GEN12_VE1_AUX_NV _MMIO(0x42B8)
2611 #define AUX_INV REG_BIT(0)
2612 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2613 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2614 #define RING_ACTHD(base) _MMIO((base) + 0x74)
2615 #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2616 #define RING_NOPID(base) _MMIO((base) + 0x94)
2617 #define RING_IMR(base) _MMIO((base) + 0xa8)
2618 #define RING_HWSTAM(base) _MMIO((base) + 0x98)
2619 #define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2620 #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
2621 #define TAIL_ADDR 0x001FFFF8
2622 #define HEAD_WRAP_COUNT 0xFFE00000
2623 #define HEAD_WRAP_ONE 0x00200000
2624 #define HEAD_ADDR 0x001FFFFC
2625 #define RING_NR_PAGES 0x001FF000
2626 #define RING_REPORT_MASK 0x00000006
2627 #define RING_REPORT_64K 0x00000002
2628 #define RING_REPORT_128K 0x00000004
2629 #define RING_NO_REPORT 0x00000000
2630 #define RING_VALID_MASK 0x00000001
2631 #define RING_VALID 0x00000001
2632 #define RING_INVALID 0x00000000
2633 #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2634 #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2635 #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
2636
2637 /* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2638 #define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2639 #define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2640
2641 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
2642 #define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2)
2643 #define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2644 #define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2645 #define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2646 #define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2647 #define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
2648 #define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2649 #define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2650 #define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2651 #define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
2652 #define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2653 #define RING_FORCE_TO_NONPRIV_MASK_VALID \
2654 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2655 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
2656 #define RING_MAX_NONPRIV_SLOTS 12
2657
2658 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
2659
2660 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2661 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
2662
2663 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2664 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2665 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
2666
2667 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2668 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2669 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2670 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
2671
2672 #define GEN8_RTCR _MMIO(0x4260)
2673 #define GEN8_M1TCR _MMIO(0x4264)
2674 #define GEN8_M2TCR _MMIO(0x4268)
2675 #define GEN8_BTCR _MMIO(0x426c)
2676 #define GEN8_VTCR _MMIO(0x4270)
2677
2678 #if 0
2679 #define PRB0_TAIL _MMIO(0x2030)
2680 #define PRB0_HEAD _MMIO(0x2034)
2681 #define PRB0_START _MMIO(0x2038)
2682 #define PRB0_CTL _MMIO(0x203c)
2683 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2684 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2685 #define PRB1_START _MMIO(0x2048) /* 915+ only */
2686 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
2687 #endif
2688 #define IPEIR_I965 _MMIO(0x2064)
2689 #define IPEHR_I965 _MMIO(0x2068)
2690 #define GEN7_SC_INSTDONE _MMIO(0x7100)
2691 #define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104)
2692 #define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108)
2693 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2694 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
2695 #define MCFG_MCR_SELECTOR _MMIO(0xfd0)
2696 #define SF_MCR_SELECTOR _MMIO(0xfd8)
2697 #define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2698 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2699 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2700 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2701 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
2702 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2703 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2704 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2705 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
2706 #define RING_IPEIR(base) _MMIO((base) + 0x64)
2707 #define RING_IPEHR(base) _MMIO((base) + 0x68)
2708 #define RING_EIR(base) _MMIO((base) + 0xb0)
2709 #define RING_EMR(base) _MMIO((base) + 0xb4)
2710 #define RING_ESR(base) _MMIO((base) + 0xb8)
2711 /*
2712 * On GEN4, only the render ring INSTDONE exists and has a different
2713 * layout than the GEN7+ version.
2714 * The GEN2 counterpart of this register is GEN2_INSTDONE.
2715 */
2716 #define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2717 #define RING_INSTPS(base) _MMIO((base) + 0x70)
2718 #define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2719 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2720 #define RING_INSTPM(base) _MMIO((base) + 0xc0)
2721 #define RING_MI_MODE(base) _MMIO((base) + 0x9c)
2722 #define RING_CMD_BUF_CCTL(base) _MMIO((base) + 0x84)
2723 #define INSTPS _MMIO(0x2070) /* 965+ only */
2724 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2725 #define ACTHD_I965 _MMIO(0x2074)
2726 #define HWS_PGA _MMIO(0x2080)
2727 #define HWS_ADDRESS_MASK 0xfffff000
2728 #define HWS_START_ADDRESS_SHIFT 4
2729 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
2730 #define PWRCTX_EN (1 << 0)
2731 #define IPEIR(base) _MMIO((base) + 0x88)
2732 #define IPEHR(base) _MMIO((base) + 0x8c)
2733 #define GEN2_INSTDONE _MMIO(0x2090)
2734 #define NOPID _MMIO(0x2094)
2735 #define HWSTAM _MMIO(0x2098)
2736 #define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
2737 #define RING_BBSTATE(base) _MMIO((base) + 0x110)
2738 #define RING_BB_PPGTT (1 << 5)
2739 #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2740 #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2741 #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2742 #define RING_BBADDR(base) _MMIO((base) + 0x140)
2743 #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2744 #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2745 #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2746 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2747 #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
2748
2749 #define VDBOX_CGCTL3F10(base) _MMIO((base) + 0x3f10)
2750 #define IECPUNIT_CLKGATE_DIS REG_BIT(22)
2751
2752 #define ERROR_GEN6 _MMIO(0x40a0)
2753 #define GEN7_ERR_INT _MMIO(0x44040)
2754 #define ERR_INT_POISON (1 << 31)
2755 #define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2756 #define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2757 #define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2758 #define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2759 #define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2760 #define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2761 #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2762 #define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2763 #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
2764
2765 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2766 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
2767 #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2768 #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
2769 #define FAULT_VA_HIGH_BITS (0xf << 0)
2770 #define FAULT_GTT_SEL (1 << 4)
2771
2772 #define GEN12_GFX_TLB_INV_CR _MMIO(0xced8)
2773 #define GEN12_VD_TLB_INV_CR _MMIO(0xcedc)
2774 #define GEN12_VE_TLB_INV_CR _MMIO(0xcee0)
2775 #define GEN12_BLT_TLB_INV_CR _MMIO(0xcee4)
2776
2777 #define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
2778
2779 #define FPGA_DBG _MMIO(0x42300)
2780 #define FPGA_DBG_RM_NOCLAIM (1 << 31)
2781
2782 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2783 #define CLAIM_ER_CLR (1 << 31)
2784 #define CLAIM_ER_OVERFLOW (1 << 16)
2785 #define CLAIM_ER_CTR_MASK 0xffff
2786
2787 #define DERRMR _MMIO(0x44050)
2788 /* Note that HBLANK events are reserved on bdw+ */
2789 #define DERRMR_PIPEA_SCANLINE (1 << 0)
2790 #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2791 #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2792 #define DERRMR_PIPEA_VBLANK (1 << 3)
2793 #define DERRMR_PIPEA_HBLANK (1 << 5)
2794 #define DERRMR_PIPEB_SCANLINE (1 << 8)
2795 #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2796 #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2797 #define DERRMR_PIPEB_VBLANK (1 << 11)
2798 #define DERRMR_PIPEB_HBLANK (1 << 13)
2799 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2800 #define DERRMR_PIPEC_SCANLINE (1 << 14)
2801 #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2802 #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2803 #define DERRMR_PIPEC_VBLANK (1 << 21)
2804 #define DERRMR_PIPEC_HBLANK (1 << 22)
2805
2806
2807 /* GM45+ chicken bits -- debug workaround bits that may be required
2808 * for various sorts of correct behavior. The top 16 bits of each are
2809 * the enables for writing to the corresponding low bit.
2810 */
2811 #define _3D_CHICKEN _MMIO(0x2084)
2812 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
2813 #define _3D_CHICKEN2 _MMIO(0x208c)
2814
2815 #define FF_SLICE_CHICKEN _MMIO(0x2088)
2816 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2817
2818 /* Disables pipelining of read flushes past the SF-WIZ interface.
2819 * Required on all Ironlake steppings according to the B-Spec, but the
2820 * particular danger of not doing so is not specified.
2821 */
2822 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
2823 #define _3D_CHICKEN3 _MMIO(0x2090)
2824 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
2825 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
2826 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
2827 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
2828 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
2829 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
2830
2831 #define MI_MODE _MMIO(0x209c)
2832 # define VS_TIMER_DISPATCH (1 << 6)
2833 # define MI_FLUSH_ENABLE (1 << 12)
2834 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
2835 # define MODE_IDLE (1 << 9)
2836 # define STOP_RING (1 << 8)
2837
2838 #define GEN6_GT_MODE _MMIO(0x20d0)
2839 #define GEN7_GT_MODE _MMIO(0x7008)
2840 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2841 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2842 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2843 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
2844 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
2845 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
2846 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2847 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
2848
2849 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2850 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2851 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2852 #define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
2853
2854 /* WaClearTdlStateAckDirtyBits */
2855 #define GEN8_STATE_ACK _MMIO(0x20F0)
2856 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2857 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2858 #define GEN9_STATE_ACK_TDL0 (1 << 12)
2859 #define GEN9_STATE_ACK_TDL1 (1 << 13)
2860 #define GEN9_STATE_ACK_TDL2 (1 << 14)
2861 #define GEN9_STATE_ACK_TDL3 (1 << 15)
2862 #define GEN9_SUBSLICE_TDL_ACK_BITS \
2863 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2864 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2865
2866 #define GFX_MODE _MMIO(0x2520)
2867 #define GFX_MODE_GEN7 _MMIO(0x229c)
2868 #define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
2869 #define GFX_RUN_LIST_ENABLE (1 << 15)
2870 #define GFX_INTERRUPT_STEERING (1 << 14)
2871 #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2872 #define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2873 #define GFX_REPLAY_MODE (1 << 11)
2874 #define GFX_PSMI_GRANULARITY (1 << 10)
2875 #define GFX_PPGTT_ENABLE (1 << 9)
2876 #define GEN8_GFX_PPGTT_48B (1 << 7)
2877
2878 #define GFX_FORWARD_VBLANK_MASK (3 << 5)
2879 #define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2880 #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2881 #define GFX_FORWARD_VBLANK_COND (2 << 5)
2882
2883 #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
2884
2885 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2886 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2887 #define SCPD0 _MMIO(0x209c) /* 915+ only */
2888 #define SCPD_FBC_IGNORE_3D (1 << 6)
2889 #define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
2890 #define GEN2_IER _MMIO(0x20a0)
2891 #define GEN2_IIR _MMIO(0x20a4)
2892 #define GEN2_IMR _MMIO(0x20a8)
2893 #define GEN2_ISR _MMIO(0x20ac)
2894 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
2895 #define GINT_DIS (1 << 22)
2896 #define GCFG_DIS (1 << 8)
2897 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2898 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2899 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2900 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2901 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2902 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2903 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
2904 #define VLV_PCBR_ADDR_SHIFT 12
2905
2906 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
2907 #define EIR _MMIO(0x20b0)
2908 #define EMR _MMIO(0x20b4)
2909 #define ESR _MMIO(0x20b8)
2910 #define GM45_ERROR_PAGE_TABLE (1 << 5)
2911 #define GM45_ERROR_MEM_PRIV (1 << 4)
2912 #define I915_ERROR_PAGE_TABLE (1 << 4)
2913 #define GM45_ERROR_CP_PRIV (1 << 3)
2914 #define I915_ERROR_MEMORY_REFRESH (1 << 1)
2915 #define I915_ERROR_INSTRUCTION (1 << 0)
2916 #define INSTPM _MMIO(0x20c0)
2917 #define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2918 #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
2919 will not assert AGPBUSY# and will only
2920 be delivered when out of C3. */
2921 #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2922 #define INSTPM_TLB_INVALIDATE (1 << 9)
2923 #define INSTPM_SYNC_FLUSH (1 << 5)
2924 #define ACTHD(base) _MMIO((base) + 0xc8)
2925 #define MEM_MODE _MMIO(0x20cc)
2926 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2927 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2928 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
2929 #define FW_BLC _MMIO(0x20d8)
2930 #define FW_BLC2 _MMIO(0x20dc)
2931 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
2932 #define FW_BLC_SELF_EN_MASK (1 << 31)
2933 #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2934 #define FW_BLC_SELF_EN (1 << 15) /* 945 only */
2935 #define MM_BURST_LENGTH 0x00700000
2936 #define MM_FIFO_WATERMARK 0x0001F000
2937 #define LM_BURST_LENGTH 0x00000700
2938 #define LM_FIFO_WATERMARK 0x0000001F
2939 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
2940
2941 #define _MBUS_ABOX0_CTL 0x45038
2942 #define _MBUS_ABOX1_CTL 0x45048
2943 #define _MBUS_ABOX2_CTL 0x4504C
2944 #define MBUS_ABOX_CTL(x) _MMIO(_PICK(x, _MBUS_ABOX0_CTL, \
2945 _MBUS_ABOX1_CTL, \
2946 _MBUS_ABOX2_CTL))
2947 #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2948 #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2949 #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2950 #define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2951 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2952 #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2953 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2954 #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2955
2956 #define _PIPEA_MBUS_DBOX_CTL 0x7003C
2957 #define _PIPEB_MBUS_DBOX_CTL 0x7103C
2958 #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2959 _PIPEB_MBUS_DBOX_CTL)
2960 #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2961 #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2962 #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2963 #define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2964 #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2965 #define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2966
2967 #define MBUS_UBOX_CTL _MMIO(0x4503C)
2968 #define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2969 #define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2970
2971 #define MBUS_CTL _MMIO(0x4438C)
2972 #define MBUS_JOIN REG_BIT(31)
2973 #define MBUS_HASHING_MODE_MASK REG_BIT(30)
2974 #define MBUS_HASHING_MODE_2x2 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 0)
2975 #define MBUS_HASHING_MODE_1x4 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 1)
2976 #define MBUS_JOIN_PIPE_SELECT_MASK REG_GENMASK(28, 26)
2977 #define MBUS_JOIN_PIPE_SELECT(pipe) REG_FIELD_PREP(MBUS_JOIN_PIPE_SELECT_MASK, pipe)
2978 #define MBUS_JOIN_PIPE_SELECT_NONE MBUS_JOIN_PIPE_SELECT(7)
2979
2980 #define HDPORT_STATE _MMIO(0x45050)
2981 #define HDPORT_DPLL_USED_MASK REG_GENMASK(15, 12)
2982 #define HDPORT_DDI_USED(phy) REG_BIT(2 * (phy) + 1)
2983 #define HDPORT_ENABLED REG_BIT(0)
2984
2985 /* Make render/texture TLB fetches lower priorty than associated data
2986 * fetches. This is not turned on by default
2987 */
2988 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2989
2990 /* Isoch request wait on GTT enable (Display A/B/C streams).
2991 * Make isoch requests stall on the TLB update. May cause
2992 * display underruns (test mode only)
2993 */
2994 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2995
2996 /* Block grant count for isoch requests when block count is
2997 * set to a finite value.
2998 */
2999 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
3000 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
3001 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
3002 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
3003 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
3004
3005 /* Enable render writes to complete in C2/C3/C4 power states.
3006 * If this isn't enabled, render writes are prevented in low
3007 * power states. That seems bad to me.
3008 */
3009 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
3010
3011 /* This acknowledges an async flip immediately instead
3012 * of waiting for 2TLB fetches.
3013 */
3014 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
3015
3016 /* Enables non-sequential data reads through arbiter
3017 */
3018 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
3019
3020 /* Disable FSB snooping of cacheable write cycles from binner/render
3021 * command stream
3022 */
3023 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
3024
3025 /* Arbiter time slice for non-isoch streams */
3026 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
3027 #define MI_ARB_TIME_SLICE_1 (0 << 5)
3028 #define MI_ARB_TIME_SLICE_2 (1 << 5)
3029 #define MI_ARB_TIME_SLICE_4 (2 << 5)
3030 #define MI_ARB_TIME_SLICE_6 (3 << 5)
3031 #define MI_ARB_TIME_SLICE_8 (4 << 5)
3032 #define MI_ARB_TIME_SLICE_10 (5 << 5)
3033 #define MI_ARB_TIME_SLICE_14 (6 << 5)
3034 #define MI_ARB_TIME_SLICE_16 (7 << 5)
3035
3036 /* Low priority grace period page size */
3037 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
3038 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
3039
3040 /* Disable display A/B trickle feed */
3041 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
3042
3043 /* Set display plane priority */
3044 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
3045 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
3046
3047 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
3048 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
3049 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
3050
3051 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
3052 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
3053 #define CM0_IZ_OPT_DISABLE (1 << 6)
3054 #define CM0_ZR_OPT_DISABLE (1 << 5)
3055 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
3056 #define CM0_DEPTH_EVICT_DISABLE (1 << 4)
3057 #define CM0_COLOR_EVICT_DISABLE (1 << 3)
3058 #define CM0_DEPTH_WRITE_DISABLE (1 << 1)
3059 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
3060 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
3061 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
3062 #define GFX_FLSH_CNTL_EN (1 << 0)
3063 #define ECOSKPD _MMIO(0x21d0)
3064 #define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
3065 #define ECO_GATING_CX_ONLY (1 << 3)
3066 #define ECO_FLIP_DONE (1 << 0)
3067
3068 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
3069 #define RC_OP_FLUSH_ENABLE (1 << 0)
3070 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
3071 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
3072 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
3073 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
3074 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
3075
3076 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
3077 #define GEN6_BLITTER_LOCK_SHIFT 16
3078 #define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
3079
3080 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
3081 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
3082 #define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
3083 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
3084 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
3085
3086 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
3087 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
3088
3089 #define GEN10_CACHE_MODE_SS _MMIO(0xe420)
3090 #define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
3091
3092 /* Fuse readout registers for GT */
3093 #define HSW_PAVP_FUSE1 _MMIO(0x911C)
3094 #define HSW_F1_EU_DIS_SHIFT 16
3095 #define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
3096 #define HSW_F1_EU_DIS_10EUS 0
3097 #define HSW_F1_EU_DIS_8EUS 1
3098 #define HSW_F1_EU_DIS_6EUS 2
3099
3100 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
3101 #define CHV_FGT_DISABLE_SS0 (1 << 10)
3102 #define CHV_FGT_DISABLE_SS1 (1 << 11)
3103 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
3104 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
3105 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
3106 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
3107 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
3108 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
3109 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
3110 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
3111
3112 #define GEN8_FUSE2 _MMIO(0x9120)
3113 #define GEN8_F2_SS_DIS_SHIFT 21
3114 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3115 #define GEN8_F2_S_ENA_SHIFT 25
3116 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
3117
3118 #define GEN9_F2_SS_DIS_SHIFT 20
3119 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
3120
3121 #define GEN10_F2_S_ENA_SHIFT 22
3122 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
3123 #define GEN10_F2_SS_DIS_SHIFT 18
3124 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
3125
3126 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
3127 #define GEN10_L3BANK_PAIR_COUNT 4
3128 #define GEN10_L3BANK_MASK 0x0F
3129 /* on Xe_HP the same fuses indicates mslices instead of L3 banks */
3130 #define GEN12_MAX_MSLICES 4
3131 #define GEN12_MEML3_EN_MASK 0x0F
3132
3133 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
3134 #define GEN8_EU_DIS0_S0_MASK 0xffffff
3135 #define GEN8_EU_DIS0_S1_SHIFT 24
3136 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
3137
3138 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
3139 #define GEN8_EU_DIS1_S1_MASK 0xffff
3140 #define GEN8_EU_DIS1_S2_SHIFT 16
3141 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
3142
3143 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
3144 #define GEN8_EU_DIS2_S2_MASK 0xff
3145
3146 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3147
3148 #define GEN10_EU_DISABLE3 _MMIO(0x9140)
3149 #define GEN10_EU_DIS_SS_MASK 0xff
3150
3151 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
3152 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff
3153 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16
3154 #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
3155
3156 #define GEN11_EU_DISABLE _MMIO(0x9134)
3157 #define GEN11_EU_DIS_MASK 0xFF
3158
3159 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
3160 #define GEN11_GT_S_ENA_MASK 0xFF
3161
3162 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
3163
3164 #define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
3165
3166 #define XEHP_EU_ENABLE _MMIO(0x9134)
3167 #define XEHP_EU_ENA_MASK 0xFF
3168
3169 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
3170 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
3171 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
3172 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
3173 #define GEN6_BSD_GO_INDICATOR (1 << 4)
3174
3175 /* On modern GEN architectures interrupt control consists of two sets
3176 * of registers. The first set pertains to the ring generating the
3177 * interrupt. The second control is for the functional block generating the
3178 * interrupt. These are PM, GT, DE, etc.
3179 *
3180 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3181 * GT interrupt bits, so we don't need to duplicate the defines.
3182 *
3183 * These defines should cover us well from SNB->HSW with minor exceptions
3184 * it can also work on ILK.
3185 */
3186 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3187 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3188 #define GT_BLT_USER_INTERRUPT (1 << 22)
3189 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3190 #define GT_BSD_USER_INTERRUPT (1 << 12)
3191 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
3192 #define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
3193 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
3194 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3195 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
3196 #define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
3197 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3198 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3199 #define GT_RENDER_USER_INTERRUPT (1 << 0)
3200
3201 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3202 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3203
3204 #define GT_PARITY_ERROR(dev_priv) \
3205 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
3206 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
3207
3208 /* These are all the "old" interrupts */
3209 #define ILK_BSD_USER_INTERRUPT (1 << 5)
3210
3211 #define I915_PM_INTERRUPT (1 << 31)
3212 #define I915_ISP_INTERRUPT (1 << 22)
3213 #define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3214 #define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3215 #define I915_MIPIC_INTERRUPT (1 << 19)
3216 #define I915_MIPIA_INTERRUPT (1 << 18)
3217 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3218 #define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3219 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3220 #define I915_MASTER_ERROR_INTERRUPT (1 << 15)
3221 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3222 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3223 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3224 #define I915_HWB_OOM_INTERRUPT (1 << 13)
3225 #define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3226 #define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3227 #define I915_MISC_INTERRUPT (1 << 11)
3228 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3229 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3230 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3231 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3232 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3233 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3234 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3235 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3236 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3237 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3238 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3239 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3240 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3241 #define I915_DEBUG_INTERRUPT (1 << 2)
3242 #define I915_WINVALID_INTERRUPT (1 << 1)
3243 #define I915_USER_INTERRUPT (1 << 1)
3244 #define I915_ASLE_INTERRUPT (1 << 0)
3245 #define I915_BSD_USER_INTERRUPT (1 << 25)
3246
3247 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3248 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3249
3250 /* DisplayPort Audio w/ LPE */
3251 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3252 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3253
3254 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3255 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3256 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3257 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3258 _VLV_AUD_PORT_EN_B_DBG, \
3259 _VLV_AUD_PORT_EN_C_DBG, \
3260 _VLV_AUD_PORT_EN_D_DBG)
3261 #define VLV_AMP_MUTE (1 << 1)
3262
3263 #define GEN6_BSD_RNCID _MMIO(0x12198)
3264
3265 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
3266 #define GEN7_FF_SCHED_MASK 0x0077070
3267 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
3268 #define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
3269 #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3270 #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3271 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3272 #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
3273 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
3274 #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3275 #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3276 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3277 #define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3278 #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3279 #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3280 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3281 #define GEN7_FF_DS_SCHED_HW (0x0 << 4)
3282
3283 /*
3284 * Framebuffer compression (915+ only)
3285 */
3286
3287 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3288 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3289 #define FBC_CONTROL _MMIO(0x3208)
3290 #define FBC_CTL_EN REG_BIT(31)
3291 #define FBC_CTL_PERIODIC REG_BIT(30)
3292 #define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
3293 #define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
3294 #define FBC_CTL_STOP_ON_MOD REG_BIT(15)
3295 #define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
3296 #define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm */
3297 #define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
3298 #define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
3299 #define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
3300 #define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
3301 #define FBC_COMMAND _MMIO(0x320c)
3302 #define FBC_CMD_COMPRESS (1 << 0)
3303 #define FBC_STATUS _MMIO(0x3210)
3304 #define FBC_STAT_COMPRESSING (1 << 31)
3305 #define FBC_STAT_COMPRESSED (1 << 30)
3306 #define FBC_STAT_MODIFIED (1 << 29)
3307 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
3308 #define FBC_CONTROL2 _MMIO(0x3214)
3309 #define FBC_CTL_FENCE_DBL (0 << 4)
3310 #define FBC_CTL_IDLE_IMM (0 << 2)
3311 #define FBC_CTL_IDLE_FULL (1 << 2)
3312 #define FBC_CTL_IDLE_LINE (2 << 2)
3313 #define FBC_CTL_IDLE_DEBUG (3 << 2)
3314 #define FBC_CTL_CPU_FENCE (1 << 1)
3315 #define FBC_CTL_PLANE(plane) ((plane) << 0)
3316 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3317 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
3318
3319 #define FBC_LL_SIZE (1536)
3320
3321 #define FBC_LLC_READ_CTRL _MMIO(0x9044)
3322 #define FBC_LLC_FULLY_OPEN (1 << 30)
3323
3324 /* Framebuffer compression for GM45+ */
3325 #define DPFC_CB_BASE _MMIO(0x3200)
3326 #define DPFC_CONTROL _MMIO(0x3208)
3327 #define DPFC_CTL_EN (1 << 31)
3328 #define DPFC_CTL_PLANE(plane) ((plane) << 30)
3329 #define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3330 #define DPFC_CTL_FENCE_EN (1 << 29)
3331 #define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3332 #define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3333 #define DPFC_SR_EN (1 << 10)
3334 #define DPFC_CTL_LIMIT_1X (0 << 6)
3335 #define DPFC_CTL_LIMIT_2X (1 << 6)
3336 #define DPFC_CTL_LIMIT_4X (2 << 6)
3337 #define DPFC_RECOMP_CTL _MMIO(0x320c)
3338 #define DPFC_RECOMP_STALL_EN (1 << 27)
3339 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
3340 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3341 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3342 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
3343 #define DPFC_STATUS _MMIO(0x3210)
3344 #define DPFC_INVAL_SEG_SHIFT (16)
3345 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
3346 #define DPFC_COMP_SEG_SHIFT (0)
3347 #define DPFC_COMP_SEG_MASK (0x000007ff)
3348 #define DPFC_STATUS2 _MMIO(0x3214)
3349 #define DPFC_FENCE_YOFF _MMIO(0x3218)
3350 #define DPFC_CHICKEN _MMIO(0x3224)
3351 #define DPFC_HT_MODIFY (1 << 31)
3352
3353 /* Framebuffer compression for Ironlake */
3354 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
3355 #define ILK_DPFC_CONTROL _MMIO(0x43208)
3356 #define FBC_CTL_FALSE_COLOR (1 << 10)
3357 /* The bit 28-8 is reserved */
3358 #define DPFC_RESERVED (0x1FFFFF00)
3359 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3360 #define ILK_DPFC_STATUS _MMIO(0x43210)
3361 #define ILK_DPFC_COMP_SEG_MASK 0x7ff
3362 #define IVB_FBC_STATUS2 _MMIO(0x43214)
3363 #define IVB_FBC_COMP_SEG_MASK 0x7ff
3364 #define BDW_FBC_COMP_SEG_MASK 0xfff
3365 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3366 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
3367 #define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3368 #define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
3369 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
3370 #define ILK_FBC_RT_BASE _MMIO(0x2128)
3371 #define ILK_FBC_RT_VALID (1 << 0)
3372 #define SNB_FBC_FRONT_BUFFER (1 << 1)
3373
3374 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
3375 #define ILK_FBCQ_DIS (1 << 22)
3376 #define ILK_PABSTRETCH_DIS REG_BIT(21)
3377 #define ILK_SABSTRETCH_DIS REG_BIT(20)
3378 #define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
3379 #define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
3380 #define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
3381 #define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
3382 #define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
3383 #define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
3384 #define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
3385 #define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
3386 #define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
3387 #define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
3388
3389
3390 /*
3391 * Framebuffer compression for Sandybridge
3392 *
3393 * The following two registers are of type GTTMMADR
3394 */
3395 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
3396 #define SNB_CPU_FENCE_ENABLE (1 << 29)
3397 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
3398
3399 /* Framebuffer compression for Ivybridge */
3400 #define IVB_FBC_RT_BASE _MMIO(0x7020)
3401 #define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
3402
3403 #define IPS_CTL _MMIO(0x43408)
3404 #define IPS_ENABLE (1 << 31)
3405
3406 #define MSG_FBC_REND_STATE _MMIO(0x50380)
3407 #define FBC_REND_NUKE (1 << 2)
3408 #define FBC_REND_CACHE_CLEAN (1 << 1)
3409
3410 /*
3411 * GPIO regs
3412 */
3413 #define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3414 4 * (gpio))
3415
3416 # define GPIO_CLOCK_DIR_MASK (1 << 0)
3417 # define GPIO_CLOCK_DIR_IN (0 << 1)
3418 # define GPIO_CLOCK_DIR_OUT (1 << 1)
3419 # define GPIO_CLOCK_VAL_MASK (1 << 2)
3420 # define GPIO_CLOCK_VAL_OUT (1 << 3)
3421 # define GPIO_CLOCK_VAL_IN (1 << 4)
3422 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3423 # define GPIO_DATA_DIR_MASK (1 << 8)
3424 # define GPIO_DATA_DIR_IN (0 << 9)
3425 # define GPIO_DATA_DIR_OUT (1 << 9)
3426 # define GPIO_DATA_VAL_MASK (1 << 10)
3427 # define GPIO_DATA_VAL_OUT (1 << 11)
3428 # define GPIO_DATA_VAL_IN (1 << 12)
3429 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3430
3431 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
3432 #define GMBUS_AKSV_SELECT (1 << 11)
3433 #define GMBUS_RATE_100KHZ (0 << 8)
3434 #define GMBUS_RATE_50KHZ (1 << 8)
3435 #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3436 #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3437 #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
3438 #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
3439
3440 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
3441 #define GMBUS_SW_CLR_INT (1 << 31)
3442 #define GMBUS_SW_RDY (1 << 30)
3443 #define GMBUS_ENT (1 << 29) /* enable timeout */
3444 #define GMBUS_CYCLE_NONE (0 << 25)
3445 #define GMBUS_CYCLE_WAIT (1 << 25)
3446 #define GMBUS_CYCLE_INDEX (2 << 25)
3447 #define GMBUS_CYCLE_STOP (4 << 25)
3448 #define GMBUS_BYTE_COUNT_SHIFT 16
3449 #define GMBUS_BYTE_COUNT_MAX 256U
3450 #define GEN9_GMBUS_BYTE_COUNT_MAX 511U
3451 #define GMBUS_SLAVE_INDEX_SHIFT 8
3452 #define GMBUS_SLAVE_ADDR_SHIFT 1
3453 #define GMBUS_SLAVE_READ (1 << 0)
3454 #define GMBUS_SLAVE_WRITE (0 << 0)
3455 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
3456 #define GMBUS_INUSE (1 << 15)
3457 #define GMBUS_HW_WAIT_PHASE (1 << 14)
3458 #define GMBUS_STALL_TIMEOUT (1 << 13)
3459 #define GMBUS_INT (1 << 12)
3460 #define GMBUS_HW_RDY (1 << 11)
3461 #define GMBUS_SATOER (1 << 10)
3462 #define GMBUS_ACTIVE (1 << 9)
3463 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3464 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
3465 #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3466 #define GMBUS_NAK_EN (1 << 3)
3467 #define GMBUS_IDLE_EN (1 << 2)
3468 #define GMBUS_HW_WAIT_EN (1 << 1)
3469 #define GMBUS_HW_RDY_EN (1 << 0)
3470 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
3471 #define GMBUS_2BYTE_INDEX_EN (1 << 31)
3472
3473 /*
3474 * Clock control & power management
3475 */
3476 #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3477 #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3478 #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
3479 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
3480
3481 #define VGA0 _MMIO(0x6000)
3482 #define VGA1 _MMIO(0x6004)
3483 #define VGA_PD _MMIO(0x6010)
3484 #define VGA0_PD_P2_DIV_4 (1 << 7)
3485 #define VGA0_PD_P1_DIV_2 (1 << 5)
3486 #define VGA0_PD_P1_SHIFT 0
3487 #define VGA0_PD_P1_MASK (0x1f << 0)
3488 #define VGA1_PD_P2_DIV_4 (1 << 15)
3489 #define VGA1_PD_P1_DIV_2 (1 << 13)
3490 #define VGA1_PD_P1_SHIFT 8
3491 #define VGA1_PD_P1_MASK (0x1f << 8)
3492 #define DPLL_VCO_ENABLE (1 << 31)
3493 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
3494 #define DPLL_DVO_2X_MODE (1 << 30)
3495 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
3496 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
3497 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
3498 #define DPLL_VGA_MODE_DIS (1 << 28)
3499 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3500 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3501 #define DPLL_MODE_MASK (3 << 26)
3502 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3503 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3504 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3505 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3506 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3507 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
3508 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
3509 #define DPLL_LOCK_VLV (1 << 15)
3510 #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3511 #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3512 #define DPLL_SSC_REF_CLK_CHV (1 << 13)
3513 #define DPLL_PORTC_READY_MASK (0xf << 4)
3514 #define DPLL_PORTB_READY_MASK (0xf)
3515
3516 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
3517
3518 /* Additional CHV pll/phy registers */
3519 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
3520 #define DPLL_PORTD_READY_MASK (0xf)
3521 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
3522 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
3523 #define PHY_LDO_DELAY_0NS 0x0
3524 #define PHY_LDO_DELAY_200NS 0x1
3525 #define PHY_LDO_DELAY_600NS 0x2
3526 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3527 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
3528 #define PHY_CH_SU_PSR 0x1
3529 #define PHY_CH_DEEP_PSR 0x7
3530 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
3531 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
3532 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
3533 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3534 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3535 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
3536
3537 /*
3538 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3539 * this field (only one bit may be set).
3540 */
3541 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3542 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
3543 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
3544 /* i830, required in DVO non-gang */
3545 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
3546 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3547 #define PLL_REF_INPUT_DREFCLK (0 << 13)
3548 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3549 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3550 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3551 #define PLL_REF_INPUT_MASK (3 << 13)
3552 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
3553 /* Ironlake */
3554 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3555 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3556 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
3557 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3558 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3559
3560 /*
3561 * Parallel to Serial Load Pulse phase selection.
3562 * Selects the phase for the 10X DPLL clock for the PCIe
3563 * digital display port. The range is 4 to 13; 10 or more
3564 * is just a flip delay. The default is 6
3565 */
3566 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3567 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3568 /*
3569 * SDVO multiplier for 945G/GM. Not used on 965.
3570 */
3571 #define SDVO_MULTIPLIER_MASK 0x000000ff
3572 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
3573 #define SDVO_MULTIPLIER_SHIFT_VGA 0
3574
3575 #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3576 #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3577 #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
3578 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
3579
3580 /*
3581 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3582 *
3583 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3584 */
3585 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3586 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
3587 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3588 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3589 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3590 /*
3591 * SDVO/UDI pixel multiplier.
3592 *
3593 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3594 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3595 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3596 * dummy bytes in the datastream at an increased clock rate, with both sides of
3597 * the link knowing how many bytes are fill.
3598 *
3599 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3600 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3601 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3602 * through an SDVO command.
3603 *
3604 * This register field has values of multiplication factor minus 1, with
3605 * a maximum multiplier of 5 for SDVO.
3606 */
3607 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3608 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3609 /*
3610 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3611 * This best be set to the default value (3) or the CRT won't work. No,
3612 * I don't entirely understand what this does...
3613 */
3614 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3615 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
3616
3617 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3618
3619 #define _FPA0 0x6040
3620 #define _FPA1 0x6044
3621 #define _FPB0 0x6048
3622 #define _FPB1 0x604c
3623 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3624 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
3625 #define FP_N_DIV_MASK 0x003f0000
3626 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
3627 #define FP_N_DIV_SHIFT 16
3628 #define FP_M1_DIV_MASK 0x00003f00
3629 #define FP_M1_DIV_SHIFT 8
3630 #define FP_M2_DIV_MASK 0x0000003f
3631 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
3632 #define FP_M2_DIV_SHIFT 0
3633 #define DPLL_TEST _MMIO(0x606c)
3634 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3635 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3636 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3637 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3638 #define DPLLB_TEST_N_BYPASS (1 << 19)
3639 #define DPLLB_TEST_M_BYPASS (1 << 18)
3640 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3641 #define DPLLA_TEST_N_BYPASS (1 << 3)
3642 #define DPLLA_TEST_M_BYPASS (1 << 2)
3643 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
3644 #define D_STATE _MMIO(0x6104)
3645 #define DSTATE_GFX_RESET_I830 (1 << 6)
3646 #define DSTATE_PLL_D3_OFF (1 << 3)
3647 #define DSTATE_GFX_CLOCK_GATING (1 << 1)
3648 #define DSTATE_DOT_CLOCK_GATING (1 << 0)
3649 #define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
3650 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3651 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3652 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3653 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3654 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3655 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3656 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3657 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
3658 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3659 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3660 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3661 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3662 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3663 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3664 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3665 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3666 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3667 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3668 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3669 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3670 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3671 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3672 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3673 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3674 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3675 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3676 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3677 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3678 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
3679 /*
3680 * This bit must be set on the 830 to prevent hangs when turning off the
3681 * overlay scaler.
3682 */
3683 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3684 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3685 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3686 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3687 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3688
3689 #define RENCLK_GATE_D1 _MMIO(0x6204)
3690 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3691 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3692 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3693 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3694 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3695 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3696 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3697 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3698 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
3699 /* This bit must be unset on 855,865 */
3700 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
3701 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3702 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
3703 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
3704 /* This bit must be set on 855,865. */
3705 # define SV_CLOCK_GATE_DISABLE (1 << 0)
3706 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3707 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3708 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3709 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3710 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3711 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3712 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3713 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3714 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3715 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3716 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3717 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3718 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3719 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3720 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3721 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3722 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3723
3724 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
3725 /* This bit must always be set on 965G/965GM */
3726 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3727 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3728 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3729 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3730 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3731 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
3732 /* This bit must always be set on 965G */
3733 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3734 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3735 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3736 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3737 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3738 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3739 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3740 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3741 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3742 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3743 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3744 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3745 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3746 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3747 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3748 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3749 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3750 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3751 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3752
3753 #define RENCLK_GATE_D2 _MMIO(0x6208)
3754 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3755 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3756 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
3757
3758 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
3759 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3760
3761 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3762 #define DEUC _MMIO(0x6214) /* CRL only */
3763
3764 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
3765 #define FW_CSPWRDWNEN (1 << 15)
3766
3767 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
3768
3769 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
3770 #define CDCLK_FREQ_SHIFT 4
3771 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3772 #define CZCLK_FREQ_MASK 0xf
3773
3774 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
3775 #define PFI_CREDIT_63 (9 << 28) /* chv only */
3776 #define PFI_CREDIT_31 (8 << 28) /* chv only */
3777 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3778 #define PFI_CREDIT_RESEND (1 << 27)
3779 #define VGA_FAST_MODE_DISABLE (1 << 14)
3780
3781 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
3782
3783 /*
3784 * Palette regs
3785 */
3786 #define _PALETTE_A 0xa000
3787 #define _PALETTE_B 0xa800
3788 #define _CHV_PALETTE_C 0xc000
3789 #define PALETTE_RED_MASK REG_GENMASK(23, 16)
3790 #define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3791 #define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
3792 #define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
3793 _PICK((pipe), _PALETTE_A, \
3794 _PALETTE_B, _CHV_PALETTE_C) + \
3795 (i) * 4)
3796
3797 /* MCH MMIO space */
3798
3799 /*
3800 * MCHBAR mirror.
3801 *
3802 * This mirrors the MCHBAR MMIO space whose location is determined by
3803 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3804 * every way. It is not accessible from the CP register read instructions.
3805 *
3806 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3807 * just read.
3808 */
3809 #define MCHBAR_MIRROR_BASE 0x10000
3810
3811 #define MCHBAR_MIRROR_BASE_SNB 0x140000
3812
3813 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3814 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
3815 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3816 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3817 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
3818
3819 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
3820 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3821
3822 /* 915-945 and GM965 MCH register controlling DRAM channel access */
3823 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
3824 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3825 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3826 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3827 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
3828 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
3829 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
3830 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
3831 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
3832
3833 /* Pineview MCH register contains DDR3 setting */
3834 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
3835 #define CSHRDDR3CTL_DDR3 (1 << 2)
3836
3837 /* 965 MCH register controlling DRAM channel configuration */
3838 #define C0DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3839 #define C1DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x606)
3840
3841 /* snb MCH registers for reading the DRAM channel configuration */
3842 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3843 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3844 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
3845 #define MAD_DIMM_ECC_MASK (0x3 << 24)
3846 #define MAD_DIMM_ECC_OFF (0x0 << 24)
3847 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3848 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3849 #define MAD_DIMM_ECC_ON (0x3 << 24)
3850 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3851 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3852 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3853 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3854 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3855 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3856 #define MAD_DIMM_A_SELECT (0x1 << 16)
3857 /* DIMM sizes are in multiples of 256mb. */
3858 #define MAD_DIMM_B_SIZE_SHIFT 8
3859 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3860 #define MAD_DIMM_A_SIZE_SHIFT 0
3861 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3862
3863 /* snb MCH registers for priority tuning */
3864 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
3865 #define MCH_SSKPD_WM0_MASK 0x3f
3866 #define MCH_SSKPD_WM0_VAL 0xc
3867
3868 /* Clocking configuration register */
3869 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
3870 #define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */
3871 #define CLKCFG_FSB_400_ALT (5 << 0) /* hrawclk 100 */
3872 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3873 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3874 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3875 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3876 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
3877 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
3878 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
3879 #define CLKCFG_FSB_1600_ALT (6 << 0) /* hrawclk 400 */
3880 #define CLKCFG_FSB_MASK (7 << 0)
3881 #define CLKCFG_MEM_533 (1 << 4)
3882 #define CLKCFG_MEM_667 (2 << 4)
3883 #define CLKCFG_MEM_800 (3 << 4)
3884 #define CLKCFG_MEM_MASK (7 << 4)
3885
3886 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3887 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
3888
3889 #define TSC1 _MMIO(0x11001)
3890 #define TSE (1 << 0)
3891 #define TR1 _MMIO(0x11006)
3892 #define TSFS _MMIO(0x11020)
3893 #define TSFS_SLOPE_MASK 0x0000ff00
3894 #define TSFS_SLOPE_SHIFT 8
3895 #define TSFS_INTR_MASK 0x000000ff
3896
3897 #define CRSTANDVID _MMIO(0x11100)
3898 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
3899 #define PXVFREQ_PX_MASK 0x7f000000
3900 #define PXVFREQ_PX_SHIFT 24
3901 #define VIDFREQ_BASE _MMIO(0x11110)
3902 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3903 #define VIDFREQ2 _MMIO(0x11114)
3904 #define VIDFREQ3 _MMIO(0x11118)
3905 #define VIDFREQ4 _MMIO(0x1111c)
3906 #define VIDFREQ_P0_MASK 0x1f000000
3907 #define VIDFREQ_P0_SHIFT 24
3908 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3909 #define VIDFREQ_P0_CSCLK_SHIFT 20
3910 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3911 #define VIDFREQ_P0_CRCLK_SHIFT 16
3912 #define VIDFREQ_P1_MASK 0x00001f00
3913 #define VIDFREQ_P1_SHIFT 8
3914 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3915 #define VIDFREQ_P1_CSCLK_SHIFT 4
3916 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
3917 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
3918 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
3919 #define INTTOEXT_MAP3_SHIFT 24
3920 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3921 #define INTTOEXT_MAP2_SHIFT 16
3922 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3923 #define INTTOEXT_MAP1_SHIFT 8
3924 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3925 #define INTTOEXT_MAP0_SHIFT 0
3926 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
3927 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
3928 #define MEMCTL_CMD_MASK 0xe000
3929 #define MEMCTL_CMD_SHIFT 13
3930 #define MEMCTL_CMD_RCLK_OFF 0
3931 #define MEMCTL_CMD_RCLK_ON 1
3932 #define MEMCTL_CMD_CHFREQ 2
3933 #define MEMCTL_CMD_CHVID 3
3934 #define MEMCTL_CMD_VMMOFF 4
3935 #define MEMCTL_CMD_VMMON 5
3936 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
3937 when command complete */
3938 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3939 #define MEMCTL_FREQ_SHIFT 8
3940 #define MEMCTL_SFCAVM (1 << 7)
3941 #define MEMCTL_TGT_VID_MASK 0x007f
3942 #define MEMIHYST _MMIO(0x1117c)
3943 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
3944 #define MEMINT_RSEXIT_EN (1 << 8)
3945 #define MEMINT_CX_SUPR_EN (1 << 7)
3946 #define MEMINT_CONT_BUSY_EN (1 << 6)
3947 #define MEMINT_AVG_BUSY_EN (1 << 5)
3948 #define MEMINT_EVAL_CHG_EN (1 << 4)
3949 #define MEMINT_MON_IDLE_EN (1 << 3)
3950 #define MEMINT_UP_EVAL_EN (1 << 2)
3951 #define MEMINT_DOWN_EVAL_EN (1 << 1)
3952 #define MEMINT_SW_CMD_EN (1 << 0)
3953 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
3954 #define MEM_RSEXIT_MASK 0xc000
3955 #define MEM_RSEXIT_SHIFT 14
3956 #define MEM_CONT_BUSY_MASK 0x3000
3957 #define MEM_CONT_BUSY_SHIFT 12
3958 #define MEM_AVG_BUSY_MASK 0x0c00
3959 #define MEM_AVG_BUSY_SHIFT 10
3960 #define MEM_EVAL_CHG_MASK 0x0300
3961 #define MEM_EVAL_BUSY_SHIFT 8
3962 #define MEM_MON_IDLE_MASK 0x00c0
3963 #define MEM_MON_IDLE_SHIFT 6
3964 #define MEM_UP_EVAL_MASK 0x0030
3965 #define MEM_UP_EVAL_SHIFT 4
3966 #define MEM_DOWN_EVAL_MASK 0x000c
3967 #define MEM_DOWN_EVAL_SHIFT 2
3968 #define MEM_SW_CMD_MASK 0x0003
3969 #define MEM_INT_STEER_GFX 0
3970 #define MEM_INT_STEER_CMR 1
3971 #define MEM_INT_STEER_SMI 2
3972 #define MEM_INT_STEER_SCI 3
3973 #define MEMINTRSTS _MMIO(0x11184)
3974 #define MEMINT_RSEXIT (1 << 7)
3975 #define MEMINT_CONT_BUSY (1 << 6)
3976 #define MEMINT_AVG_BUSY (1 << 5)
3977 #define MEMINT_EVAL_CHG (1 << 4)
3978 #define MEMINT_MON_IDLE (1 << 3)
3979 #define MEMINT_UP_EVAL (1 << 2)
3980 #define MEMINT_DOWN_EVAL (1 << 1)
3981 #define MEMINT_SW_CMD (1 << 0)
3982 #define MEMMODECTL _MMIO(0x11190)
3983 #define MEMMODE_BOOST_EN (1 << 31)
3984 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3985 #define MEMMODE_BOOST_FREQ_SHIFT 24
3986 #define MEMMODE_IDLE_MODE_MASK 0x00030000
3987 #define MEMMODE_IDLE_MODE_SHIFT 16
3988 #define MEMMODE_IDLE_MODE_EVAL 0
3989 #define MEMMODE_IDLE_MODE_CONT 1
3990 #define MEMMODE_HWIDLE_EN (1 << 15)
3991 #define MEMMODE_SWMODE_EN (1 << 14)
3992 #define MEMMODE_RCLK_GATE (1 << 13)
3993 #define MEMMODE_HW_UPDATE (1 << 12)
3994 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3995 #define MEMMODE_FSTART_SHIFT 8
3996 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3997 #define MEMMODE_FMAX_SHIFT 4
3998 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
3999 #define RCBMAXAVG _MMIO(0x1119c)
4000 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
4001 #define SWMEMCMD_RENDER_OFF (0 << 13)
4002 #define SWMEMCMD_RENDER_ON (1 << 13)
4003 #define SWMEMCMD_SWFREQ (2 << 13)
4004 #define SWMEMCMD_TARVID (3 << 13)
4005 #define SWMEMCMD_VRM_OFF (4 << 13)
4006 #define SWMEMCMD_VRM_ON (5 << 13)
4007 #define CMDSTS (1 << 12)
4008 #define SFCAVM (1 << 11)
4009 #define SWFREQ_MASK 0x0380 /* P0-7 */
4010 #define SWFREQ_SHIFT 7
4011 #define TARVID_MASK 0x001f
4012 #define MEMSTAT_CTG _MMIO(0x111a0)
4013 #define RCBMINAVG _MMIO(0x111a0)
4014 #define RCUPEI _MMIO(0x111b0)
4015 #define RCDNEI _MMIO(0x111b4)
4016 #define RSTDBYCTL _MMIO(0x111b8)
4017 #define RS1EN (1 << 31)
4018 #define RS2EN (1 << 30)
4019 #define RS3EN (1 << 29)
4020 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
4021 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
4022 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
4023 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
4024 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
4025 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
4026 #define RSX_STATUS_MASK (7 << 20)
4027 #define RSX_STATUS_ON (0 << 20)
4028 #define RSX_STATUS_RC1 (1 << 20)
4029 #define RSX_STATUS_RC1E (2 << 20)
4030 #define RSX_STATUS_RS1 (3 << 20)
4031 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
4032 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
4033 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
4034 #define RSX_STATUS_RSVD2 (7 << 20)
4035 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
4036 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
4037 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */
4038 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
4039 #define RS1CONTSAV_MASK (3 << 14)
4040 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
4041 #define RS1CONTSAV_RSVD (1 << 14)
4042 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
4043 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
4044 #define NORMSLEXLAT_MASK (3 << 12)
4045 #define SLOW_RS123 (0 << 12)
4046 #define SLOW_RS23 (1 << 12)
4047 #define SLOW_RS3 (2 << 12)
4048 #define NORMAL_RS123 (3 << 12)
4049 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
4050 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
4051 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
4052 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
4053 #define RS_CSTATE_MASK (3 << 4)
4054 #define RS_CSTATE_C367_RS1 (0 << 4)
4055 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
4056 #define RS_CSTATE_RSVD (2 << 4)
4057 #define RS_CSTATE_C367_RS2 (3 << 4)
4058 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
4059 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
4060 #define VIDCTL _MMIO(0x111c0)
4061 #define VIDSTS _MMIO(0x111c8)
4062 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
4063 #define MEMSTAT_ILK _MMIO(0x111f8)
4064 #define MEMSTAT_VID_MASK 0x7f00
4065 #define MEMSTAT_VID_SHIFT 8
4066 #define MEMSTAT_PSTATE_MASK 0x00f8
4067 #define MEMSTAT_PSTATE_SHIFT 3
4068 #define MEMSTAT_MON_ACTV (1 << 2)
4069 #define MEMSTAT_SRC_CTL_MASK 0x0003
4070 #define MEMSTAT_SRC_CTL_CORE 0
4071 #define MEMSTAT_SRC_CTL_TRB 1
4072 #define MEMSTAT_SRC_CTL_THM 2
4073 #define MEMSTAT_SRC_CTL_STDBY 3
4074 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
4075 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
4076 #define PMMISC _MMIO(0x11214)
4077 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
4078 #define SDEW _MMIO(0x1124c)
4079 #define CSIEW0 _MMIO(0x11250)
4080 #define CSIEW1 _MMIO(0x11254)
4081 #define CSIEW2 _MMIO(0x11258)
4082 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
4083 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
4084 #define MCHAFE _MMIO(0x112c0)
4085 #define CSIEC _MMIO(0x112e0)
4086 #define DMIEC _MMIO(0x112e4)
4087 #define DDREC _MMIO(0x112e8)
4088 #define PEG0EC _MMIO(0x112ec)
4089 #define PEG1EC _MMIO(0x112f0)
4090 #define GFXEC _MMIO(0x112f4)
4091 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
4092 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
4093 #define ECR _MMIO(0x11600)
4094 #define ECR_GPFE (1 << 31)
4095 #define ECR_IMONE (1 << 30)
4096 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
4097 #define OGW0 _MMIO(0x11608)
4098 #define OGW1 _MMIO(0x1160c)
4099 #define EG0 _MMIO(0x11610)
4100 #define EG1 _MMIO(0x11614)
4101 #define EG2 _MMIO(0x11618)
4102 #define EG3 _MMIO(0x1161c)
4103 #define EG4 _MMIO(0x11620)
4104 #define EG5 _MMIO(0x11624)
4105 #define EG6 _MMIO(0x11628)
4106 #define EG7 _MMIO(0x1162c)
4107 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
4108 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
4109 #define LCFUSE02 _MMIO(0x116c0)
4110 #define LCFUSE_HIV_MASK 0x000000ff
4111 #define CSIPLL0 _MMIO(0x12c10)
4112 #define DDRMPLL1 _MMIO(0X12c20)
4113 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
4114
4115 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
4116 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
4117
4118 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
4119 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
4120 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
4121 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
4122 #define RP0_CAP_MASK REG_GENMASK(7, 0)
4123 #define RP1_CAP_MASK REG_GENMASK(15, 8)
4124 #define RPN_CAP_MASK REG_GENMASK(23, 16)
4125 #define BXT_RP_STATE_CAP _MMIO(0x138170)
4126 #define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
4127
4128 /*
4129 * Logical Context regs
4130 */
4131 #define CCID(base) _MMIO((base) + 0x180)
4132 #define CCID_EN BIT(0)
4133 #define CCID_EXTENDED_STATE_RESTORE BIT(2)
4134 #define CCID_EXTENDED_STATE_SAVE BIT(3)
4135 /*
4136 * Notes on SNB/IVB/VLV context size:
4137 * - Power context is saved elsewhere (LLC or stolen)
4138 * - Ring/execlist context is saved on SNB, not on IVB
4139 * - Extended context size already includes render context size
4140 * - We always need to follow the extended context size.
4141 * SNB BSpec has comments indicating that we should use the
4142 * render context size instead if execlists are disabled, but
4143 * based on empirical testing that's just nonsense.
4144 * - Pipelined/VF state is saved on SNB/IVB respectively
4145 * - GT1 size just indicates how much of render context
4146 * doesn't need saving on GT1
4147 */
4148 #define CXT_SIZE _MMIO(0x21a0)
4149 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
4150 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
4151 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
4152 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
4153 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
4154 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
4155 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4156 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4157 #define GEN7_CXT_SIZE _MMIO(0x21a8)
4158 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4159 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4160 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4161 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4162 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4163 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
4164 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4165 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
4166
4167 enum {
4168 INTEL_ADVANCED_CONTEXT = 0,
4169 INTEL_LEGACY_32B_CONTEXT,
4170 INTEL_ADVANCED_AD_CONTEXT,
4171 INTEL_LEGACY_64B_CONTEXT
4172 };
4173
4174 enum {
4175 FAULT_AND_HANG = 0,
4176 FAULT_AND_HALT, /* Debug only */
4177 FAULT_AND_STREAM,
4178 FAULT_AND_CONTINUE /* Unsupported */
4179 };
4180
4181 #define CTX_GTT_ADDRESS_MASK GENMASK(31, 12)
4182 #define GEN8_CTX_VALID (1 << 0)
4183 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4184 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
4185 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4186 #define GEN8_CTX_PRIVILEGE (1 << 8)
4187 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
4188
4189 #define GEN8_CTX_ID_SHIFT 32
4190 #define GEN8_CTX_ID_WIDTH 21
4191 #define GEN11_SW_CTX_ID_SHIFT 37
4192 #define GEN11_SW_CTX_ID_WIDTH 11
4193 #define GEN11_ENGINE_CLASS_SHIFT 61
4194 #define GEN11_ENGINE_CLASS_WIDTH 3
4195 #define GEN11_ENGINE_INSTANCE_SHIFT 48
4196 #define GEN11_ENGINE_INSTANCE_WIDTH 6
4197
4198 #define XEHP_SW_CTX_ID_SHIFT 39
4199 #define XEHP_SW_CTX_ID_WIDTH 16
4200 #define XEHP_SW_COUNTER_SHIFT 58
4201 #define XEHP_SW_COUNTER_WIDTH 6
4202
4203 #define CHV_CLK_CTL1 _MMIO(0x101100)
4204 #define VLV_CLK_CTL2 _MMIO(0x101104)
4205 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4206
4207 /*
4208 * Overlay regs
4209 */
4210
4211 #define OVADD _MMIO(0x30000)
4212 #define DOVSTA _MMIO(0x30008)
4213 #define OC_BUF (0x3 << 20)
4214 #define OGAMC5 _MMIO(0x30010)
4215 #define OGAMC4 _MMIO(0x30014)
4216 #define OGAMC3 _MMIO(0x30018)
4217 #define OGAMC2 _MMIO(0x3001c)
4218 #define OGAMC1 _MMIO(0x30020)
4219 #define OGAMC0 _MMIO(0x30024)
4220
4221 /*
4222 * GEN9 clock gating regs
4223 */
4224 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
4225 #define DARBF_GATING_DIS (1 << 27)
4226 #define PWM2_GATING_DIS (1 << 14)
4227 #define PWM1_GATING_DIS (1 << 13)
4228
4229 #define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
4230 #define TGL_VRH_GATING_DIS REG_BIT(31)
4231 #define DPT_GATING_DIS REG_BIT(22)
4232
4233 #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4234 #define BXT_GMBUS_GATING_DIS (1 << 14)
4235
4236 #define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
4237 #define DPCE_GATING_DIS REG_BIT(17)
4238
4239 #define _CLKGATE_DIS_PSL_A 0x46520
4240 #define _CLKGATE_DIS_PSL_B 0x46524
4241 #define _CLKGATE_DIS_PSL_C 0x46528
4242 #define DUPS1_GATING_DIS (1 << 15)
4243 #define DUPS2_GATING_DIS (1 << 19)
4244 #define DUPS3_GATING_DIS (1 << 23)
4245 #define DPF_GATING_DIS (1 << 10)
4246 #define DPF_RAM_GATING_DIS (1 << 9)
4247 #define DPFR_GATING_DIS (1 << 8)
4248
4249 #define CLKGATE_DIS_PSL(pipe) \
4250 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4251
4252 /*
4253 * GEN10 clock gating regs
4254 */
4255 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4256 #define SARBUNIT_CLKGATE_DIS (1 << 5)
4257 #define RCCUNIT_CLKGATE_DIS (1 << 7)
4258 #define MSCUNIT_CLKGATE_DIS (1 << 10)
4259 #define L3_CLKGATE_DIS REG_BIT(16)
4260 #define L3_CR2X_CLKGATE_DIS REG_BIT(17)
4261
4262 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4263 #define GWUNIT_CLKGATE_DIS (1 << 16)
4264
4265 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
4266 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
4267
4268 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4269 #define VFUNIT_CLKGATE_DIS REG_BIT(20)
4270 #define HSUNIT_CLKGATE_DIS REG_BIT(8)
4271 #define VSUNIT_CLKGATE_DIS REG_BIT(3)
4272
4273 #define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4)
4274 #define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19)
4275 #define PSDUNIT_CLKGATE_DIS REG_BIT(5)
4276
4277 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4278 #define CGPSF_CLKGATE_DIS (1 << 3)
4279
4280 /*
4281 * Display engine regs
4282 */
4283
4284 /* Pipe A CRC regs */
4285 #define _PIPE_CRC_CTL_A 0x60050
4286 #define PIPE_CRC_ENABLE (1 << 31)
4287 /* skl+ source selection */
4288 #define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4289 #define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4290 #define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4291 #define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4292 #define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4293 #define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4294 #define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4295 #define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
4296 /* ivb+ source selection */
4297 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4298 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4299 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
4300 /* ilk+ source selection */
4301 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4302 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4303 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4304 /* embedded DP port on the north display block, reserved on ivb */
4305 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4306 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
4307 /* vlv source selection */
4308 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4309 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4310 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4311 /* with DP port the pipe source is invalid */
4312 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4313 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4314 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4315 /* gen3+ source selection */
4316 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4317 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4318 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4319 /* with DP/TV port the pipe source is invalid */
4320 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4321 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4322 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4323 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4324 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4325 /* gen2 doesn't have source selection bits */
4326 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
4327
4328 #define _PIPE_CRC_RES_1_A_IVB 0x60064
4329 #define _PIPE_CRC_RES_2_A_IVB 0x60068
4330 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
4331 #define _PIPE_CRC_RES_4_A_IVB 0x60070
4332 #define _PIPE_CRC_RES_5_A_IVB 0x60074
4333
4334 #define _PIPE_CRC_RES_RED_A 0x60060
4335 #define _PIPE_CRC_RES_GREEN_A 0x60064
4336 #define _PIPE_CRC_RES_BLUE_A 0x60068
4337 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4338 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
4339
4340 /* Pipe B CRC regs */
4341 #define _PIPE_CRC_RES_1_B_IVB 0x61064
4342 #define _PIPE_CRC_RES_2_B_IVB 0x61068
4343 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
4344 #define _PIPE_CRC_RES_4_B_IVB 0x61070
4345 #define _PIPE_CRC_RES_5_B_IVB 0x61074
4346
4347 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4348 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4349 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4350 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4351 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4352 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4353
4354 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4355 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4356 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4357 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4358 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
4359
4360 /* Pipe A timing regs */
4361 #define _HTOTAL_A 0x60000
4362 #define _HBLANK_A 0x60004
4363 #define _HSYNC_A 0x60008
4364 #define _VTOTAL_A 0x6000c
4365 #define _VBLANK_A 0x60010
4366 #define _VSYNC_A 0x60014
4367 #define _EXITLINE_A 0x60018
4368 #define _PIPEASRC 0x6001c
4369 #define _BCLRPAT_A 0x60020
4370 #define _VSYNCSHIFT_A 0x60028
4371 #define _PIPE_MULT_A 0x6002c
4372
4373 /* Pipe B timing regs */
4374 #define _HTOTAL_B 0x61000
4375 #define _HBLANK_B 0x61004
4376 #define _HSYNC_B 0x61008
4377 #define _VTOTAL_B 0x6100c
4378 #define _VBLANK_B 0x61010
4379 #define _VSYNC_B 0x61014
4380 #define _PIPEBSRC 0x6101c
4381 #define _BCLRPAT_B 0x61020
4382 #define _VSYNCSHIFT_B 0x61028
4383 #define _PIPE_MULT_B 0x6102c
4384
4385 /* DSI 0 timing regs */
4386 #define _HTOTAL_DSI0 0x6b000
4387 #define _HSYNC_DSI0 0x6b008
4388 #define _VTOTAL_DSI0 0x6b00c
4389 #define _VSYNC_DSI0 0x6b014
4390 #define _VSYNCSHIFT_DSI0 0x6b028
4391
4392 /* DSI 1 timing regs */
4393 #define _HTOTAL_DSI1 0x6b800
4394 #define _HSYNC_DSI1 0x6b808
4395 #define _VTOTAL_DSI1 0x6b80c
4396 #define _VSYNC_DSI1 0x6b814
4397 #define _VSYNCSHIFT_DSI1 0x6b828
4398
4399 #define TRANSCODER_A_OFFSET 0x60000
4400 #define TRANSCODER_B_OFFSET 0x61000
4401 #define TRANSCODER_C_OFFSET 0x62000
4402 #define CHV_TRANSCODER_C_OFFSET 0x63000
4403 #define TRANSCODER_D_OFFSET 0x63000
4404 #define TRANSCODER_EDP_OFFSET 0x6f000
4405 #define TRANSCODER_DSI0_OFFSET 0x6b000
4406 #define TRANSCODER_DSI1_OFFSET 0x6b800
4407
4408 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4409 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4410 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4411 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4412 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4413 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4414 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4415 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4416 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4417 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
4418
4419 #define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4420 #define EXITLINE_ENABLE REG_BIT(31)
4421 #define EXITLINE_MASK REG_GENMASK(12, 0)
4422 #define EXITLINE_SHIFT 0
4423
4424 /* VRR registers */
4425 #define _TRANS_VRR_CTL_A 0x60420
4426 #define _TRANS_VRR_CTL_B 0x61420
4427 #define _TRANS_VRR_CTL_C 0x62420
4428 #define _TRANS_VRR_CTL_D 0x63420
4429 #define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
4430 #define VRR_CTL_VRR_ENABLE REG_BIT(31)
4431 #define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
4432 #define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
4433 #define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
4434 #define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
4435 #define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
4436 #define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
4437 #define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
4438
4439 #define _TRANS_VRR_VMAX_A 0x60424
4440 #define _TRANS_VRR_VMAX_B 0x61424
4441 #define _TRANS_VRR_VMAX_C 0x62424
4442 #define _TRANS_VRR_VMAX_D 0x63424
4443 #define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
4444 #define VRR_VMAX_MASK REG_GENMASK(19, 0)
4445
4446 #define _TRANS_VRR_VMIN_A 0x60434
4447 #define _TRANS_VRR_VMIN_B 0x61434
4448 #define _TRANS_VRR_VMIN_C 0x62434
4449 #define _TRANS_VRR_VMIN_D 0x63434
4450 #define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
4451 #define VRR_VMIN_MASK REG_GENMASK(15, 0)
4452
4453 #define _TRANS_VRR_VMAXSHIFT_A 0x60428
4454 #define _TRANS_VRR_VMAXSHIFT_B 0x61428
4455 #define _TRANS_VRR_VMAXSHIFT_C 0x62428
4456 #define _TRANS_VRR_VMAXSHIFT_D 0x63428
4457 #define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
4458 _TRANS_VRR_VMAXSHIFT_A)
4459 #define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
4460 #define VRR_VMAXSHIFT_DEC REG_BIT(16)
4461 #define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
4462
4463 #define _TRANS_VRR_STATUS_A 0x6042C
4464 #define _TRANS_VRR_STATUS_B 0x6142C
4465 #define _TRANS_VRR_STATUS_C 0x6242C
4466 #define _TRANS_VRR_STATUS_D 0x6342C
4467 #define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
4468 #define VRR_STATUS_VMAX_REACHED REG_BIT(31)
4469 #define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
4470 #define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
4471 #define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
4472 #define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
4473 #define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
4474 #define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
4475 #define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
4476 #define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
4477 #define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
4478 #define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
4479 #define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
4480 #define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
4481 #define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
4482
4483 #define _TRANS_VRR_VTOTAL_PREV_A 0x60480
4484 #define _TRANS_VRR_VTOTAL_PREV_B 0x61480
4485 #define _TRANS_VRR_VTOTAL_PREV_C 0x62480
4486 #define _TRANS_VRR_VTOTAL_PREV_D 0x63480
4487 #define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
4488 _TRANS_VRR_VTOTAL_PREV_A)
4489 #define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
4490 #define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
4491 #define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
4492 #define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
4493
4494 #define _TRANS_VRR_FLIPLINE_A 0x60438
4495 #define _TRANS_VRR_FLIPLINE_B 0x61438
4496 #define _TRANS_VRR_FLIPLINE_C 0x62438
4497 #define _TRANS_VRR_FLIPLINE_D 0x63438
4498 #define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
4499 _TRANS_VRR_FLIPLINE_A)
4500 #define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
4501
4502 #define _TRANS_VRR_STATUS2_A 0x6043C
4503 #define _TRANS_VRR_STATUS2_B 0x6143C
4504 #define _TRANS_VRR_STATUS2_C 0x6243C
4505 #define _TRANS_VRR_STATUS2_D 0x6343C
4506 #define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
4507 #define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
4508
4509 #define _TRANS_PUSH_A 0x60A70
4510 #define _TRANS_PUSH_B 0x61A70
4511 #define _TRANS_PUSH_C 0x62A70
4512 #define _TRANS_PUSH_D 0x63A70
4513 #define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
4514 #define TRANS_PUSH_EN REG_BIT(31)
4515 #define TRANS_PUSH_SEND REG_BIT(30)
4516
4517 /*
4518 * HSW+ eDP PSR registers
4519 *
4520 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4521 * instance of it
4522 */
4523 #define _HSW_EDP_PSR_BASE 0x64800
4524 #define _SRD_CTL_A 0x60800
4525 #define _SRD_CTL_EDP 0x6f800
4526 #define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4527 #define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
4528 #define EDP_PSR_ENABLE (1 << 31)
4529 #define BDW_PSR_SINGLE_FRAME (1 << 30)
4530 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4531 #define EDP_PSR_LINK_STANDBY (1 << 27)
4532 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4533 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4534 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4535 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4536 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
4537 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4538 #define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4539 #define EDP_PSR_TP1_TP2_SEL (0 << 11)
4540 #define EDP_PSR_TP1_TP3_SEL (1 << 11)
4541 #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
4542 #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4543 #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4544 #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4545 #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4546 #define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
4547 #define EDP_PSR_TP1_TIME_500us (0 << 4)
4548 #define EDP_PSR_TP1_TIME_100us (1 << 4)
4549 #define EDP_PSR_TP1_TIME_2500us (2 << 4)
4550 #define EDP_PSR_TP1_TIME_0us (3 << 4)
4551 #define EDP_PSR_IDLE_FRAME_SHIFT 0
4552
4553 /*
4554 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4555 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4556 * it was for TRANSCODER_EDP)
4557 */
4558 #define EDP_PSR_IMR _MMIO(0x64834)
4559 #define EDP_PSR_IIR _MMIO(0x64838)
4560 #define _PSR_IMR_A 0x60814
4561 #define _PSR_IIR_A 0x60818
4562 #define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4563 #define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
4564 #define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4565 0 : ((trans) - TRANSCODER_A + 1) * 8)
4566 #define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4567 #define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4568 #define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4569 #define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
4570
4571 #define _SRD_AUX_CTL_A 0x60810
4572 #define _SRD_AUX_CTL_EDP 0x6f810
4573 #define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
4574 #define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4575 #define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4576 #define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4577 #define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4578 #define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4579
4580 #define _SRD_AUX_DATA_A 0x60814
4581 #define _SRD_AUX_DATA_EDP 0x6f814
4582 #define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
4583
4584 #define _SRD_STATUS_A 0x60840
4585 #define _SRD_STATUS_EDP 0x6f840
4586 #define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
4587 #define EDP_PSR_STATUS_STATE_MASK (7 << 29)
4588 #define EDP_PSR_STATUS_STATE_SHIFT 29
4589 #define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4590 #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4591 #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4592 #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4593 #define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4594 #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4595 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4596 #define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4597 #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4598 #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4599 #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
4600 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4601 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4602 #define EDP_PSR_STATUS_COUNT_SHIFT 16
4603 #define EDP_PSR_STATUS_COUNT_MASK 0xf
4604 #define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4605 #define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4606 #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4607 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4608 #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
4609 #define EDP_PSR_STATUS_IDLE_MASK 0xf
4610
4611 #define _SRD_PERF_CNT_A 0x60844
4612 #define _SRD_PERF_CNT_EDP 0x6f844
4613 #define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
4614 #define EDP_PSR_PERF_CNT_MASK 0xffffff
4615
4616 /* PSR_MASK on SKL+ */
4617 #define _SRD_DEBUG_A 0x60860
4618 #define _SRD_DEBUG_EDP 0x6f860
4619 #define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
4620 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4621 #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4622 #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4623 #define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4624 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
4625 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
4626
4627 #define _PSR2_CTL_A 0x60900
4628 #define _PSR2_CTL_EDP 0x6f900
4629 #define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
4630 #define EDP_PSR2_ENABLE (1 << 31)
4631 #define EDP_SU_TRACK_ENABLE (1 << 30) /* up to adl-p */
4632 #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_2 (0 << 28)
4633 #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_3 (1 << 28)
4634 #define EDP_Y_COORDINATE_ENABLE REG_BIT(25) /* display 10, 11 and 12 */
4635 #define EDP_PSR2_SU_SDP_SCANLINE REG_BIT(25) /* display 13+ */
4636 #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4637 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4638 #define EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES 8
4639 #define EDP_PSR2_IO_BUFFER_WAKE(lines) ((EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES - (lines)) << 13)
4640 #define EDP_PSR2_IO_BUFFER_WAKE_MASK (3 << 13)
4641 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES 5
4642 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT 13
4643 #define TGL_EDP_PSR2_IO_BUFFER_WAKE(lines) (((lines) - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES) << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT)
4644 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MASK (7 << 13)
4645 #define EDP_PSR2_FAST_WAKE_MAX_LINES 8
4646 #define EDP_PSR2_FAST_WAKE(lines) ((EDP_PSR2_FAST_WAKE_MAX_LINES - (lines)) << 11)
4647 #define EDP_PSR2_FAST_WAKE_MASK (3 << 11)
4648 #define TGL_EDP_PSR2_FAST_WAKE_MIN_LINES 5
4649 #define TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT 10
4650 #define TGL_EDP_PSR2_FAST_WAKE(lines) (((lines) - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES) << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT)
4651 #define TGL_EDP_PSR2_FAST_WAKE_MASK (7 << 10)
4652 #define EDP_PSR2_TP2_TIME_500us (0 << 8)
4653 #define EDP_PSR2_TP2_TIME_100us (1 << 8)
4654 #define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4655 #define EDP_PSR2_TP2_TIME_50us (3 << 8)
4656 #define EDP_PSR2_TP2_TIME_MASK (3 << 8)
4657 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4658 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4659 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
4660 #define EDP_PSR2_IDLE_FRAME_MASK 0xf
4661 #define EDP_PSR2_IDLE_FRAME_SHIFT 0
4662
4663 #define _PSR_EVENT_TRANS_A 0x60848
4664 #define _PSR_EVENT_TRANS_B 0x61848
4665 #define _PSR_EVENT_TRANS_C 0x62848
4666 #define _PSR_EVENT_TRANS_D 0x63848
4667 #define _PSR_EVENT_TRANS_EDP 0x6f848
4668 #define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
4669 #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4670 #define PSR_EVENT_PSR2_DISABLED (1 << 16)
4671 #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4672 #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4673 #define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4674 #define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4675 #define PSR_EVENT_MEMORY_UP (1 << 10)
4676 #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4677 #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4678 #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4679 #define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
4680 #define PSR_EVENT_HDCP_ENABLE (1 << 4)
4681 #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4682 #define PSR_EVENT_VBI_ENABLE (1 << 2)
4683 #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4684 #define PSR_EVENT_PSR_DISABLE (1 << 0)
4685
4686 #define _PSR2_STATUS_A 0x60940
4687 #define _PSR2_STATUS_EDP 0x6f940
4688 #define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
4689 #define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
4690 #define EDP_PSR2_STATUS_STATE_SHIFT 28
4691
4692 #define _PSR2_SU_STATUS_A 0x60914
4693 #define _PSR2_SU_STATUS_EDP 0x6f914
4694 #define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4695 #define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
4696 #define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4697 #define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4698 #define PSR2_SU_STATUS_FRAMES 8
4699
4700 #define _PSR2_MAN_TRK_CTL_A 0x60910
4701 #define _PSR2_MAN_TRK_CTL_EDP 0x6f910
4702 #define PSR2_MAN_TRK_CTL(tran) _MMIO_TRANS2(tran, _PSR2_MAN_TRK_CTL_A)
4703 #define PSR2_MAN_TRK_CTL_ENABLE REG_BIT(31)
4704 #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(30, 21)
4705 #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
4706 #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(20, 11)
4707 #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
4708 #define PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(3)
4709 #define PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(2)
4710 #define PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(1)
4711 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(28, 16)
4712 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
4713 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(12, 0)
4714 #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
4715 #define ADLP_PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(14)
4716 #define ADLP_PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(13)
4717
4718 /* Icelake DSC Rate Control Range Parameter Registers */
4719 #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
4720 #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
4721 #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
4722 #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
4723 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
4724 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
4725 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
4726 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
4727 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
4728 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
4729 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
4730 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
4731 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4732 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
4733 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
4734 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4735 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
4736 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
4737 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4738 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
4739 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
4740 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4741 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
4742 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
4743 #define RC_BPG_OFFSET_SHIFT 10
4744 #define RC_MAX_QP_SHIFT 5
4745 #define RC_MIN_QP_SHIFT 0
4746
4747 #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
4748 #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
4749 #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
4750 #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
4751 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
4752 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
4753 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
4754 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
4755 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
4756 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
4757 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
4758 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
4759 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4760 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
4761 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
4762 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4763 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
4764 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
4765 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4766 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
4767 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
4768 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4769 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
4770 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
4771
4772 #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
4773 #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
4774 #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
4775 #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
4776 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
4777 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
4778 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
4779 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
4780 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
4781 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
4782 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
4783 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
4784 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4785 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
4786 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
4787 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4788 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
4789 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
4790 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4791 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
4792 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
4793 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4794 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
4795 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
4796
4797 #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
4798 #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
4799 #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
4800 #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
4801 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
4802 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
4803 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
4804 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
4805 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
4806 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
4807 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
4808 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
4809 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4810 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
4811 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
4812 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4813 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
4814 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
4815 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4816 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
4817 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
4818 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4819 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
4820 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
4821
4822 /* VGA port control */
4823 #define ADPA _MMIO(0x61100)
4824 #define PCH_ADPA _MMIO(0xe1100)
4825 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
4826
4827 #define ADPA_DAC_ENABLE (1 << 31)
4828 #define ADPA_DAC_DISABLE 0
4829 #define ADPA_PIPE_SEL_SHIFT 30
4830 #define ADPA_PIPE_SEL_MASK (1 << 30)
4831 #define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4832 #define ADPA_PIPE_SEL_SHIFT_CPT 29
4833 #define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
4834 #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4835 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4836 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4837 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4838 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4839 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4840 #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4841 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4842 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4843 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4844 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4845 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4846 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4847 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4848 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4849 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4850 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4851 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4852 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4853 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4854 #define ADPA_USE_VGA_HVPOLARITY (1 << 15)
4855 #define ADPA_SETS_HVPOLARITY 0
4856 #define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
4857 #define ADPA_VSYNC_CNTL_ENABLE 0
4858 #define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
4859 #define ADPA_HSYNC_CNTL_ENABLE 0
4860 #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
4861 #define ADPA_VSYNC_ACTIVE_LOW 0
4862 #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
4863 #define ADPA_HSYNC_ACTIVE_LOW 0
4864 #define ADPA_DPMS_MASK (~(3 << 10))
4865 #define ADPA_DPMS_ON (0 << 10)
4866 #define ADPA_DPMS_SUSPEND (1 << 10)
4867 #define ADPA_DPMS_STANDBY (2 << 10)
4868 #define ADPA_DPMS_OFF (3 << 10)
4869
4870
4871 /* Hotplug control (945+ only) */
4872 #define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
4873 #define PORTB_HOTPLUG_INT_EN (1 << 29)
4874 #define PORTC_HOTPLUG_INT_EN (1 << 28)
4875 #define PORTD_HOTPLUG_INT_EN (1 << 27)
4876 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
4877 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
4878 #define TV_HOTPLUG_INT_EN (1 << 18)
4879 #define CRT_HOTPLUG_INT_EN (1 << 9)
4880 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4881 PORTC_HOTPLUG_INT_EN | \
4882 PORTD_HOTPLUG_INT_EN | \
4883 SDVOC_HOTPLUG_INT_EN | \
4884 SDVOB_HOTPLUG_INT_EN | \
4885 CRT_HOTPLUG_INT_EN)
4886 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
4887 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4888 /* must use period 64 on GM45 according to docs */
4889 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4890 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4891 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4892 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4893 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4894 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4895 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4896 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4897 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4898 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4899 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4900 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
4901
4902 #define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
4903 /*
4904 * HDMI/DP bits are g4x+
4905 *
4906 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4907 * Please check the detailed lore in the commit message for for experimental
4908 * evidence.
4909 */
4910 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4911 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4912 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4913 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4914 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4915 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
4916 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
4917 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
4918 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
4919 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4920 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
4921 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
4922 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4923 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
4924 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
4925 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4926 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
4927 /* CRT/TV common between gen3+ */
4928 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
4929 #define TV_HOTPLUG_INT_STATUS (1 << 10)
4930 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4931 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4932 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4933 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4934 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4935 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4936 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
4937 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4938
4939 /* SDVO is different across gen3/4 */
4940 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4941 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4942 /*
4943 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4944 * since reality corrobates that they're the same as on gen3. But keep these
4945 * bits here (and the comment!) to help any other lost wanderers back onto the
4946 * right tracks.
4947 */
4948 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4949 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4950 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4951 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
4952 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4953 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4954 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4955 PORTB_HOTPLUG_INT_STATUS | \
4956 PORTC_HOTPLUG_INT_STATUS | \
4957 PORTD_HOTPLUG_INT_STATUS)
4958
4959 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4960 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4961 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4962 PORTB_HOTPLUG_INT_STATUS | \
4963 PORTC_HOTPLUG_INT_STATUS | \
4964 PORTD_HOTPLUG_INT_STATUS)
4965
4966 /* SDVO and HDMI port control.
4967 * The same register may be used for SDVO or HDMI */
4968 #define _GEN3_SDVOB 0x61140
4969 #define _GEN3_SDVOC 0x61160
4970 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4971 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
4972 #define GEN4_HDMIB GEN3_SDVOB
4973 #define GEN4_HDMIC GEN3_SDVOC
4974 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4975 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4976 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4977 #define PCH_SDVOB _MMIO(0xe1140)
4978 #define PCH_HDMIB PCH_SDVOB
4979 #define PCH_HDMIC _MMIO(0xe1150)
4980 #define PCH_HDMID _MMIO(0xe1160)
4981
4982 #define PORT_DFT_I9XX _MMIO(0x61150)
4983 #define DC_BALANCE_RESET (1 << 25)
4984 #define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
4985 #define DC_BALANCE_RESET_VLV (1 << 31)
4986 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4987 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
4988 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
4989 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
4990
4991 /* Gen 3 SDVO bits: */
4992 #define SDVO_ENABLE (1 << 31)
4993 #define SDVO_PIPE_SEL_SHIFT 30
4994 #define SDVO_PIPE_SEL_MASK (1 << 30)
4995 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4996 #define SDVO_STALL_SELECT (1 << 29)
4997 #define SDVO_INTERRUPT_ENABLE (1 << 26)
4998 /*
4999 * 915G/GM SDVO pixel multiplier.
5000 * Programmed value is multiplier - 1, up to 5x.
5001 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
5002 */
5003 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
5004 #define SDVO_PORT_MULTIPLY_SHIFT 23
5005 #define SDVO_PHASE_SELECT_MASK (15 << 19)
5006 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
5007 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
5008 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
5009 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
5010 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
5011 #define SDVO_DETECTED (1 << 2)
5012 /* Bits to be preserved when writing */
5013 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
5014 SDVO_INTERRUPT_ENABLE)
5015 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
5016
5017 /* Gen 4 SDVO/HDMI bits: */
5018 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
5019 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
5020 #define SDVO_ENCODING_SDVO (0 << 10)
5021 #define SDVO_ENCODING_HDMI (2 << 10)
5022 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
5023 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
5024 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
5025 #define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
5026 /* VSYNC/HSYNC bits new with 965, default is to be set */
5027 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
5028 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
5029
5030 /* Gen 5 (IBX) SDVO/HDMI bits: */
5031 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
5032 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
5033
5034 /* Gen 6 (CPT) SDVO/HDMI bits: */
5035 #define SDVO_PIPE_SEL_SHIFT_CPT 29
5036 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
5037 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
5038
5039 /* CHV SDVO/HDMI bits: */
5040 #define SDVO_PIPE_SEL_SHIFT_CHV 24
5041 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
5042 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
5043
5044
5045 /* DVO port control */
5046 #define _DVOA 0x61120
5047 #define DVOA _MMIO(_DVOA)
5048 #define _DVOB 0x61140
5049 #define DVOB _MMIO(_DVOB)
5050 #define _DVOC 0x61160
5051 #define DVOC _MMIO(_DVOC)
5052 #define DVO_ENABLE (1 << 31)
5053 #define DVO_PIPE_SEL_SHIFT 30
5054 #define DVO_PIPE_SEL_MASK (1 << 30)
5055 #define DVO_PIPE_SEL(pipe) ((pipe) << 30)
5056 #define DVO_PIPE_STALL_UNUSED (0 << 28)
5057 #define DVO_PIPE_STALL (1 << 28)
5058 #define DVO_PIPE_STALL_TV (2 << 28)
5059 #define DVO_PIPE_STALL_MASK (3 << 28)
5060 #define DVO_USE_VGA_SYNC (1 << 15)
5061 #define DVO_DATA_ORDER_I740 (0 << 14)
5062 #define DVO_DATA_ORDER_FP (1 << 14)
5063 #define DVO_VSYNC_DISABLE (1 << 11)
5064 #define DVO_HSYNC_DISABLE (1 << 10)
5065 #define DVO_VSYNC_TRISTATE (1 << 9)
5066 #define DVO_HSYNC_TRISTATE (1 << 8)
5067 #define DVO_BORDER_ENABLE (1 << 7)
5068 #define DVO_DATA_ORDER_GBRG (1 << 6)
5069 #define DVO_DATA_ORDER_RGGB (0 << 6)
5070 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
5071 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
5072 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
5073 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
5074 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
5075 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
5076 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5077 #define DVO_PRESERVE_MASK (0x7 << 24)
5078 #define DVOA_SRCDIM _MMIO(0x61124)
5079 #define DVOB_SRCDIM _MMIO(0x61144)
5080 #define DVOC_SRCDIM _MMIO(0x61164)
5081 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
5082 #define DVO_SRCDIM_VERTICAL_SHIFT 0
5083
5084 /* LVDS port control */
5085 #define LVDS _MMIO(0x61180)
5086 /*
5087 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
5088 * the DPLL semantics change when the LVDS is assigned to that pipe.
5089 */
5090 #define LVDS_PORT_EN (1 << 31)
5091 /* Selects pipe B for LVDS data. Must be set on pre-965. */
5092 #define LVDS_PIPE_SEL_SHIFT 30
5093 #define LVDS_PIPE_SEL_MASK (1 << 30)
5094 #define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
5095 #define LVDS_PIPE_SEL_SHIFT_CPT 29
5096 #define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
5097 #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
5098 /* LVDS dithering flag on 965/g4x platform */
5099 #define LVDS_ENABLE_DITHER (1 << 25)
5100 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
5101 #define LVDS_VSYNC_POLARITY (1 << 21)
5102 #define LVDS_HSYNC_POLARITY (1 << 20)
5103
5104 /* Enable border for unscaled (or aspect-scaled) display */
5105 #define LVDS_BORDER_ENABLE (1 << 15)
5106 /*
5107 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
5108 * pixel.
5109 */
5110 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
5111 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
5112 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
5113 /*
5114 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
5115 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
5116 * on.
5117 */
5118 #define LVDS_A3_POWER_MASK (3 << 6)
5119 #define LVDS_A3_POWER_DOWN (0 << 6)
5120 #define LVDS_A3_POWER_UP (3 << 6)
5121 /*
5122 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
5123 * is set.
5124 */
5125 #define LVDS_CLKB_POWER_MASK (3 << 4)
5126 #define LVDS_CLKB_POWER_DOWN (0 << 4)
5127 #define LVDS_CLKB_POWER_UP (3 << 4)
5128 /*
5129 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
5130 * setting for whether we are in dual-channel mode. The B3 pair will
5131 * additionally only be powered up when LVDS_A3_POWER_UP is set.
5132 */
5133 #define LVDS_B0B3_POWER_MASK (3 << 2)
5134 #define LVDS_B0B3_POWER_DOWN (0 << 2)
5135 #define LVDS_B0B3_POWER_UP (3 << 2)
5136
5137 /* Video Data Island Packet control */
5138 #define VIDEO_DIP_DATA _MMIO(0x61178)
5139 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
5140 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
5141 * of the infoframe structure specified by CEA-861. */
5142 #define VIDEO_DIP_DATA_SIZE 32
5143 #define VIDEO_DIP_GMP_DATA_SIZE 36
5144 #define VIDEO_DIP_VSC_DATA_SIZE 36
5145 #define VIDEO_DIP_PPS_DATA_SIZE 132
5146 #define VIDEO_DIP_CTL _MMIO(0x61170)
5147 /* Pre HSW: */
5148 #define VIDEO_DIP_ENABLE (1 << 31)
5149 #define VIDEO_DIP_PORT(port) ((port) << 29)
5150 #define VIDEO_DIP_PORT_MASK (3 << 29)
5151 #define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
5152 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
5153 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5154 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
5155 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
5156 #define VIDEO_DIP_SELECT_AVI (0 << 19)
5157 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5158 #define VIDEO_DIP_SELECT_GAMUT (2 << 19)
5159 #define VIDEO_DIP_SELECT_SPD (3 << 19)
5160 #define VIDEO_DIP_SELECT_MASK (3 << 19)
5161 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
5162 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
5163 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
5164 #define VIDEO_DIP_FREQ_MASK (3 << 16)
5165 /* HSW and later: */
5166 #define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
5167 #define PSR_VSC_BIT_7_SET (1 << 27)
5168 #define VSC_SELECT_MASK (0x3 << 25)
5169 #define VSC_SELECT_SHIFT 25
5170 #define VSC_DIP_HW_HEA_DATA (0 << 25)
5171 #define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
5172 #define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
5173 #define VSC_DIP_SW_HEA_DATA (3 << 25)
5174 #define VDIP_ENABLE_PPS (1 << 24)
5175 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
5176 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
5177 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
5178 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
5179 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
5180 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
5181
5182 /* Panel power sequencing */
5183 #define PPS_BASE 0x61200
5184 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
5185 #define PCH_PPS_BASE 0xC7200
5186
5187 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
5188 PPS_BASE + (reg) + \
5189 (pps_idx) * 0x100)
5190
5191 #define _PP_STATUS 0x61200
5192 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
5193 #define PP_ON REG_BIT(31)
5194 /*
5195 * Indicates that all dependencies of the panel are on:
5196 *
5197 * - PLL enabled
5198 * - pipe enabled
5199 * - LVDS/DVOB/DVOC on
5200 */
5201 #define PP_READY REG_BIT(30)
5202 #define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
5203 #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
5204 #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
5205 #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
5206 #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
5207 #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
5208 #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
5209 #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
5210 #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
5211 #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
5212 #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
5213 #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
5214 #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
5215 #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
5216 #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
5217
5218 #define _PP_CONTROL 0x61204
5219 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
5220 #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
5221 #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
5222 #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
5223 #define EDP_FORCE_VDD REG_BIT(3)
5224 #define EDP_BLC_ENABLE REG_BIT(2)
5225 #define PANEL_POWER_RESET REG_BIT(1)
5226 #define PANEL_POWER_ON REG_BIT(0)
5227
5228 #define _PP_ON_DELAYS 0x61208
5229 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
5230 #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
5231 #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
5232 #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
5233 #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
5234 #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
5235 #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
5236 #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
5237 #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
5238
5239 #define _PP_OFF_DELAYS 0x6120C
5240 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
5241 #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
5242 #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
5243
5244 #define _PP_DIVISOR 0x61210
5245 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
5246 #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
5247 #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
5248
5249 /* Panel fitting */
5250 #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
5251 #define PFIT_ENABLE (1 << 31)
5252 #define PFIT_PIPE_MASK (3 << 29)
5253 #define PFIT_PIPE_SHIFT 29
5254 #define PFIT_PIPE(pipe) ((pipe) << 29)
5255 #define VERT_INTERP_DISABLE (0 << 10)
5256 #define VERT_INTERP_BILINEAR (1 << 10)
5257 #define VERT_INTERP_MASK (3 << 10)
5258 #define VERT_AUTO_SCALE (1 << 9)
5259 #define HORIZ_INTERP_DISABLE (0 << 6)
5260 #define HORIZ_INTERP_BILINEAR (1 << 6)
5261 #define HORIZ_INTERP_MASK (3 << 6)
5262 #define HORIZ_AUTO_SCALE (1 << 5)
5263 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
5264 #define PFIT_FILTER_FUZZY (0 << 24)
5265 #define PFIT_SCALING_AUTO (0 << 26)
5266 #define PFIT_SCALING_PROGRAMMED (1 << 26)
5267 #define PFIT_SCALING_PILLAR (2 << 26)
5268 #define PFIT_SCALING_LETTER (3 << 26)
5269 #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
5270 /* Pre-965 */
5271 #define PFIT_VERT_SCALE_SHIFT 20
5272 #define PFIT_VERT_SCALE_MASK 0xfff00000
5273 #define PFIT_HORIZ_SCALE_SHIFT 4
5274 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
5275 /* 965+ */
5276 #define PFIT_VERT_SCALE_SHIFT_965 16
5277 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
5278 #define PFIT_HORIZ_SCALE_SHIFT_965 0
5279 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
5280
5281 #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
5282
5283 #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
5284 #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
5285 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
5286 _VLV_BLC_PWM_CTL2_B)
5287
5288 #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
5289 #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
5290 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
5291 _VLV_BLC_PWM_CTL_B)
5292
5293 #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5294 #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
5295 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
5296 _VLV_BLC_HIST_CTL_B)
5297
5298 /* Backlight control */
5299 #define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
5300 #define BLM_PWM_ENABLE (1 << 31)
5301 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
5302 #define BLM_PIPE_SELECT (1 << 29)
5303 #define BLM_PIPE_SELECT_IVB (3 << 29)
5304 #define BLM_PIPE_A (0 << 29)
5305 #define BLM_PIPE_B (1 << 29)
5306 #define BLM_PIPE_C (2 << 29) /* ivb + */
5307 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
5308 #define BLM_TRANSCODER_B BLM_PIPE_B
5309 #define BLM_TRANSCODER_C BLM_PIPE_C
5310 #define BLM_TRANSCODER_EDP (3 << 29)
5311 #define BLM_PIPE(pipe) ((pipe) << 29)
5312 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
5313 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
5314 #define BLM_PHASE_IN_ENABLE (1 << 25)
5315 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
5316 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
5317 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
5318 #define BLM_PHASE_IN_COUNT_SHIFT (8)
5319 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
5320 #define BLM_PHASE_IN_INCR_SHIFT (0)
5321 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5322 #define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
5323 /*
5324 * This is the most significant 15 bits of the number of backlight cycles in a
5325 * complete cycle of the modulated backlight control.
5326 *
5327 * The actual value is this field multiplied by two.
5328 */
5329 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
5330 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
5331 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
5332 /*
5333 * This is the number of cycles out of the backlight modulation cycle for which
5334 * the backlight is on.
5335 *
5336 * This field must be no greater than the number of cycles in the complete
5337 * backlight modulation cycle.
5338 */
5339 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
5340 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
5341 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
5342 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
5343
5344 #define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5345 #define BLM_HISTOGRAM_ENABLE (1 << 31)
5346
5347 /* New registers for PCH-split platforms. Safe where new bits show up, the
5348 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
5349 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
5350 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
5351
5352 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
5353
5354 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
5355 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
5356 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
5357 #define BLM_PCH_PWM_ENABLE (1 << 31)
5358 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
5359 #define BLM_PCH_POLARITY (1 << 29)
5360 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
5361
5362 #define UTIL_PIN_CTL _MMIO(0x48400)
5363 #define UTIL_PIN_ENABLE (1 << 31)
5364 #define UTIL_PIN_PIPE_MASK (3 << 29)
5365 #define UTIL_PIN_PIPE(x) ((x) << 29)
5366 #define UTIL_PIN_MODE_MASK (0xf << 24)
5367 #define UTIL_PIN_MODE_DATA (0 << 24)
5368 #define UTIL_PIN_MODE_PWM (1 << 24)
5369 #define UTIL_PIN_MODE_VBLANK (4 << 24)
5370 #define UTIL_PIN_MODE_VSYNC (5 << 24)
5371 #define UTIL_PIN_MODE_EYE_LEVEL (8 << 24)
5372 #define UTIL_PIN_OUTPUT_DATA (1 << 23)
5373 #define UTIL_PIN_POLARITY (1 << 22)
5374 #define UTIL_PIN_DIRECTION_INPUT (1 << 19)
5375 #define UTIL_PIN_INPUT_DATA (1 << 16)
5376
5377 /* BXT backlight register definition. */
5378 #define _BXT_BLC_PWM_CTL1 0xC8250
5379 #define BXT_BLC_PWM_ENABLE (1 << 31)
5380 #define BXT_BLC_PWM_POLARITY (1 << 29)
5381 #define _BXT_BLC_PWM_FREQ1 0xC8254
5382 #define _BXT_BLC_PWM_DUTY1 0xC8258
5383
5384 #define _BXT_BLC_PWM_CTL2 0xC8350
5385 #define _BXT_BLC_PWM_FREQ2 0xC8354
5386 #define _BXT_BLC_PWM_DUTY2 0xC8358
5387
5388 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
5389 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
5390 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
5391 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
5392 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
5393 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
5394
5395 #define PCH_GTC_CTL _MMIO(0xe7000)
5396 #define PCH_GTC_ENABLE (1 << 31)
5397
5398 /* TV port control */
5399 #define TV_CTL _MMIO(0x68000)
5400 /* Enables the TV encoder */
5401 # define TV_ENC_ENABLE (1 << 31)
5402 /* Sources the TV encoder input from pipe B instead of A. */
5403 # define TV_ENC_PIPE_SEL_SHIFT 30
5404 # define TV_ENC_PIPE_SEL_MASK (1 << 30)
5405 # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
5406 /* Outputs composite video (DAC A only) */
5407 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
5408 /* Outputs SVideo video (DAC B/C) */
5409 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
5410 /* Outputs Component video (DAC A/B/C) */
5411 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
5412 /* Outputs Composite and SVideo (DAC A/B/C) */
5413 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
5414 # define TV_TRILEVEL_SYNC (1 << 21)
5415 /* Enables slow sync generation (945GM only) */
5416 # define TV_SLOW_SYNC (1 << 20)
5417 /* Selects 4x oversampling for 480i and 576p */
5418 # define TV_OVERSAMPLE_4X (0 << 18)
5419 /* Selects 2x oversampling for 720p and 1080i */
5420 # define TV_OVERSAMPLE_2X (1 << 18)
5421 /* Selects no oversampling for 1080p */
5422 # define TV_OVERSAMPLE_NONE (2 << 18)
5423 /* Selects 8x oversampling */
5424 # define TV_OVERSAMPLE_8X (3 << 18)
5425 # define TV_OVERSAMPLE_MASK (3 << 18)
5426 /* Selects progressive mode rather than interlaced */
5427 # define TV_PROGRESSIVE (1 << 17)
5428 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
5429 # define TV_PAL_BURST (1 << 16)
5430 /* Field for setting delay of Y compared to C */
5431 # define TV_YC_SKEW_MASK (7 << 12)
5432 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
5433 # define TV_ENC_SDP_FIX (1 << 11)
5434 /*
5435 * Enables a fix for the 915GM only.
5436 *
5437 * Not sure what it does.
5438 */
5439 # define TV_ENC_C0_FIX (1 << 10)
5440 /* Bits that must be preserved by software */
5441 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
5442 # define TV_FUSE_STATE_MASK (3 << 4)
5443 /* Read-only state that reports all features enabled */
5444 # define TV_FUSE_STATE_ENABLED (0 << 4)
5445 /* Read-only state that reports that Macrovision is disabled in hardware*/
5446 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
5447 /* Read-only state that reports that TV-out is disabled in hardware. */
5448 # define TV_FUSE_STATE_DISABLED (2 << 4)
5449 /* Normal operation */
5450 # define TV_TEST_MODE_NORMAL (0 << 0)
5451 /* Encoder test pattern 1 - combo pattern */
5452 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
5453 /* Encoder test pattern 2 - full screen vertical 75% color bars */
5454 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
5455 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
5456 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
5457 /* Encoder test pattern 4 - random noise */
5458 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
5459 /* Encoder test pattern 5 - linear color ramps */
5460 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
5461 /*
5462 * This test mode forces the DACs to 50% of full output.
5463 *
5464 * This is used for load detection in combination with TVDAC_SENSE_MASK
5465 */
5466 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5467 # define TV_TEST_MODE_MASK (7 << 0)
5468
5469 #define TV_DAC _MMIO(0x68004)
5470 # define TV_DAC_SAVE 0x00ffff00
5471 /*
5472 * Reports that DAC state change logic has reported change (RO).
5473 *
5474 * This gets cleared when TV_DAC_STATE_EN is cleared
5475 */
5476 # define TVDAC_STATE_CHG (1 << 31)
5477 # define TVDAC_SENSE_MASK (7 << 28)
5478 /* Reports that DAC A voltage is above the detect threshold */
5479 # define TVDAC_A_SENSE (1 << 30)
5480 /* Reports that DAC B voltage is above the detect threshold */
5481 # define TVDAC_B_SENSE (1 << 29)
5482 /* Reports that DAC C voltage is above the detect threshold */
5483 # define TVDAC_C_SENSE (1 << 28)
5484 /*
5485 * Enables DAC state detection logic, for load-based TV detection.
5486 *
5487 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5488 * to off, for load detection to work.
5489 */
5490 # define TVDAC_STATE_CHG_EN (1 << 27)
5491 /* Sets the DAC A sense value to high */
5492 # define TVDAC_A_SENSE_CTL (1 << 26)
5493 /* Sets the DAC B sense value to high */
5494 # define TVDAC_B_SENSE_CTL (1 << 25)
5495 /* Sets the DAC C sense value to high */
5496 # define TVDAC_C_SENSE_CTL (1 << 24)
5497 /* Overrides the ENC_ENABLE and DAC voltage levels */
5498 # define DAC_CTL_OVERRIDE (1 << 7)
5499 /* Sets the slew rate. Must be preserved in software */
5500 # define ENC_TVDAC_SLEW_FAST (1 << 6)
5501 # define DAC_A_1_3_V (0 << 4)
5502 # define DAC_A_1_1_V (1 << 4)
5503 # define DAC_A_0_7_V (2 << 4)
5504 # define DAC_A_MASK (3 << 4)
5505 # define DAC_B_1_3_V (0 << 2)
5506 # define DAC_B_1_1_V (1 << 2)
5507 # define DAC_B_0_7_V (2 << 2)
5508 # define DAC_B_MASK (3 << 2)
5509 # define DAC_C_1_3_V (0 << 0)
5510 # define DAC_C_1_1_V (1 << 0)
5511 # define DAC_C_0_7_V (2 << 0)
5512 # define DAC_C_MASK (3 << 0)
5513
5514 /*
5515 * CSC coefficients are stored in a floating point format with 9 bits of
5516 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5517 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5518 * -1 (0x3) being the only legal negative value.
5519 */
5520 #define TV_CSC_Y _MMIO(0x68010)
5521 # define TV_RY_MASK 0x07ff0000
5522 # define TV_RY_SHIFT 16
5523 # define TV_GY_MASK 0x00000fff
5524 # define TV_GY_SHIFT 0
5525
5526 #define TV_CSC_Y2 _MMIO(0x68014)
5527 # define TV_BY_MASK 0x07ff0000
5528 # define TV_BY_SHIFT 16
5529 /*
5530 * Y attenuation for component video.
5531 *
5532 * Stored in 1.9 fixed point.
5533 */
5534 # define TV_AY_MASK 0x000003ff
5535 # define TV_AY_SHIFT 0
5536
5537 #define TV_CSC_U _MMIO(0x68018)
5538 # define TV_RU_MASK 0x07ff0000
5539 # define TV_RU_SHIFT 16
5540 # define TV_GU_MASK 0x000007ff
5541 # define TV_GU_SHIFT 0
5542
5543 #define TV_CSC_U2 _MMIO(0x6801c)
5544 # define TV_BU_MASK 0x07ff0000
5545 # define TV_BU_SHIFT 16
5546 /*
5547 * U attenuation for component video.
5548 *
5549 * Stored in 1.9 fixed point.
5550 */
5551 # define TV_AU_MASK 0x000003ff
5552 # define TV_AU_SHIFT 0
5553
5554 #define TV_CSC_V _MMIO(0x68020)
5555 # define TV_RV_MASK 0x0fff0000
5556 # define TV_RV_SHIFT 16
5557 # define TV_GV_MASK 0x000007ff
5558 # define TV_GV_SHIFT 0
5559
5560 #define TV_CSC_V2 _MMIO(0x68024)
5561 # define TV_BV_MASK 0x07ff0000
5562 # define TV_BV_SHIFT 16
5563 /*
5564 * V attenuation for component video.
5565 *
5566 * Stored in 1.9 fixed point.
5567 */
5568 # define TV_AV_MASK 0x000007ff
5569 # define TV_AV_SHIFT 0
5570
5571 #define TV_CLR_KNOBS _MMIO(0x68028)
5572 /* 2s-complement brightness adjustment */
5573 # define TV_BRIGHTNESS_MASK 0xff000000
5574 # define TV_BRIGHTNESS_SHIFT 24
5575 /* Contrast adjustment, as a 2.6 unsigned floating point number */
5576 # define TV_CONTRAST_MASK 0x00ff0000
5577 # define TV_CONTRAST_SHIFT 16
5578 /* Saturation adjustment, as a 2.6 unsigned floating point number */
5579 # define TV_SATURATION_MASK 0x0000ff00
5580 # define TV_SATURATION_SHIFT 8
5581 /* Hue adjustment, as an integer phase angle in degrees */
5582 # define TV_HUE_MASK 0x000000ff
5583 # define TV_HUE_SHIFT 0
5584
5585 #define TV_CLR_LEVEL _MMIO(0x6802c)
5586 /* Controls the DAC level for black */
5587 # define TV_BLACK_LEVEL_MASK 0x01ff0000
5588 # define TV_BLACK_LEVEL_SHIFT 16
5589 /* Controls the DAC level for blanking */
5590 # define TV_BLANK_LEVEL_MASK 0x000001ff
5591 # define TV_BLANK_LEVEL_SHIFT 0
5592
5593 #define TV_H_CTL_1 _MMIO(0x68030)
5594 /* Number of pixels in the hsync. */
5595 # define TV_HSYNC_END_MASK 0x1fff0000
5596 # define TV_HSYNC_END_SHIFT 16
5597 /* Total number of pixels minus one in the line (display and blanking). */
5598 # define TV_HTOTAL_MASK 0x00001fff
5599 # define TV_HTOTAL_SHIFT 0
5600
5601 #define TV_H_CTL_2 _MMIO(0x68034)
5602 /* Enables the colorburst (needed for non-component color) */
5603 # define TV_BURST_ENA (1 << 31)
5604 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
5605 # define TV_HBURST_START_SHIFT 16
5606 # define TV_HBURST_START_MASK 0x1fff0000
5607 /* Length of the colorburst */
5608 # define TV_HBURST_LEN_SHIFT 0
5609 # define TV_HBURST_LEN_MASK 0x0001fff
5610
5611 #define TV_H_CTL_3 _MMIO(0x68038)
5612 /* End of hblank, measured in pixels minus one from start of hsync */
5613 # define TV_HBLANK_END_SHIFT 16
5614 # define TV_HBLANK_END_MASK 0x1fff0000
5615 /* Start of hblank, measured in pixels minus one from start of hsync */
5616 # define TV_HBLANK_START_SHIFT 0
5617 # define TV_HBLANK_START_MASK 0x0001fff
5618
5619 #define TV_V_CTL_1 _MMIO(0x6803c)
5620 /* XXX */
5621 # define TV_NBR_END_SHIFT 16
5622 # define TV_NBR_END_MASK 0x07ff0000
5623 /* XXX */
5624 # define TV_VI_END_F1_SHIFT 8
5625 # define TV_VI_END_F1_MASK 0x00003f00
5626 /* XXX */
5627 # define TV_VI_END_F2_SHIFT 0
5628 # define TV_VI_END_F2_MASK 0x0000003f
5629
5630 #define TV_V_CTL_2 _MMIO(0x68040)
5631 /* Length of vsync, in half lines */
5632 # define TV_VSYNC_LEN_MASK 0x07ff0000
5633 # define TV_VSYNC_LEN_SHIFT 16
5634 /* Offset of the start of vsync in field 1, measured in one less than the
5635 * number of half lines.
5636 */
5637 # define TV_VSYNC_START_F1_MASK 0x00007f00
5638 # define TV_VSYNC_START_F1_SHIFT 8
5639 /*
5640 * Offset of the start of vsync in field 2, measured in one less than the
5641 * number of half lines.
5642 */
5643 # define TV_VSYNC_START_F2_MASK 0x0000007f
5644 # define TV_VSYNC_START_F2_SHIFT 0
5645
5646 #define TV_V_CTL_3 _MMIO(0x68044)
5647 /* Enables generation of the equalization signal */
5648 # define TV_EQUAL_ENA (1 << 31)
5649 /* Length of vsync, in half lines */
5650 # define TV_VEQ_LEN_MASK 0x007f0000
5651 # define TV_VEQ_LEN_SHIFT 16
5652 /* Offset of the start of equalization in field 1, measured in one less than
5653 * the number of half lines.
5654 */
5655 # define TV_VEQ_START_F1_MASK 0x0007f00
5656 # define TV_VEQ_START_F1_SHIFT 8
5657 /*
5658 * Offset of the start of equalization in field 2, measured in one less than
5659 * the number of half lines.
5660 */
5661 # define TV_VEQ_START_F2_MASK 0x000007f
5662 # define TV_VEQ_START_F2_SHIFT 0
5663
5664 #define TV_V_CTL_4 _MMIO(0x68048)
5665 /*
5666 * Offset to start of vertical colorburst, measured in one less than the
5667 * number of lines from vertical start.
5668 */
5669 # define TV_VBURST_START_F1_MASK 0x003f0000
5670 # define TV_VBURST_START_F1_SHIFT 16
5671 /*
5672 * Offset to the end of vertical colorburst, measured in one less than the
5673 * number of lines from the start of NBR.
5674 */
5675 # define TV_VBURST_END_F1_MASK 0x000000ff
5676 # define TV_VBURST_END_F1_SHIFT 0
5677
5678 #define TV_V_CTL_5 _MMIO(0x6804c)
5679 /*
5680 * Offset to start of vertical colorburst, measured in one less than the
5681 * number of lines from vertical start.
5682 */
5683 # define TV_VBURST_START_F2_MASK 0x003f0000
5684 # define TV_VBURST_START_F2_SHIFT 16
5685 /*
5686 * Offset to the end of vertical colorburst, measured in one less than the
5687 * number of lines from the start of NBR.
5688 */
5689 # define TV_VBURST_END_F2_MASK 0x000000ff
5690 # define TV_VBURST_END_F2_SHIFT 0
5691
5692 #define TV_V_CTL_6 _MMIO(0x68050)
5693 /*
5694 * Offset to start of vertical colorburst, measured in one less than the
5695 * number of lines from vertical start.
5696 */
5697 # define TV_VBURST_START_F3_MASK 0x003f0000
5698 # define TV_VBURST_START_F3_SHIFT 16
5699 /*
5700 * Offset to the end of vertical colorburst, measured in one less than the
5701 * number of lines from the start of NBR.
5702 */
5703 # define TV_VBURST_END_F3_MASK 0x000000ff
5704 # define TV_VBURST_END_F3_SHIFT 0
5705
5706 #define TV_V_CTL_7 _MMIO(0x68054)
5707 /*
5708 * Offset to start of vertical colorburst, measured in one less than the
5709 * number of lines from vertical start.
5710 */
5711 # define TV_VBURST_START_F4_MASK 0x003f0000
5712 # define TV_VBURST_START_F4_SHIFT 16
5713 /*
5714 * Offset to the end of vertical colorburst, measured in one less than the
5715 * number of lines from the start of NBR.
5716 */
5717 # define TV_VBURST_END_F4_MASK 0x000000ff
5718 # define TV_VBURST_END_F4_SHIFT 0
5719
5720 #define TV_SC_CTL_1 _MMIO(0x68060)
5721 /* Turns on the first subcarrier phase generation DDA */
5722 # define TV_SC_DDA1_EN (1 << 31)
5723 /* Turns on the first subcarrier phase generation DDA */
5724 # define TV_SC_DDA2_EN (1 << 30)
5725 /* Turns on the first subcarrier phase generation DDA */
5726 # define TV_SC_DDA3_EN (1 << 29)
5727 /* Sets the subcarrier DDA to reset frequency every other field */
5728 # define TV_SC_RESET_EVERY_2 (0 << 24)
5729 /* Sets the subcarrier DDA to reset frequency every fourth field */
5730 # define TV_SC_RESET_EVERY_4 (1 << 24)
5731 /* Sets the subcarrier DDA to reset frequency every eighth field */
5732 # define TV_SC_RESET_EVERY_8 (2 << 24)
5733 /* Sets the subcarrier DDA to never reset the frequency */
5734 # define TV_SC_RESET_NEVER (3 << 24)
5735 /* Sets the peak amplitude of the colorburst.*/
5736 # define TV_BURST_LEVEL_MASK 0x00ff0000
5737 # define TV_BURST_LEVEL_SHIFT 16
5738 /* Sets the increment of the first subcarrier phase generation DDA */
5739 # define TV_SCDDA1_INC_MASK 0x00000fff
5740 # define TV_SCDDA1_INC_SHIFT 0
5741
5742 #define TV_SC_CTL_2 _MMIO(0x68064)
5743 /* Sets the rollover for the second subcarrier phase generation DDA */
5744 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
5745 # define TV_SCDDA2_SIZE_SHIFT 16
5746 /* Sets the increent of the second subcarrier phase generation DDA */
5747 # define TV_SCDDA2_INC_MASK 0x00007fff
5748 # define TV_SCDDA2_INC_SHIFT 0
5749
5750 #define TV_SC_CTL_3 _MMIO(0x68068)
5751 /* Sets the rollover for the third subcarrier phase generation DDA */
5752 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
5753 # define TV_SCDDA3_SIZE_SHIFT 16
5754 /* Sets the increent of the third subcarrier phase generation DDA */
5755 # define TV_SCDDA3_INC_MASK 0x00007fff
5756 # define TV_SCDDA3_INC_SHIFT 0
5757
5758 #define TV_WIN_POS _MMIO(0x68070)
5759 /* X coordinate of the display from the start of horizontal active */
5760 # define TV_XPOS_MASK 0x1fff0000
5761 # define TV_XPOS_SHIFT 16
5762 /* Y coordinate of the display from the start of vertical active (NBR) */
5763 # define TV_YPOS_MASK 0x00000fff
5764 # define TV_YPOS_SHIFT 0
5765
5766 #define TV_WIN_SIZE _MMIO(0x68074)
5767 /* Horizontal size of the display window, measured in pixels*/
5768 # define TV_XSIZE_MASK 0x1fff0000
5769 # define TV_XSIZE_SHIFT 16
5770 /*
5771 * Vertical size of the display window, measured in pixels.
5772 *
5773 * Must be even for interlaced modes.
5774 */
5775 # define TV_YSIZE_MASK 0x00000fff
5776 # define TV_YSIZE_SHIFT 0
5777
5778 #define TV_FILTER_CTL_1 _MMIO(0x68080)
5779 /*
5780 * Enables automatic scaling calculation.
5781 *
5782 * If set, the rest of the registers are ignored, and the calculated values can
5783 * be read back from the register.
5784 */
5785 # define TV_AUTO_SCALE (1 << 31)
5786 /*
5787 * Disables the vertical filter.
5788 *
5789 * This is required on modes more than 1024 pixels wide */
5790 # define TV_V_FILTER_BYPASS (1 << 29)
5791 /* Enables adaptive vertical filtering */
5792 # define TV_VADAPT (1 << 28)
5793 # define TV_VADAPT_MODE_MASK (3 << 26)
5794 /* Selects the least adaptive vertical filtering mode */
5795 # define TV_VADAPT_MODE_LEAST (0 << 26)
5796 /* Selects the moderately adaptive vertical filtering mode */
5797 # define TV_VADAPT_MODE_MODERATE (1 << 26)
5798 /* Selects the most adaptive vertical filtering mode */
5799 # define TV_VADAPT_MODE_MOST (3 << 26)
5800 /*
5801 * Sets the horizontal scaling factor.
5802 *
5803 * This should be the fractional part of the horizontal scaling factor divided
5804 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5805 *
5806 * (src width - 1) / ((oversample * dest width) - 1)
5807 */
5808 # define TV_HSCALE_FRAC_MASK 0x00003fff
5809 # define TV_HSCALE_FRAC_SHIFT 0
5810
5811 #define TV_FILTER_CTL_2 _MMIO(0x68084)
5812 /*
5813 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5814 *
5815 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5816 */
5817 # define TV_VSCALE_INT_MASK 0x00038000
5818 # define TV_VSCALE_INT_SHIFT 15
5819 /*
5820 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5821 *
5822 * \sa TV_VSCALE_INT_MASK
5823 */
5824 # define TV_VSCALE_FRAC_MASK 0x00007fff
5825 # define TV_VSCALE_FRAC_SHIFT 0
5826
5827 #define TV_FILTER_CTL_3 _MMIO(0x68088)
5828 /*
5829 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5830 *
5831 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5832 *
5833 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5834 */
5835 # define TV_VSCALE_IP_INT_MASK 0x00038000
5836 # define TV_VSCALE_IP_INT_SHIFT 15
5837 /*
5838 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5839 *
5840 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5841 *
5842 * \sa TV_VSCALE_IP_INT_MASK
5843 */
5844 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5845 # define TV_VSCALE_IP_FRAC_SHIFT 0
5846
5847 #define TV_CC_CONTROL _MMIO(0x68090)
5848 # define TV_CC_ENABLE (1 << 31)
5849 /*
5850 * Specifies which field to send the CC data in.
5851 *
5852 * CC data is usually sent in field 0.
5853 */
5854 # define TV_CC_FID_MASK (1 << 27)
5855 # define TV_CC_FID_SHIFT 27
5856 /* Sets the horizontal position of the CC data. Usually 135. */
5857 # define TV_CC_HOFF_MASK 0x03ff0000
5858 # define TV_CC_HOFF_SHIFT 16
5859 /* Sets the vertical position of the CC data. Usually 21 */
5860 # define TV_CC_LINE_MASK 0x0000003f
5861 # define TV_CC_LINE_SHIFT 0
5862
5863 #define TV_CC_DATA _MMIO(0x68094)
5864 # define TV_CC_RDY (1 << 31)
5865 /* Second word of CC data to be transmitted. */
5866 # define TV_CC_DATA_2_MASK 0x007f0000
5867 # define TV_CC_DATA_2_SHIFT 16
5868 /* First word of CC data to be transmitted. */
5869 # define TV_CC_DATA_1_MASK 0x0000007f
5870 # define TV_CC_DATA_1_SHIFT 0
5871
5872 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5873 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5874 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5875 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
5876
5877 /* Display Port */
5878 #define DP_A _MMIO(0x64000) /* eDP */
5879 #define DP_B _MMIO(0x64100)
5880 #define DP_C _MMIO(0x64200)
5881 #define DP_D _MMIO(0x64300)
5882
5883 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5884 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5885 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
5886
5887 #define DP_PORT_EN (1 << 31)
5888 #define DP_PIPE_SEL_SHIFT 30
5889 #define DP_PIPE_SEL_MASK (1 << 30)
5890 #define DP_PIPE_SEL(pipe) ((pipe) << 30)
5891 #define DP_PIPE_SEL_SHIFT_IVB 29
5892 #define DP_PIPE_SEL_MASK_IVB (3 << 29)
5893 #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5894 #define DP_PIPE_SEL_SHIFT_CHV 16
5895 #define DP_PIPE_SEL_MASK_CHV (3 << 16)
5896 #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
5897
5898 /* Link training mode - select a suitable mode for each stage */
5899 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
5900 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
5901 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5902 #define DP_LINK_TRAIN_OFF (3 << 28)
5903 #define DP_LINK_TRAIN_MASK (3 << 28)
5904 #define DP_LINK_TRAIN_SHIFT 28
5905
5906 /* CPT Link training mode */
5907 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5908 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5909 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5910 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5911 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5912 #define DP_LINK_TRAIN_SHIFT_CPT 8
5913
5914 /* Signal voltages. These are mostly controlled by the other end */
5915 #define DP_VOLTAGE_0_4 (0 << 25)
5916 #define DP_VOLTAGE_0_6 (1 << 25)
5917 #define DP_VOLTAGE_0_8 (2 << 25)
5918 #define DP_VOLTAGE_1_2 (3 << 25)
5919 #define DP_VOLTAGE_MASK (7 << 25)
5920 #define DP_VOLTAGE_SHIFT 25
5921
5922 /* Signal pre-emphasis levels, like voltages, the other end tells us what
5923 * they want
5924 */
5925 #define DP_PRE_EMPHASIS_0 (0 << 22)
5926 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
5927 #define DP_PRE_EMPHASIS_6 (2 << 22)
5928 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
5929 #define DP_PRE_EMPHASIS_MASK (7 << 22)
5930 #define DP_PRE_EMPHASIS_SHIFT 22
5931
5932 /* How many wires to use. I guess 3 was too hard */
5933 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
5934 #define DP_PORT_WIDTH_MASK (7 << 19)
5935 #define DP_PORT_WIDTH_SHIFT 19
5936
5937 /* Mystic DPCD version 1.1 special mode */
5938 #define DP_ENHANCED_FRAMING (1 << 18)
5939
5940 /* eDP */
5941 #define DP_PLL_FREQ_270MHZ (0 << 16)
5942 #define DP_PLL_FREQ_162MHZ (1 << 16)
5943 #define DP_PLL_FREQ_MASK (3 << 16)
5944
5945 /* locked once port is enabled */
5946 #define DP_PORT_REVERSAL (1 << 15)
5947
5948 /* eDP */
5949 #define DP_PLL_ENABLE (1 << 14)
5950
5951 /* sends the clock on lane 15 of the PEG for debug */
5952 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5953
5954 #define DP_SCRAMBLING_DISABLE (1 << 12)
5955 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
5956
5957 /* limit RGB values to avoid confusing TVs */
5958 #define DP_COLOR_RANGE_16_235 (1 << 8)
5959
5960 /* Turn on the audio link */
5961 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5962
5963 /* vs and hs sync polarity */
5964 #define DP_SYNC_VS_HIGH (1 << 4)
5965 #define DP_SYNC_HS_HIGH (1 << 3)
5966
5967 /* A fantasy */
5968 #define DP_DETECTED (1 << 2)
5969
5970 /* The aux channel provides a way to talk to the
5971 * signal sink for DDC etc. Max packet size supported
5972 * is 20 bytes in each direction, hence the 5 fixed
5973 * data registers
5974 */
5975 #define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5976 #define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5977
5978 #define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5979 #define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5980
5981 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5982 #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5983
5984 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5985 #define DP_AUX_CH_CTL_DONE (1 << 30)
5986 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5987 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5988 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5989 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5990 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5991 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
5992 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5993 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5994 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5995 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5996 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5997 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5998 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5999 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
6000 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
6001 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
6002 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
6003 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
6004 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
6005 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
6006 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
6007 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6008 #define DP_AUX_CH_CTL_TBT_IO (1 << 11)
6009 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
6010 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
6011 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
6012
6013 /*
6014 * Computing GMCH M and N values for the Display Port link
6015 *
6016 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
6017 *
6018 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
6019 *
6020 * The GMCH value is used internally
6021 *
6022 * bytes_per_pixel is the number of bytes coming out of the plane,
6023 * which is after the LUTs, so we want the bytes for our color format.
6024 * For our current usage, this is always 3, one byte for R, G and B.
6025 */
6026 #define _PIPEA_DATA_M_G4X 0x70050
6027 #define _PIPEB_DATA_M_G4X 0x71050
6028
6029 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
6030 #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
6031 #define TU_SIZE_SHIFT 25
6032 #define TU_SIZE_MASK (0x3f << 25)
6033
6034 #define DATA_LINK_M_N_MASK (0xffffff)
6035 #define DATA_LINK_N_MAX (0x800000)
6036
6037 #define _PIPEA_DATA_N_G4X 0x70054
6038 #define _PIPEB_DATA_N_G4X 0x71054
6039 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
6040
6041 /*
6042 * Computing Link M and N values for the Display Port link
6043 *
6044 * Link M / N = pixel_clock / ls_clk
6045 *
6046 * (the DP spec calls pixel_clock the 'strm_clk')
6047 *
6048 * The Link value is transmitted in the Main Stream
6049 * Attributes and VB-ID.
6050 */
6051
6052 #define _PIPEA_LINK_M_G4X 0x70060
6053 #define _PIPEB_LINK_M_G4X 0x71060
6054 #define PIPEA_DP_LINK_M_MASK (0xffffff)
6055
6056 #define _PIPEA_LINK_N_G4X 0x70064
6057 #define _PIPEB_LINK_N_G4X 0x71064
6058 #define PIPEA_DP_LINK_N_MASK (0xffffff)
6059
6060 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
6061 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
6062 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
6063 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
6064
6065 /* Display & cursor control */
6066
6067 /* Pipe A */
6068 #define _PIPEADSL 0x70000
6069 #define DSL_LINEMASK_GEN2 0x00000fff
6070 #define DSL_LINEMASK_GEN3 0x00001fff
6071 #define _PIPEACONF 0x70008
6072 #define PIPECONF_ENABLE (1 << 31)
6073 #define PIPECONF_DISABLE 0
6074 #define PIPECONF_DOUBLE_WIDE (1 << 30)
6075 #define I965_PIPECONF_ACTIVE (1 << 30)
6076 #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
6077 #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) /* pre-hsw */
6078 #define PIPECONF_FRAME_START_DELAY(x) ((x) << 27) /* pre-hsw: 0-3 */
6079 #define PIPECONF_SINGLE_WIDE 0
6080 #define PIPECONF_PIPE_UNLOCKED 0
6081 #define PIPECONF_PIPE_LOCKED (1 << 25)
6082 #define PIPECONF_FORCE_BORDER (1 << 25)
6083 #define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
6084 #define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
6085 #define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
6086 #define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
6087 #define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
6088 #define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
6089 #define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
6090 #define PIPECONF_GAMMA_MODE_SHIFT 24
6091 #define PIPECONF_INTERLACE_MASK (7 << 21)
6092 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
6093 /* Note that pre-gen3 does not support interlaced display directly. Panel
6094 * fitting must be disabled on pre-ilk for interlaced. */
6095 #define PIPECONF_PROGRESSIVE (0 << 21)
6096 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
6097 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
6098 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
6099 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
6100 /* Ironlake and later have a complete new set of values for interlaced. PFIT
6101 * means panel fitter required, PF means progressive fetch, DBL means power
6102 * saving pixel doubling. */
6103 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
6104 #define PIPECONF_INTERLACED_ILK (3 << 21)
6105 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
6106 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
6107 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
6108 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
6109 #define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6110 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
6111 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
6112 #define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
6113 #define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
6114 #define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
6115 #define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
6116 #define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
6117 #define PIPECONF_BPC_MASK (0x7 << 5)
6118 #define PIPECONF_8BPC (0 << 5)
6119 #define PIPECONF_10BPC (1 << 5)
6120 #define PIPECONF_6BPC (2 << 5)
6121 #define PIPECONF_12BPC (3 << 5)
6122 #define PIPECONF_DITHER_EN (1 << 4)
6123 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
6124 #define PIPECONF_DITHER_TYPE_SP (0 << 2)
6125 #define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
6126 #define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
6127 #define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
6128 #define _PIPEASTAT 0x70024
6129 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
6130 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
6131 #define PIPE_CRC_ERROR_ENABLE (1UL << 29)
6132 #define PIPE_CRC_DONE_ENABLE (1UL << 28)
6133 #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
6134 #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
6135 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
6136 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
6137 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
6138 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
6139 #define PIPE_DPST_EVENT_ENABLE (1UL << 23)
6140 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
6141 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
6142 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
6143 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
6144 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
6145 #define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
6146 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
6147 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
6148 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
6149 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
6150 #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
6151 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
6152 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
6153 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
6154 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
6155 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
6156 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
6157 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
6158 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
6159 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
6160 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
6161 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
6162 #define PIPE_DPST_EVENT_STATUS (1UL << 7)
6163 #define PIPE_A_PSR_STATUS_VLV (1UL << 6)
6164 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
6165 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
6166 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
6167 #define PIPE_B_PSR_STATUS_VLV (1UL << 3)
6168 #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
6169 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
6170 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
6171 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
6172 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
6173 #define PIPE_HBLANK_INT_STATUS (1UL << 0)
6174 #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
6175
6176 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
6177 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
6178
6179 #define PIPE_A_OFFSET 0x70000
6180 #define PIPE_B_OFFSET 0x71000
6181 #define PIPE_C_OFFSET 0x72000
6182 #define PIPE_D_OFFSET 0x73000
6183 #define CHV_PIPE_C_OFFSET 0x74000
6184 /*
6185 * There's actually no pipe EDP. Some pipe registers have
6186 * simply shifted from the pipe to the transcoder, while
6187 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
6188 * to access such registers in transcoder EDP.
6189 */
6190 #define PIPE_EDP_OFFSET 0x7f000
6191
6192 /* ICL DSI 0 and 1 */
6193 #define PIPE_DSI0_OFFSET 0x7b000
6194 #define PIPE_DSI1_OFFSET 0x7b800
6195
6196 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
6197 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
6198 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
6199 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
6200 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
6201
6202 #define _PIPEAGCMAX 0x70010
6203 #define _PIPEBGCMAX 0x71010
6204 #define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
6205
6206 #define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
6207 #define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
6208 #define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
6209
6210 #define _PIPE_MISC_A 0x70030
6211 #define _PIPE_MISC_B 0x71030
6212 #define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
6213 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
6214 #define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
6215 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
6216 #define PIPEMISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
6217 /*
6218 * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with
6219 * valid values of: 6, 8, 10 BPC.
6220 * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of:
6221 * 6, 8, 10, 12 BPC.
6222 */
6223 #define PIPEMISC_BPC_MASK (7 << 5)
6224 #define PIPEMISC_8_BPC (0 << 5)
6225 #define PIPEMISC_10_BPC (1 << 5)
6226 #define PIPEMISC_6_BPC (2 << 5)
6227 #define PIPEMISC_12_BPC_ADLP (4 << 5) /* adlp+ */
6228 #define PIPEMISC_DITHER_ENABLE (1 << 4)
6229 #define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
6230 #define PIPEMISC_DITHER_TYPE_SP (0 << 2)
6231 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
6232
6233 #define _PIPE_MISC2_A 0x7002C
6234 #define _PIPE_MISC2_B 0x7102C
6235 #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN (0x50 << 24)
6236 #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS (0x14 << 24)
6237 #define PIPE_MISC2_UNDERRUN_BUBBLE_COUNTER_MASK (0xff << 24)
6238 #define PIPE_MISC2(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC2_A)
6239
6240 /* Skylake+ pipe bottom (background) color */
6241 #define _SKL_BOTTOM_COLOR_A 0x70034
6242 #define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
6243 #define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
6244 #define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
6245
6246 #define _ICL_PIPE_A_STATUS 0x70058
6247 #define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
6248 #define PIPE_STATUS_UNDERRUN REG_BIT(31)
6249 #define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
6250 #define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
6251 #define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
6252
6253 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
6254 #define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
6255 #define PIPEB_HLINE_INT_EN (1 << 28)
6256 #define PIPEB_VBLANK_INT_EN (1 << 27)
6257 #define SPRITED_FLIP_DONE_INT_EN (1 << 26)
6258 #define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
6259 #define PLANEB_FLIP_DONE_INT_EN (1 << 24)
6260 #define PIPE_PSR_INT_EN (1 << 22)
6261 #define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
6262 #define PIPEA_HLINE_INT_EN (1 << 20)
6263 #define PIPEA_VBLANK_INT_EN (1 << 19)
6264 #define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
6265 #define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
6266 #define PLANEA_FLIPDONE_INT_EN (1 << 16)
6267 #define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
6268 #define PIPEC_HLINE_INT_EN (1 << 12)
6269 #define PIPEC_VBLANK_INT_EN (1 << 11)
6270 #define SPRITEF_FLIPDONE_INT_EN (1 << 10)
6271 #define SPRITEE_FLIPDONE_INT_EN (1 << 9)
6272 #define PLANEC_FLIPDONE_INT_EN (1 << 8)
6273
6274 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
6275 #define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
6276 #define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
6277 #define PLANEC_INVALID_GTT_INT_EN (1 << 25)
6278 #define CURSORC_INVALID_GTT_INT_EN (1 << 24)
6279 #define CURSORB_INVALID_GTT_INT_EN (1 << 23)
6280 #define CURSORA_INVALID_GTT_INT_EN (1 << 22)
6281 #define SPRITED_INVALID_GTT_INT_EN (1 << 21)
6282 #define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
6283 #define PLANEB_INVALID_GTT_INT_EN (1 << 19)
6284 #define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
6285 #define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
6286 #define PLANEA_INVALID_GTT_INT_EN (1 << 16)
6287 #define DPINVGTT_EN_MASK 0xff0000
6288 #define DPINVGTT_EN_MASK_CHV 0xfff0000
6289 #define SPRITEF_INVALID_GTT_STATUS (1 << 11)
6290 #define SPRITEE_INVALID_GTT_STATUS (1 << 10)
6291 #define PLANEC_INVALID_GTT_STATUS (1 << 9)
6292 #define CURSORC_INVALID_GTT_STATUS (1 << 8)
6293 #define CURSORB_INVALID_GTT_STATUS (1 << 7)
6294 #define CURSORA_INVALID_GTT_STATUS (1 << 6)
6295 #define SPRITED_INVALID_GTT_STATUS (1 << 5)
6296 #define SPRITEC_INVALID_GTT_STATUS (1 << 4)
6297 #define PLANEB_INVALID_GTT_STATUS (1 << 3)
6298 #define SPRITEB_INVALID_GTT_STATUS (1 << 2)
6299 #define SPRITEA_INVALID_GTT_STATUS (1 << 1)
6300 #define PLANEA_INVALID_GTT_STATUS (1 << 0)
6301 #define DPINVGTT_STATUS_MASK 0xff
6302 #define DPINVGTT_STATUS_MASK_CHV 0xfff
6303
6304 #define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
6305 #define DSPARB_CSTART_MASK (0x7f << 7)
6306 #define DSPARB_CSTART_SHIFT 7
6307 #define DSPARB_BSTART_MASK (0x7f)
6308 #define DSPARB_BSTART_SHIFT 0
6309 #define DSPARB_BEND_SHIFT 9 /* on 855 */
6310 #define DSPARB_AEND_SHIFT 0
6311 #define DSPARB_SPRITEA_SHIFT_VLV 0
6312 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
6313 #define DSPARB_SPRITEB_SHIFT_VLV 8
6314 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
6315 #define DSPARB_SPRITEC_SHIFT_VLV 16
6316 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
6317 #define DSPARB_SPRITED_SHIFT_VLV 24
6318 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
6319 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
6320 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
6321 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
6322 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
6323 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
6324 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
6325 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
6326 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
6327 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
6328 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
6329 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
6330 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
6331 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
6332 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
6333 #define DSPARB_SPRITEE_SHIFT_VLV 0
6334 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
6335 #define DSPARB_SPRITEF_SHIFT_VLV 8
6336 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
6337
6338 /* pnv/gen4/g4x/vlv/chv */
6339 #define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
6340 #define DSPFW_SR_SHIFT 23
6341 #define DSPFW_SR_MASK (0x1ff << 23)
6342 #define DSPFW_CURSORB_SHIFT 16
6343 #define DSPFW_CURSORB_MASK (0x3f << 16)
6344 #define DSPFW_PLANEB_SHIFT 8
6345 #define DSPFW_PLANEB_MASK (0x7f << 8)
6346 #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
6347 #define DSPFW_PLANEA_SHIFT 0
6348 #define DSPFW_PLANEA_MASK (0x7f << 0)
6349 #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
6350 #define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
6351 #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
6352 #define DSPFW_FBC_SR_SHIFT 28
6353 #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
6354 #define DSPFW_FBC_HPLL_SR_SHIFT 24
6355 #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
6356 #define DSPFW_SPRITEB_SHIFT (16)
6357 #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
6358 #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
6359 #define DSPFW_CURSORA_SHIFT 8
6360 #define DSPFW_CURSORA_MASK (0x3f << 8)
6361 #define DSPFW_PLANEC_OLD_SHIFT 0
6362 #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
6363 #define DSPFW_SPRITEA_SHIFT 0
6364 #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
6365 #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
6366 #define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
6367 #define DSPFW_HPLL_SR_EN (1 << 31)
6368 #define PINEVIEW_SELF_REFRESH_EN (1 << 30)
6369 #define DSPFW_CURSOR_SR_SHIFT 24
6370 #define DSPFW_CURSOR_SR_MASK (0x3f << 24)
6371 #define DSPFW_HPLL_CURSOR_SHIFT 16
6372 #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
6373 #define DSPFW_HPLL_SR_SHIFT 0
6374 #define DSPFW_HPLL_SR_MASK (0x1ff << 0)
6375
6376 /* vlv/chv */
6377 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
6378 #define DSPFW_SPRITEB_WM1_SHIFT 16
6379 #define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
6380 #define DSPFW_CURSORA_WM1_SHIFT 8
6381 #define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
6382 #define DSPFW_SPRITEA_WM1_SHIFT 0
6383 #define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
6384 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
6385 #define DSPFW_PLANEB_WM1_SHIFT 24
6386 #define DSPFW_PLANEB_WM1_MASK (0xff << 24)
6387 #define DSPFW_PLANEA_WM1_SHIFT 16
6388 #define DSPFW_PLANEA_WM1_MASK (0xff << 16)
6389 #define DSPFW_CURSORB_WM1_SHIFT 8
6390 #define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
6391 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
6392 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
6393 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
6394 #define DSPFW_SR_WM1_SHIFT 0
6395 #define DSPFW_SR_WM1_MASK (0x1ff << 0)
6396 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
6397 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
6398 #define DSPFW_SPRITED_WM1_SHIFT 24
6399 #define DSPFW_SPRITED_WM1_MASK (0xff << 24)
6400 #define DSPFW_SPRITED_SHIFT 16
6401 #define DSPFW_SPRITED_MASK_VLV (0xff << 16)
6402 #define DSPFW_SPRITEC_WM1_SHIFT 8
6403 #define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
6404 #define DSPFW_SPRITEC_SHIFT 0
6405 #define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
6406 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
6407 #define DSPFW_SPRITEF_WM1_SHIFT 24
6408 #define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
6409 #define DSPFW_SPRITEF_SHIFT 16
6410 #define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
6411 #define DSPFW_SPRITEE_WM1_SHIFT 8
6412 #define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
6413 #define DSPFW_SPRITEE_SHIFT 0
6414 #define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
6415 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
6416 #define DSPFW_PLANEC_WM1_SHIFT 24
6417 #define DSPFW_PLANEC_WM1_MASK (0xff << 24)
6418 #define DSPFW_PLANEC_SHIFT 16
6419 #define DSPFW_PLANEC_MASK_VLV (0xff << 16)
6420 #define DSPFW_CURSORC_WM1_SHIFT 8
6421 #define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
6422 #define DSPFW_CURSORC_SHIFT 0
6423 #define DSPFW_CURSORC_MASK (0x3f << 0)
6424
6425 /* vlv/chv high order bits */
6426 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
6427 #define DSPFW_SR_HI_SHIFT 24
6428 #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6429 #define DSPFW_SPRITEF_HI_SHIFT 23
6430 #define DSPFW_SPRITEF_HI_MASK (1 << 23)
6431 #define DSPFW_SPRITEE_HI_SHIFT 22
6432 #define DSPFW_SPRITEE_HI_MASK (1 << 22)
6433 #define DSPFW_PLANEC_HI_SHIFT 21
6434 #define DSPFW_PLANEC_HI_MASK (1 << 21)
6435 #define DSPFW_SPRITED_HI_SHIFT 20
6436 #define DSPFW_SPRITED_HI_MASK (1 << 20)
6437 #define DSPFW_SPRITEC_HI_SHIFT 16
6438 #define DSPFW_SPRITEC_HI_MASK (1 << 16)
6439 #define DSPFW_PLANEB_HI_SHIFT 12
6440 #define DSPFW_PLANEB_HI_MASK (1 << 12)
6441 #define DSPFW_SPRITEB_HI_SHIFT 8
6442 #define DSPFW_SPRITEB_HI_MASK (1 << 8)
6443 #define DSPFW_SPRITEA_HI_SHIFT 4
6444 #define DSPFW_SPRITEA_HI_MASK (1 << 4)
6445 #define DSPFW_PLANEA_HI_SHIFT 0
6446 #define DSPFW_PLANEA_HI_MASK (1 << 0)
6447 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
6448 #define DSPFW_SR_WM1_HI_SHIFT 24
6449 #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6450 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
6451 #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
6452 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
6453 #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
6454 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
6455 #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
6456 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
6457 #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
6458 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
6459 #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
6460 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
6461 #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
6462 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
6463 #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
6464 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
6465 #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
6466 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
6467 #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
6468
6469 /* drain latency register values*/
6470 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
6471 #define DDL_CURSOR_SHIFT 24
6472 #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
6473 #define DDL_PLANE_SHIFT 0
6474 #define DDL_PRECISION_HIGH (1 << 7)
6475 #define DDL_PRECISION_LOW (0 << 7)
6476 #define DRAIN_LATENCY_MASK 0x7f
6477
6478 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
6479 #define CBR_PND_DEADLINE_DISABLE (1 << 31)
6480 #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
6481
6482 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
6483 #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
6484
6485 /* FIFO watermark sizes etc */
6486 #define G4X_FIFO_LINE_SIZE 64
6487 #define I915_FIFO_LINE_SIZE 64
6488 #define I830_FIFO_LINE_SIZE 32
6489
6490 #define VALLEYVIEW_FIFO_SIZE 255
6491 #define G4X_FIFO_SIZE 127
6492 #define I965_FIFO_SIZE 512
6493 #define I945_FIFO_SIZE 127
6494 #define I915_FIFO_SIZE 95
6495 #define I855GM_FIFO_SIZE 127 /* In cachelines */
6496 #define I830_FIFO_SIZE 95
6497
6498 #define VALLEYVIEW_MAX_WM 0xff
6499 #define G4X_MAX_WM 0x3f
6500 #define I915_MAX_WM 0x3f
6501
6502 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6503 #define PINEVIEW_FIFO_LINE_SIZE 64
6504 #define PINEVIEW_MAX_WM 0x1ff
6505 #define PINEVIEW_DFT_WM 0x3f
6506 #define PINEVIEW_DFT_HPLLOFF_WM 0
6507 #define PINEVIEW_GUARD_WM 10
6508 #define PINEVIEW_CURSOR_FIFO 64
6509 #define PINEVIEW_CURSOR_MAX_WM 0x3f
6510 #define PINEVIEW_CURSOR_DFT_WM 0
6511 #define PINEVIEW_CURSOR_GUARD_WM 5
6512
6513 #define VALLEYVIEW_CURSOR_MAX_WM 64
6514 #define I965_CURSOR_FIFO 64
6515 #define I965_CURSOR_MAX_WM 32
6516 #define I965_CURSOR_DFT_WM 8
6517
6518 /* Watermark register definitions for SKL */
6519 #define _CUR_WM_A_0 0x70140
6520 #define _CUR_WM_B_0 0x71140
6521 #define _CUR_WM_SAGV_A 0x70158
6522 #define _CUR_WM_SAGV_B 0x71158
6523 #define _CUR_WM_SAGV_TRANS_A 0x7015C
6524 #define _CUR_WM_SAGV_TRANS_B 0x7115C
6525 #define _CUR_WM_TRANS_A 0x70168
6526 #define _CUR_WM_TRANS_B 0x71168
6527 #define _PLANE_WM_1_A_0 0x70240
6528 #define _PLANE_WM_1_B_0 0x71240
6529 #define _PLANE_WM_2_A_0 0x70340
6530 #define _PLANE_WM_2_B_0 0x71340
6531 #define _PLANE_WM_SAGV_1_A 0x70258
6532 #define _PLANE_WM_SAGV_1_B 0x71258
6533 #define _PLANE_WM_SAGV_2_A 0x70358
6534 #define _PLANE_WM_SAGV_2_B 0x71358
6535 #define _PLANE_WM_SAGV_TRANS_1_A 0x7025C
6536 #define _PLANE_WM_SAGV_TRANS_1_B 0x7125C
6537 #define _PLANE_WM_SAGV_TRANS_2_A 0x7035C
6538 #define _PLANE_WM_SAGV_TRANS_2_B 0x7135C
6539 #define _PLANE_WM_TRANS_1_A 0x70268
6540 #define _PLANE_WM_TRANS_1_B 0x71268
6541 #define _PLANE_WM_TRANS_2_A 0x70368
6542 #define _PLANE_WM_TRANS_2_B 0x71368
6543 #define PLANE_WM_EN (1 << 31)
6544 #define PLANE_WM_IGNORE_LINES (1 << 30)
6545 #define PLANE_WM_LINES_MASK REG_GENMASK(26, 14)
6546 #define PLANE_WM_BLOCKS_MASK REG_GENMASK(11, 0)
6547
6548 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
6549 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6550 #define CUR_WM_SAGV(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_A, _CUR_WM_SAGV_B)
6551 #define CUR_WM_SAGV_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_TRANS_A, _CUR_WM_SAGV_TRANS_B)
6552 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A, _CUR_WM_TRANS_B)
6553 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6554 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
6555 #define _PLANE_WM_BASE(pipe, plane) \
6556 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6557 #define PLANE_WM(pipe, plane, level) \
6558 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
6559 #define _PLANE_WM_SAGV_1(pipe) \
6560 _PIPE(pipe, _PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B)
6561 #define _PLANE_WM_SAGV_2(pipe) \
6562 _PIPE(pipe, _PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B)
6563 #define PLANE_WM_SAGV(pipe, plane) \
6564 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_1(pipe), _PLANE_WM_SAGV_2(pipe)))
6565 #define _PLANE_WM_SAGV_TRANS_1(pipe) \
6566 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B)
6567 #define _PLANE_WM_SAGV_TRANS_2(pipe) \
6568 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B)
6569 #define PLANE_WM_SAGV_TRANS(pipe, plane) \
6570 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_TRANS_1(pipe), _PLANE_WM_SAGV_TRANS_2(pipe)))
6571 #define _PLANE_WM_TRANS_1(pipe) \
6572 _PIPE(pipe, _PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B)
6573 #define _PLANE_WM_TRANS_2(pipe) \
6574 _PIPE(pipe, _PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B)
6575 #define PLANE_WM_TRANS(pipe, plane) \
6576 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
6577
6578 /* define the Watermark register on Ironlake */
6579 #define _WM0_PIPEA_ILK 0x45100
6580 #define _WM0_PIPEB_ILK 0x45104
6581 #define _WM0_PIPEC_IVB 0x45200
6582 #define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
6583 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
6584 #define WM0_PIPE_PLANE_MASK (0xffff << 16)
6585 #define WM0_PIPE_PLANE_SHIFT 16
6586 #define WM0_PIPE_SPRITE_MASK (0xff << 8)
6587 #define WM0_PIPE_SPRITE_SHIFT 8
6588 #define WM0_PIPE_CURSOR_MASK (0xff)
6589 #define WM1_LP_ILK _MMIO(0x45108)
6590 #define WM1_LP_SR_EN (1 << 31)
6591 #define WM1_LP_LATENCY_SHIFT 24
6592 #define WM1_LP_LATENCY_MASK (0x7f << 24)
6593 #define WM1_LP_FBC_MASK (0xf << 20)
6594 #define WM1_LP_FBC_SHIFT 20
6595 #define WM1_LP_FBC_SHIFT_BDW 19
6596 #define WM1_LP_SR_MASK (0x7ff << 8)
6597 #define WM1_LP_SR_SHIFT 8
6598 #define WM1_LP_CURSOR_MASK (0xff)
6599 #define WM2_LP_ILK _MMIO(0x4510c)
6600 #define WM2_LP_EN (1 << 31)
6601 #define WM3_LP_ILK _MMIO(0x45110)
6602 #define WM3_LP_EN (1 << 31)
6603 #define WM1S_LP_ILK _MMIO(0x45120)
6604 #define WM2S_LP_IVB _MMIO(0x45124)
6605 #define WM3S_LP_IVB _MMIO(0x45128)
6606 #define WM1S_LP_EN (1 << 31)
6607
6608 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6609 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6610 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6611
6612 /* Memory latency timer register */
6613 #define MLTR_ILK _MMIO(0x11222)
6614 #define MLTR_WM1_SHIFT 0
6615 #define MLTR_WM2_SHIFT 8
6616 /* the unit of memory self-refresh latency time is 0.5us */
6617 #define ILK_SRLT_MASK 0x3f
6618
6619
6620 /* the address where we get all kinds of latency value */
6621 #define SSKPD _MMIO(0x5d10)
6622 #define SSKPD_WM_MASK 0x3f
6623 #define SSKPD_WM0_SHIFT 0
6624 #define SSKPD_WM1_SHIFT 8
6625 #define SSKPD_WM2_SHIFT 16
6626 #define SSKPD_WM3_SHIFT 24
6627
6628 /*
6629 * The two pipe frame counter registers are not synchronized, so
6630 * reading a stable value is somewhat tricky. The following code
6631 * should work:
6632 *
6633 * do {
6634 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6635 * PIPE_FRAME_HIGH_SHIFT;
6636 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6637 * PIPE_FRAME_LOW_SHIFT);
6638 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6639 * PIPE_FRAME_HIGH_SHIFT);
6640 * } while (high1 != high2);
6641 * frame = (high1 << 8) | low1;
6642 */
6643 #define _PIPEAFRAMEHIGH 0x70040
6644 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
6645 #define PIPE_FRAME_HIGH_SHIFT 0
6646 #define _PIPEAFRAMEPIXEL 0x70044
6647 #define PIPE_FRAME_LOW_MASK 0xff000000
6648 #define PIPE_FRAME_LOW_SHIFT 24
6649 #define PIPE_PIXEL_MASK 0x00ffffff
6650 #define PIPE_PIXEL_SHIFT 0
6651 /* GM45+ just has to be different */
6652 #define _PIPEA_FRMCOUNT_G4X 0x70040
6653 #define _PIPEA_FLIPCOUNT_G4X 0x70044
6654 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6655 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
6656
6657 /* Cursor A & B regs */
6658 #define _CURACNTR 0x70080
6659 /* Old style CUR*CNTR flags (desktop 8xx) */
6660 #define CURSOR_ENABLE 0x80000000
6661 #define CURSOR_GAMMA_ENABLE 0x40000000
6662 #define CURSOR_STRIDE_SHIFT 28
6663 #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
6664 #define CURSOR_FORMAT_SHIFT 24
6665 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6666 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6667 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6668 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6669 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6670 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6671 /* New style CUR*CNTR flags */
6672 #define MCURSOR_MODE 0x27
6673 #define MCURSOR_MODE_DISABLE 0x00
6674 #define MCURSOR_MODE_128_32B_AX 0x02
6675 #define MCURSOR_MODE_256_32B_AX 0x03
6676 #define MCURSOR_MODE_64_32B_AX 0x07
6677 #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6678 #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6679 #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
6680 #define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
6681 #define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
6682 #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6683 #define MCURSOR_PIPE_SELECT_SHIFT 28
6684 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
6685 #define MCURSOR_GAMMA_ENABLE (1 << 26)
6686 #define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6687 #define MCURSOR_ROTATE_180 (1 << 15)
6688 #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
6689 #define _CURABASE 0x70084
6690 #define _CURAPOS 0x70088
6691 #define CURSOR_POS_MASK 0x007FF
6692 #define CURSOR_POS_SIGN 0x8000
6693 #define CURSOR_X_SHIFT 0
6694 #define CURSOR_Y_SHIFT 16
6695 #define CURSIZE _MMIO(0x700a0) /* 845/865 */
6696 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6697 #define CUR_FBC_CTL_EN (1 << 31)
6698 #define _CURASURFLIVE 0x700ac /* g4x+ */
6699 #define _CURBCNTR 0x700c0
6700 #define _CURBBASE 0x700c4
6701 #define _CURBPOS 0x700c8
6702
6703 #define _CURBCNTR_IVB 0x71080
6704 #define _CURBBASE_IVB 0x71084
6705 #define _CURBPOS_IVB 0x71088
6706
6707 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6708 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6709 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
6710 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
6711 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
6712
6713 #define CURSOR_A_OFFSET 0x70080
6714 #define CURSOR_B_OFFSET 0x700c0
6715 #define CHV_CURSOR_C_OFFSET 0x700e0
6716 #define IVB_CURSOR_B_OFFSET 0x71080
6717 #define IVB_CURSOR_C_OFFSET 0x72080
6718 #define TGL_CURSOR_D_OFFSET 0x73080
6719
6720 /* Display A control */
6721 #define _DSPAADDR_VLV 0x7017C /* vlv/chv */
6722 #define _DSPACNTR 0x70180
6723 #define DISPLAY_PLANE_ENABLE (1 << 31)
6724 #define DISPLAY_PLANE_DISABLE 0
6725 #define DISPPLANE_GAMMA_ENABLE (1 << 30)
6726 #define DISPPLANE_GAMMA_DISABLE 0
6727 #define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6728 #define DISPPLANE_YUV422 (0x0 << 26)
6729 #define DISPPLANE_8BPP (0x2 << 26)
6730 #define DISPPLANE_BGRA555 (0x3 << 26)
6731 #define DISPPLANE_BGRX555 (0x4 << 26)
6732 #define DISPPLANE_BGRX565 (0x5 << 26)
6733 #define DISPPLANE_BGRX888 (0x6 << 26)
6734 #define DISPPLANE_BGRA888 (0x7 << 26)
6735 #define DISPPLANE_RGBX101010 (0x8 << 26)
6736 #define DISPPLANE_RGBA101010 (0x9 << 26)
6737 #define DISPPLANE_BGRX101010 (0xa << 26)
6738 #define DISPPLANE_BGRA101010 (0xb << 26)
6739 #define DISPPLANE_RGBX161616 (0xc << 26)
6740 #define DISPPLANE_RGBX888 (0xe << 26)
6741 #define DISPPLANE_RGBA888 (0xf << 26)
6742 #define DISPPLANE_STEREO_ENABLE (1 << 25)
6743 #define DISPPLANE_STEREO_DISABLE 0
6744 #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6745 #define DISPPLANE_SEL_PIPE_SHIFT 24
6746 #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6747 #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6748 #define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
6749 #define DISPPLANE_SRC_KEY_DISABLE 0
6750 #define DISPPLANE_LINE_DOUBLE (1 << 20)
6751 #define DISPPLANE_NO_LINE_DOUBLE 0
6752 #define DISPPLANE_STEREO_POLARITY_FIRST 0
6753 #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6754 #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6755 #define DISPPLANE_ROTATE_180 (1 << 15)
6756 #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6757 #define DISPPLANE_TILED (1 << 10)
6758 #define DISPPLANE_ASYNC_FLIP (1 << 9) /* g4x+ */
6759 #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
6760 #define _DSPAADDR 0x70184
6761 #define _DSPASTRIDE 0x70188
6762 #define _DSPAPOS 0x7018C /* reserved */
6763 #define _DSPASIZE 0x70190
6764 #define _DSPASURF 0x7019C /* 965+ only */
6765 #define _DSPATILEOFF 0x701A4 /* 965+ only */
6766 #define _DSPAOFFSET 0x701A4 /* HSW */
6767 #define _DSPASURFLIVE 0x701AC
6768 #define _DSPAGAMC 0x701E0
6769
6770 #define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
6771 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6772 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6773 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6774 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6775 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6776 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6777 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6778 #define DSPLINOFF(plane) DSPADDR(plane)
6779 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6780 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
6781 #define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
6782
6783 /* CHV pipe B blender and primary plane */
6784 #define _CHV_BLEND_A 0x60a00
6785 #define CHV_BLEND_LEGACY (0 << 30)
6786 #define CHV_BLEND_ANDROID (1 << 30)
6787 #define CHV_BLEND_MPO (2 << 30)
6788 #define CHV_BLEND_MASK (3 << 30)
6789 #define _CHV_CANVAS_A 0x60a04
6790 #define _PRIMPOS_A 0x60a08
6791 #define _PRIMSIZE_A 0x60a0c
6792 #define _PRIMCNSTALPHA_A 0x60a10
6793 #define PRIM_CONST_ALPHA_ENABLE (1 << 31)
6794
6795 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6796 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6797 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6798 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6799 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
6800
6801 /* Display/Sprite base address macros */
6802 #define DISP_BASEADDR_MASK (0xfffff000)
6803 #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6804 #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
6805
6806 /*
6807 * VBIOS flags
6808 * gen2:
6809 * [00:06] alm,mgm
6810 * [10:16] all
6811 * [30:32] alm,mgm
6812 * gen3+:
6813 * [00:0f] all
6814 * [10:1f] all
6815 * [30:32] all
6816 */
6817 #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6818 #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6819 #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
6820 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
6821
6822 /* Pipe B */
6823 #define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6824 #define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6825 #define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
6826 #define _PIPEBFRAMEHIGH 0x71040
6827 #define _PIPEBFRAMEPIXEL 0x71044
6828 #define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6829 #define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
6830
6831
6832 /* Display B control */
6833 #define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
6834 #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
6835 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
6836 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6837 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
6838 #define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6839 #define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6840 #define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6841 #define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6842 #define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6843 #define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6844 #define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6845 #define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
6846
6847 /* ICL DSI 0 and 1 */
6848 #define _PIPEDSI0CONF 0x7b008
6849 #define _PIPEDSI1CONF 0x7b808
6850
6851 /* Sprite A control */
6852 #define _DVSACNTR 0x72180
6853 #define DVS_ENABLE (1 << 31)
6854 #define DVS_GAMMA_ENABLE (1 << 30)
6855 #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6856 #define DVS_PIXFORMAT_MASK (3 << 25)
6857 #define DVS_FORMAT_YUV422 (0 << 25)
6858 #define DVS_FORMAT_RGBX101010 (1 << 25)
6859 #define DVS_FORMAT_RGBX888 (2 << 25)
6860 #define DVS_FORMAT_RGBX161616 (3 << 25)
6861 #define DVS_PIPE_CSC_ENABLE (1 << 24)
6862 #define DVS_SOURCE_KEY (1 << 22)
6863 #define DVS_RGB_ORDER_XBGR (1 << 20)
6864 #define DVS_YUV_FORMAT_BT709 (1 << 18)
6865 #define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6866 #define DVS_YUV_ORDER_YUYV (0 << 16)
6867 #define DVS_YUV_ORDER_UYVY (1 << 16)
6868 #define DVS_YUV_ORDER_YVYU (2 << 16)
6869 #define DVS_YUV_ORDER_VYUY (3 << 16)
6870 #define DVS_ROTATE_180 (1 << 15)
6871 #define DVS_DEST_KEY (1 << 2)
6872 #define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6873 #define DVS_TILED (1 << 10)
6874 #define _DVSALINOFF 0x72184
6875 #define _DVSASTRIDE 0x72188
6876 #define _DVSAPOS 0x7218c
6877 #define _DVSASIZE 0x72190
6878 #define _DVSAKEYVAL 0x72194
6879 #define _DVSAKEYMSK 0x72198
6880 #define _DVSASURF 0x7219c
6881 #define _DVSAKEYMAXVAL 0x721a0
6882 #define _DVSATILEOFF 0x721a4
6883 #define _DVSASURFLIVE 0x721ac
6884 #define _DVSAGAMC_G4X 0x721e0 /* g4x */
6885 #define _DVSASCALE 0x72204
6886 #define DVS_SCALE_ENABLE (1 << 31)
6887 #define DVS_FILTER_MASK (3 << 29)
6888 #define DVS_FILTER_MEDIUM (0 << 29)
6889 #define DVS_FILTER_ENHANCING (1 << 29)
6890 #define DVS_FILTER_SOFTENING (2 << 29)
6891 #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6892 #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
6893 #define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6894 #define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
6895
6896 #define _DVSBCNTR 0x73180
6897 #define _DVSBLINOFF 0x73184
6898 #define _DVSBSTRIDE 0x73188
6899 #define _DVSBPOS 0x7318c
6900 #define _DVSBSIZE 0x73190
6901 #define _DVSBKEYVAL 0x73194
6902 #define _DVSBKEYMSK 0x73198
6903 #define _DVSBSURF 0x7319c
6904 #define _DVSBKEYMAXVAL 0x731a0
6905 #define _DVSBTILEOFF 0x731a4
6906 #define _DVSBSURFLIVE 0x731ac
6907 #define _DVSBGAMC_G4X 0x731e0 /* g4x */
6908 #define _DVSBSCALE 0x73204
6909 #define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6910 #define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
6911
6912 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6913 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6914 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6915 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6916 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6917 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6918 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6919 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6920 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6921 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6922 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6923 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
6924 #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6925 #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6926 #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
6927
6928 #define _SPRA_CTL 0x70280
6929 #define SPRITE_ENABLE (1 << 31)
6930 #define SPRITE_GAMMA_ENABLE (1 << 30)
6931 #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6932 #define SPRITE_PIXFORMAT_MASK (7 << 25)
6933 #define SPRITE_FORMAT_YUV422 (0 << 25)
6934 #define SPRITE_FORMAT_RGBX101010 (1 << 25)
6935 #define SPRITE_FORMAT_RGBX888 (2 << 25)
6936 #define SPRITE_FORMAT_RGBX161616 (3 << 25)
6937 #define SPRITE_FORMAT_YUV444 (4 << 25)
6938 #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6939 #define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6940 #define SPRITE_SOURCE_KEY (1 << 22)
6941 #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6942 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6943 #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6944 #define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6945 #define SPRITE_YUV_ORDER_YUYV (0 << 16)
6946 #define SPRITE_YUV_ORDER_UYVY (1 << 16)
6947 #define SPRITE_YUV_ORDER_YVYU (2 << 16)
6948 #define SPRITE_YUV_ORDER_VYUY (3 << 16)
6949 #define SPRITE_ROTATE_180 (1 << 15)
6950 #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6951 #define SPRITE_INT_GAMMA_DISABLE (1 << 13)
6952 #define SPRITE_TILED (1 << 10)
6953 #define SPRITE_DEST_KEY (1 << 2)
6954 #define _SPRA_LINOFF 0x70284
6955 #define _SPRA_STRIDE 0x70288
6956 #define _SPRA_POS 0x7028c
6957 #define _SPRA_SIZE 0x70290
6958 #define _SPRA_KEYVAL 0x70294
6959 #define _SPRA_KEYMSK 0x70298
6960 #define _SPRA_SURF 0x7029c
6961 #define _SPRA_KEYMAX 0x702a0
6962 #define _SPRA_TILEOFF 0x702a4
6963 #define _SPRA_OFFSET 0x702a4
6964 #define _SPRA_SURFLIVE 0x702ac
6965 #define _SPRA_SCALE 0x70304
6966 #define SPRITE_SCALE_ENABLE (1 << 31)
6967 #define SPRITE_FILTER_MASK (3 << 29)
6968 #define SPRITE_FILTER_MEDIUM (0 << 29)
6969 #define SPRITE_FILTER_ENHANCING (1 << 29)
6970 #define SPRITE_FILTER_SOFTENING (2 << 29)
6971 #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6972 #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
6973 #define _SPRA_GAMC 0x70400
6974 #define _SPRA_GAMC16 0x70440
6975 #define _SPRA_GAMC17 0x7044c
6976
6977 #define _SPRB_CTL 0x71280
6978 #define _SPRB_LINOFF 0x71284
6979 #define _SPRB_STRIDE 0x71288
6980 #define _SPRB_POS 0x7128c
6981 #define _SPRB_SIZE 0x71290
6982 #define _SPRB_KEYVAL 0x71294
6983 #define _SPRB_KEYMSK 0x71298
6984 #define _SPRB_SURF 0x7129c
6985 #define _SPRB_KEYMAX 0x712a0
6986 #define _SPRB_TILEOFF 0x712a4
6987 #define _SPRB_OFFSET 0x712a4
6988 #define _SPRB_SURFLIVE 0x712ac
6989 #define _SPRB_SCALE 0x71304
6990 #define _SPRB_GAMC 0x71400
6991 #define _SPRB_GAMC16 0x71440
6992 #define _SPRB_GAMC17 0x7144c
6993
6994 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6995 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6996 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6997 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6998 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6999 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
7000 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
7001 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
7002 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
7003 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
7004 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
7005 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
7006 #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
7007 #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
7008 #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
7009 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
7010
7011 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7012 #define SP_ENABLE (1 << 31)
7013 #define SP_GAMMA_ENABLE (1 << 30)
7014 #define SP_PIXFORMAT_MASK (0xf << 26)
7015 #define SP_FORMAT_YUV422 (0x0 << 26)
7016 #define SP_FORMAT_8BPP (0x2 << 26)
7017 #define SP_FORMAT_BGR565 (0x5 << 26)
7018 #define SP_FORMAT_BGRX8888 (0x6 << 26)
7019 #define SP_FORMAT_BGRA8888 (0x7 << 26)
7020 #define SP_FORMAT_RGBX1010102 (0x8 << 26)
7021 #define SP_FORMAT_RGBA1010102 (0x9 << 26)
7022 #define SP_FORMAT_BGRX1010102 (0xa << 26) /* CHV pipe B */
7023 #define SP_FORMAT_BGRA1010102 (0xb << 26) /* CHV pipe B */
7024 #define SP_FORMAT_RGBX8888 (0xe << 26)
7025 #define SP_FORMAT_RGBA8888 (0xf << 26)
7026 #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
7027 #define SP_SOURCE_KEY (1 << 22)
7028 #define SP_YUV_FORMAT_BT709 (1 << 18)
7029 #define SP_YUV_BYTE_ORDER_MASK (3 << 16)
7030 #define SP_YUV_ORDER_YUYV (0 << 16)
7031 #define SP_YUV_ORDER_UYVY (1 << 16)
7032 #define SP_YUV_ORDER_YVYU (2 << 16)
7033 #define SP_YUV_ORDER_VYUY (3 << 16)
7034 #define SP_ROTATE_180 (1 << 15)
7035 #define SP_TILED (1 << 10)
7036 #define SP_MIRROR (1 << 8) /* CHV pipe B */
7037 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
7038 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
7039 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
7040 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
7041 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
7042 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
7043 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
7044 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
7045 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
7046 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
7047 #define SP_CONST_ALPHA_ENABLE (1 << 31)
7048 #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
7049 #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
7050 #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
7051 #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
7052 #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
7053 #define SP_SH_COS(x) (x) /* u3.7 */
7054 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
7055
7056 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
7057 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
7058 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
7059 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
7060 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
7061 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
7062 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
7063 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
7064 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
7065 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
7066 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
7067 #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
7068 #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
7069 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
7070
7071 #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
7072 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
7073 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
7074 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
7075
7076 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
7077 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
7078 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
7079 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
7080 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
7081 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
7082 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
7083 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
7084 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
7085 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
7086 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
7087 #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
7088 #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
7089 #define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
7090
7091 /*
7092 * CHV pipe B sprite CSC
7093 *
7094 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
7095 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
7096 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
7097 */
7098 #define _MMIO_CHV_SPCSC(plane_id, reg) \
7099 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
7100
7101 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
7102 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
7103 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
7104 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
7105 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
7106
7107 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
7108 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
7109 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
7110 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
7111 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
7112 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
7113 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
7114
7115 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
7116 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
7117 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
7118 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
7119 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
7120
7121 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
7122 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
7123 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
7124 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
7125 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
7126
7127 /* Skylake plane registers */
7128
7129 #define _PLANE_CTL_1_A 0x70180
7130 #define _PLANE_CTL_2_A 0x70280
7131 #define _PLANE_CTL_3_A 0x70380
7132 #define PLANE_CTL_ENABLE (1 << 31)
7133 #define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
7134 #define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
7135 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
7136 #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
7137 /*
7138 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
7139 * expanded to include bit 23 as well. However, the shift-24 based values
7140 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
7141 */
7142 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
7143 #define PLANE_CTL_FORMAT_YUV422 (0 << 24)
7144 #define PLANE_CTL_FORMAT_NV12 (1 << 24)
7145 #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
7146 #define PLANE_CTL_FORMAT_P010 (3 << 24)
7147 #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
7148 #define PLANE_CTL_FORMAT_P012 (5 << 24)
7149 #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
7150 #define PLANE_CTL_FORMAT_P016 (7 << 24)
7151 #define PLANE_CTL_FORMAT_XYUV (8 << 24)
7152 #define PLANE_CTL_FORMAT_INDEXED (12 << 24)
7153 #define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
7154 #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
7155 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
7156 #define PLANE_CTL_FORMAT_Y210 (1 << 23)
7157 #define PLANE_CTL_FORMAT_Y212 (3 << 23)
7158 #define PLANE_CTL_FORMAT_Y216 (5 << 23)
7159 #define PLANE_CTL_FORMAT_Y410 (7 << 23)
7160 #define PLANE_CTL_FORMAT_Y412 (9 << 23)
7161 #define PLANE_CTL_FORMAT_Y416 (0xb << 23)
7162 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
7163 #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
7164 #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
7165 #define PLANE_CTL_ORDER_BGRX (0 << 20)
7166 #define PLANE_CTL_ORDER_RGBX (1 << 20)
7167 #define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
7168 #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
7169 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
7170 #define PLANE_CTL_YUV422_YUYV (0 << 16)
7171 #define PLANE_CTL_YUV422_UYVY (1 << 16)
7172 #define PLANE_CTL_YUV422_YVYU (2 << 16)
7173 #define PLANE_CTL_YUV422_VYUY (3 << 16)
7174 #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
7175 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
7176 #define PLANE_CTL_CLEAR_COLOR_DISABLE (1 << 13) /* TGL+ */
7177 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
7178 #define PLANE_CTL_TILED_MASK (0x7 << 10)
7179 #define PLANE_CTL_TILED_LINEAR (0 << 10)
7180 #define PLANE_CTL_TILED_X (1 << 10)
7181 #define PLANE_CTL_TILED_Y (4 << 10)
7182 #define PLANE_CTL_TILED_YF (5 << 10)
7183 #define PLANE_CTL_ASYNC_FLIP (1 << 9)
7184 #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
7185 #define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE (1 << 4) /* TGL+ */
7186 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
7187 #define PLANE_CTL_ALPHA_DISABLE (0 << 4)
7188 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
7189 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
7190 #define PLANE_CTL_ROTATE_MASK 0x3
7191 #define PLANE_CTL_ROTATE_0 0x0
7192 #define PLANE_CTL_ROTATE_90 0x1
7193 #define PLANE_CTL_ROTATE_180 0x2
7194 #define PLANE_CTL_ROTATE_270 0x3
7195 #define _PLANE_STRIDE_1_A 0x70188
7196 #define _PLANE_STRIDE_2_A 0x70288
7197 #define _PLANE_STRIDE_3_A 0x70388
7198 #define _PLANE_POS_1_A 0x7018c
7199 #define _PLANE_POS_2_A 0x7028c
7200 #define _PLANE_POS_3_A 0x7038c
7201 #define _PLANE_SIZE_1_A 0x70190
7202 #define _PLANE_SIZE_2_A 0x70290
7203 #define _PLANE_SIZE_3_A 0x70390
7204 #define _PLANE_SURF_1_A 0x7019c
7205 #define _PLANE_SURF_2_A 0x7029c
7206 #define _PLANE_SURF_3_A 0x7039c
7207 #define _PLANE_OFFSET_1_A 0x701a4
7208 #define _PLANE_OFFSET_2_A 0x702a4
7209 #define _PLANE_OFFSET_3_A 0x703a4
7210 #define _PLANE_KEYVAL_1_A 0x70194
7211 #define _PLANE_KEYVAL_2_A 0x70294
7212 #define _PLANE_KEYMSK_1_A 0x70198
7213 #define _PLANE_KEYMSK_2_A 0x70298
7214 #define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
7215 #define _PLANE_KEYMAX_1_A 0x701a0
7216 #define _PLANE_KEYMAX_2_A 0x702a0
7217 #define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
7218 #define _PLANE_CC_VAL_1_A 0x701b4
7219 #define _PLANE_CC_VAL_2_A 0x702b4
7220 #define _PLANE_AUX_DIST_1_A 0x701c0
7221 #define _PLANE_AUX_DIST_2_A 0x702c0
7222 #define _PLANE_AUX_OFFSET_1_A 0x701c4
7223 #define _PLANE_AUX_OFFSET_2_A 0x702c4
7224 #define _PLANE_CUS_CTL_1_A 0x701c8
7225 #define _PLANE_CUS_CTL_2_A 0x702c8
7226 #define PLANE_CUS_ENABLE (1 << 31)
7227 #define PLANE_CUS_PLANE_4_RKL (0 << 30)
7228 #define PLANE_CUS_PLANE_5_RKL (1 << 30)
7229 #define PLANE_CUS_PLANE_6 (0 << 30)
7230 #define PLANE_CUS_PLANE_7 (1 << 30)
7231 #define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
7232 #define PLANE_CUS_HPHASE_0 (0 << 16)
7233 #define PLANE_CUS_HPHASE_0_25 (1 << 16)
7234 #define PLANE_CUS_HPHASE_0_5 (2 << 16)
7235 #define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
7236 #define PLANE_CUS_VPHASE_0 (0 << 12)
7237 #define PLANE_CUS_VPHASE_0_25 (1 << 12)
7238 #define PLANE_CUS_VPHASE_0_5 (2 << 12)
7239 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
7240 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
7241 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
7242 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
7243 #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
7244 #define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
7245 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
7246 #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
7247 #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 (1 << 17)
7248 #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
7249 #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
7250 #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
7251 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
7252 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
7253 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
7254 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
7255 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
7256 #define _PLANE_BUF_CFG_1_A 0x7027c
7257 #define _PLANE_BUF_CFG_2_A 0x7037c
7258 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
7259 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
7260
7261 #define _PLANE_CC_VAL_1_B 0x711b4
7262 #define _PLANE_CC_VAL_2_B 0x712b4
7263 #define _PLANE_CC_VAL_1(pipe) _PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B)
7264 #define _PLANE_CC_VAL_2(pipe) _PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B)
7265 #define PLANE_CC_VAL(pipe, plane) \
7266 _MMIO_PLANE(plane, _PLANE_CC_VAL_1(pipe), _PLANE_CC_VAL_2(pipe))
7267
7268 /* Input CSC Register Definitions */
7269 #define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
7270 #define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
7271
7272 #define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
7273 #define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
7274
7275 #define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
7276 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
7277 _PLANE_INPUT_CSC_RY_GY_1_B)
7278 #define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
7279 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
7280 _PLANE_INPUT_CSC_RY_GY_2_B)
7281
7282 #define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
7283 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
7284 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
7285
7286 #define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
7287 #define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
7288
7289 #define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
7290 #define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
7291
7292 #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
7293 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
7294 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
7295 #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
7296 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
7297 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
7298 #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
7299 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
7300 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
7301
7302 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
7303 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
7304
7305 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
7306 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
7307
7308 #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
7309 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
7310 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
7311 #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
7312 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
7313 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
7314 #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
7315 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
7316 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
7317
7318 #define _PLANE_CTL_1_B 0x71180
7319 #define _PLANE_CTL_2_B 0x71280
7320 #define _PLANE_CTL_3_B 0x71380
7321 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
7322 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
7323 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
7324 #define PLANE_CTL(pipe, plane) \
7325 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
7326
7327 #define _PLANE_STRIDE_1_B 0x71188
7328 #define _PLANE_STRIDE_2_B 0x71288
7329 #define _PLANE_STRIDE_3_B 0x71388
7330 #define _PLANE_STRIDE_1(pipe) \
7331 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
7332 #define _PLANE_STRIDE_2(pipe) \
7333 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
7334 #define _PLANE_STRIDE_3(pipe) \
7335 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
7336 #define PLANE_STRIDE(pipe, plane) \
7337 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
7338 #define PLANE_STRIDE_MASK REG_GENMASK(10, 0)
7339 #define PLANE_STRIDE_MASK_XELPD REG_GENMASK(11, 0)
7340
7341 #define _PLANE_POS_1_B 0x7118c
7342 #define _PLANE_POS_2_B 0x7128c
7343 #define _PLANE_POS_3_B 0x7138c
7344 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
7345 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
7346 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
7347 #define PLANE_POS(pipe, plane) \
7348 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
7349
7350 #define _PLANE_SIZE_1_B 0x71190
7351 #define _PLANE_SIZE_2_B 0x71290
7352 #define _PLANE_SIZE_3_B 0x71390
7353 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
7354 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
7355 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
7356 #define PLANE_SIZE(pipe, plane) \
7357 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
7358
7359 #define _PLANE_SURF_1_B 0x7119c
7360 #define _PLANE_SURF_2_B 0x7129c
7361 #define _PLANE_SURF_3_B 0x7139c
7362 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
7363 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
7364 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
7365 #define PLANE_SURF(pipe, plane) \
7366 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
7367
7368 #define _PLANE_OFFSET_1_B 0x711a4
7369 #define _PLANE_OFFSET_2_B 0x712a4
7370 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
7371 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
7372 #define PLANE_OFFSET(pipe, plane) \
7373 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
7374
7375 #define _PLANE_KEYVAL_1_B 0x71194
7376 #define _PLANE_KEYVAL_2_B 0x71294
7377 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
7378 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
7379 #define PLANE_KEYVAL(pipe, plane) \
7380 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
7381
7382 #define _PLANE_KEYMSK_1_B 0x71198
7383 #define _PLANE_KEYMSK_2_B 0x71298
7384 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
7385 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
7386 #define PLANE_KEYMSK(pipe, plane) \
7387 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
7388
7389 #define _PLANE_KEYMAX_1_B 0x711a0
7390 #define _PLANE_KEYMAX_2_B 0x712a0
7391 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
7392 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
7393 #define PLANE_KEYMAX(pipe, plane) \
7394 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
7395
7396 #define _PLANE_BUF_CFG_1_B 0x7127c
7397 #define _PLANE_BUF_CFG_2_B 0x7137c
7398 #define DDB_ENTRY_MASK 0xFFF /* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
7399 #define DDB_ENTRY_END_SHIFT 16
7400 #define _PLANE_BUF_CFG_1(pipe) \
7401 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
7402 #define _PLANE_BUF_CFG_2(pipe) \
7403 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
7404 #define PLANE_BUF_CFG(pipe, plane) \
7405 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
7406
7407 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
7408 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
7409 #define _PLANE_NV12_BUF_CFG_1(pipe) \
7410 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
7411 #define _PLANE_NV12_BUF_CFG_2(pipe) \
7412 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
7413 #define PLANE_NV12_BUF_CFG(pipe, plane) \
7414 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
7415
7416 #define _PLANE_AUX_DIST_1_B 0x711c0
7417 #define _PLANE_AUX_DIST_2_B 0x712c0
7418 #define _PLANE_AUX_DIST_1(pipe) \
7419 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
7420 #define _PLANE_AUX_DIST_2(pipe) \
7421 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
7422 #define PLANE_AUX_DIST(pipe, plane) \
7423 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
7424
7425 #define _PLANE_AUX_OFFSET_1_B 0x711c4
7426 #define _PLANE_AUX_OFFSET_2_B 0x712c4
7427 #define _PLANE_AUX_OFFSET_1(pipe) \
7428 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
7429 #define _PLANE_AUX_OFFSET_2(pipe) \
7430 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
7431 #define PLANE_AUX_OFFSET(pipe, plane) \
7432 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
7433
7434 #define _PLANE_CUS_CTL_1_B 0x711c8
7435 #define _PLANE_CUS_CTL_2_B 0x712c8
7436 #define _PLANE_CUS_CTL_1(pipe) \
7437 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
7438 #define _PLANE_CUS_CTL_2(pipe) \
7439 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
7440 #define PLANE_CUS_CTL(pipe, plane) \
7441 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
7442
7443 #define _PLANE_COLOR_CTL_1_B 0x711CC
7444 #define _PLANE_COLOR_CTL_2_B 0x712CC
7445 #define _PLANE_COLOR_CTL_3_B 0x713CC
7446 #define _PLANE_COLOR_CTL_1(pipe) \
7447 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
7448 #define _PLANE_COLOR_CTL_2(pipe) \
7449 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
7450 #define PLANE_COLOR_CTL(pipe, plane) \
7451 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
7452
7453 #define _SEL_FETCH_PLANE_BASE_1_A 0x70890
7454 #define _SEL_FETCH_PLANE_BASE_2_A 0x708B0
7455 #define _SEL_FETCH_PLANE_BASE_3_A 0x708D0
7456 #define _SEL_FETCH_PLANE_BASE_4_A 0x708F0
7457 #define _SEL_FETCH_PLANE_BASE_5_A 0x70920
7458 #define _SEL_FETCH_PLANE_BASE_6_A 0x70940
7459 #define _SEL_FETCH_PLANE_BASE_7_A 0x70960
7460 #define _SEL_FETCH_PLANE_BASE_CUR_A 0x70880
7461 #define _SEL_FETCH_PLANE_BASE_1_B 0x71890
7462
7463 #define _SEL_FETCH_PLANE_BASE_A(plane) _PICK(plane, \
7464 _SEL_FETCH_PLANE_BASE_1_A, \
7465 _SEL_FETCH_PLANE_BASE_2_A, \
7466 _SEL_FETCH_PLANE_BASE_3_A, \
7467 _SEL_FETCH_PLANE_BASE_4_A, \
7468 _SEL_FETCH_PLANE_BASE_5_A, \
7469 _SEL_FETCH_PLANE_BASE_6_A, \
7470 _SEL_FETCH_PLANE_BASE_7_A, \
7471 _SEL_FETCH_PLANE_BASE_CUR_A)
7472 #define _SEL_FETCH_PLANE_BASE_1(pipe) _PIPE(pipe, _SEL_FETCH_PLANE_BASE_1_A, _SEL_FETCH_PLANE_BASE_1_B)
7473 #define _SEL_FETCH_PLANE_BASE(pipe, plane) (_SEL_FETCH_PLANE_BASE_1(pipe) - \
7474 _SEL_FETCH_PLANE_BASE_1_A + \
7475 _SEL_FETCH_PLANE_BASE_A(plane))
7476
7477 #define _SEL_FETCH_PLANE_CTL_1_A 0x70890
7478 #define PLANE_SEL_FETCH_CTL(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7479 _SEL_FETCH_PLANE_CTL_1_A - \
7480 _SEL_FETCH_PLANE_BASE_1_A)
7481 #define PLANE_SEL_FETCH_CTL_ENABLE REG_BIT(31)
7482
7483 #define _SEL_FETCH_PLANE_POS_1_A 0x70894
7484 #define PLANE_SEL_FETCH_POS(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7485 _SEL_FETCH_PLANE_POS_1_A - \
7486 _SEL_FETCH_PLANE_BASE_1_A)
7487
7488 #define _SEL_FETCH_PLANE_SIZE_1_A 0x70898
7489 #define PLANE_SEL_FETCH_SIZE(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7490 _SEL_FETCH_PLANE_SIZE_1_A - \
7491 _SEL_FETCH_PLANE_BASE_1_A)
7492
7493 #define _SEL_FETCH_PLANE_OFFSET_1_A 0x7089C
7494 #define PLANE_SEL_FETCH_OFFSET(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7495 _SEL_FETCH_PLANE_OFFSET_1_A - \
7496 _SEL_FETCH_PLANE_BASE_1_A)
7497
7498 /* SKL new cursor registers */
7499 #define _CUR_BUF_CFG_A 0x7017c
7500 #define _CUR_BUF_CFG_B 0x7117c
7501 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
7502
7503 /* VBIOS regs */
7504 #define VGACNTRL _MMIO(0x71400)
7505 # define VGA_DISP_DISABLE (1 << 31)
7506 # define VGA_2X_MODE (1 << 30)
7507 # define VGA_PIPE_B_SELECT (1 << 29)
7508
7509 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
7510
7511 /* Ironlake */
7512
7513 #define CPU_VGACNTRL _MMIO(0x41000)
7514
7515 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
7516 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
7517 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
7518 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
7519 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
7520 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
7521 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
7522 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
7523 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
7524 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
7525 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
7526
7527 /* refresh rate hardware control */
7528 #define RR_HW_CTL _MMIO(0x45300)
7529 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
7530 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7531
7532 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
7533 #define FDI_PLL_FB_CLOCK_MASK 0xff
7534 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
7535 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
7536 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7537 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7538 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
7539
7540 #define PCH_3DCGDIS0 _MMIO(0x46020)
7541 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7542 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7543
7544 #define PCH_3DCGDIS1 _MMIO(0x46024)
7545 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7546
7547 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
7548 #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
7549 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7550 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7551
7552
7553 #define _PIPEA_DATA_M1 0x60030
7554 #define PIPE_DATA_M1_OFFSET 0
7555 #define _PIPEA_DATA_N1 0x60034
7556 #define PIPE_DATA_N1_OFFSET 0
7557
7558 #define _PIPEA_DATA_M2 0x60038
7559 #define PIPE_DATA_M2_OFFSET 0
7560 #define _PIPEA_DATA_N2 0x6003c
7561 #define PIPE_DATA_N2_OFFSET 0
7562
7563 #define _PIPEA_LINK_M1 0x60040
7564 #define PIPE_LINK_M1_OFFSET 0
7565 #define _PIPEA_LINK_N1 0x60044
7566 #define PIPE_LINK_N1_OFFSET 0
7567
7568 #define _PIPEA_LINK_M2 0x60048
7569 #define PIPE_LINK_M2_OFFSET 0
7570 #define _PIPEA_LINK_N2 0x6004c
7571 #define PIPE_LINK_N2_OFFSET 0
7572
7573 /* PIPEB timing regs are same start from 0x61000 */
7574
7575 #define _PIPEB_DATA_M1 0x61030
7576 #define _PIPEB_DATA_N1 0x61034
7577 #define _PIPEB_DATA_M2 0x61038
7578 #define _PIPEB_DATA_N2 0x6103c
7579 #define _PIPEB_LINK_M1 0x61040
7580 #define _PIPEB_LINK_N1 0x61044
7581 #define _PIPEB_LINK_M2 0x61048
7582 #define _PIPEB_LINK_N2 0x6104c
7583
7584 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7585 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7586 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7587 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7588 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7589 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7590 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7591 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
7592
7593 /* CPU panel fitter */
7594 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7595 #define _PFA_CTL_1 0x68080
7596 #define _PFB_CTL_1 0x68880
7597 #define PF_ENABLE (1 << 31)
7598 #define PF_PIPE_SEL_MASK_IVB (3 << 29)
7599 #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7600 #define PF_FILTER_MASK (3 << 23)
7601 #define PF_FILTER_PROGRAMMED (0 << 23)
7602 #define PF_FILTER_MED_3x3 (1 << 23)
7603 #define PF_FILTER_EDGE_ENHANCE (2 << 23)
7604 #define PF_FILTER_EDGE_SOFTEN (3 << 23)
7605 #define _PFA_WIN_SZ 0x68074
7606 #define _PFB_WIN_SZ 0x68874
7607 #define _PFA_WIN_POS 0x68070
7608 #define _PFB_WIN_POS 0x68870
7609 #define _PFA_VSCALE 0x68084
7610 #define _PFB_VSCALE 0x68884
7611 #define _PFA_HSCALE 0x68090
7612 #define _PFB_HSCALE 0x68890
7613
7614 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7615 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7616 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7617 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7618 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
7619
7620 #define _PSA_CTL 0x68180
7621 #define _PSB_CTL 0x68980
7622 #define PS_ENABLE (1 << 31)
7623 #define _PSA_WIN_SZ 0x68174
7624 #define _PSB_WIN_SZ 0x68974
7625 #define _PSA_WIN_POS 0x68170
7626 #define _PSB_WIN_POS 0x68970
7627
7628 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7629 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7630 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
7631
7632 /*
7633 * Skylake scalers
7634 */
7635 #define _PS_1A_CTRL 0x68180
7636 #define _PS_2A_CTRL 0x68280
7637 #define _PS_1B_CTRL 0x68980
7638 #define _PS_2B_CTRL 0x68A80
7639 #define _PS_1C_CTRL 0x69180
7640 #define PS_SCALER_EN (1 << 31)
7641 #define SKL_PS_SCALER_MODE_MASK (3 << 28)
7642 #define SKL_PS_SCALER_MODE_DYN (0 << 28)
7643 #define SKL_PS_SCALER_MODE_HQ (1 << 28)
7644 #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7645 #define PS_SCALER_MODE_PLANAR (1 << 29)
7646 #define PS_SCALER_MODE_NORMAL (0 << 29)
7647 #define PS_PLANE_SEL_MASK (7 << 25)
7648 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
7649 #define PS_FILTER_MASK (3 << 23)
7650 #define PS_FILTER_MEDIUM (0 << 23)
7651 #define PS_FILTER_PROGRAMMED (1 << 23)
7652 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
7653 #define PS_FILTER_BILINEAR (3 << 23)
7654 #define PS_VERT3TAP (1 << 21)
7655 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7656 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7657 #define PS_PWRUP_PROGRESS (1 << 17)
7658 #define PS_V_FILTER_BYPASS (1 << 8)
7659 #define PS_VADAPT_EN (1 << 7)
7660 #define PS_VADAPT_MODE_MASK (3 << 5)
7661 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7662 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7663 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
7664 #define PS_PLANE_Y_SEL_MASK (7 << 5)
7665 #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
7666 #define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4)
7667 #define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3)
7668 #define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2)
7669 #define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1)
7670
7671 #define _PS_PWR_GATE_1A 0x68160
7672 #define _PS_PWR_GATE_2A 0x68260
7673 #define _PS_PWR_GATE_1B 0x68960
7674 #define _PS_PWR_GATE_2B 0x68A60
7675 #define _PS_PWR_GATE_1C 0x69160
7676 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7677 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7678 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7679 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7680 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7681 #define PS_PWR_GATE_SLPEN_8 0
7682 #define PS_PWR_GATE_SLPEN_16 1
7683 #define PS_PWR_GATE_SLPEN_24 2
7684 #define PS_PWR_GATE_SLPEN_32 3
7685
7686 #define _PS_WIN_POS_1A 0x68170
7687 #define _PS_WIN_POS_2A 0x68270
7688 #define _PS_WIN_POS_1B 0x68970
7689 #define _PS_WIN_POS_2B 0x68A70
7690 #define _PS_WIN_POS_1C 0x69170
7691
7692 #define _PS_WIN_SZ_1A 0x68174
7693 #define _PS_WIN_SZ_2A 0x68274
7694 #define _PS_WIN_SZ_1B 0x68974
7695 #define _PS_WIN_SZ_2B 0x68A74
7696 #define _PS_WIN_SZ_1C 0x69174
7697
7698 #define _PS_VSCALE_1A 0x68184
7699 #define _PS_VSCALE_2A 0x68284
7700 #define _PS_VSCALE_1B 0x68984
7701 #define _PS_VSCALE_2B 0x68A84
7702 #define _PS_VSCALE_1C 0x69184
7703
7704 #define _PS_HSCALE_1A 0x68190
7705 #define _PS_HSCALE_2A 0x68290
7706 #define _PS_HSCALE_1B 0x68990
7707 #define _PS_HSCALE_2B 0x68A90
7708 #define _PS_HSCALE_1C 0x69190
7709
7710 #define _PS_VPHASE_1A 0x68188
7711 #define _PS_VPHASE_2A 0x68288
7712 #define _PS_VPHASE_1B 0x68988
7713 #define _PS_VPHASE_2B 0x68A88
7714 #define _PS_VPHASE_1C 0x69188
7715 #define PS_Y_PHASE(x) ((x) << 16)
7716 #define PS_UV_RGB_PHASE(x) ((x) << 0)
7717 #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7718 #define PS_PHASE_TRIP (1 << 0)
7719
7720 #define _PS_HPHASE_1A 0x68194
7721 #define _PS_HPHASE_2A 0x68294
7722 #define _PS_HPHASE_1B 0x68994
7723 #define _PS_HPHASE_2B 0x68A94
7724 #define _PS_HPHASE_1C 0x69194
7725
7726 #define _PS_ECC_STAT_1A 0x681D0
7727 #define _PS_ECC_STAT_2A 0x682D0
7728 #define _PS_ECC_STAT_1B 0x689D0
7729 #define _PS_ECC_STAT_2B 0x68AD0
7730 #define _PS_ECC_STAT_1C 0x691D0
7731
7732 #define _PS_COEF_SET0_INDEX_1A 0x68198
7733 #define _PS_COEF_SET0_INDEX_2A 0x68298
7734 #define _PS_COEF_SET0_INDEX_1B 0x68998
7735 #define _PS_COEF_SET0_INDEX_2B 0x68A98
7736 #define PS_COEE_INDEX_AUTO_INC (1 << 10)
7737
7738 #define _PS_COEF_SET0_DATA_1A 0x6819C
7739 #define _PS_COEF_SET0_DATA_2A 0x6829C
7740 #define _PS_COEF_SET0_DATA_1B 0x6899C
7741 #define _PS_COEF_SET0_DATA_2B 0x68A9C
7742
7743 #define _ID(id, a, b) _PICK_EVEN(id, a, b)
7744 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
7745 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7746 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
7747 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
7748 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7749 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
7750 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
7751 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7752 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
7753 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
7754 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7755 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
7756 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
7757 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7758 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
7759 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
7760 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7761 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
7762 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
7763 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7764 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
7765 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
7766 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7767 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
7768 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
7769 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
7770 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
7771 #define GLK_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
7772 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
7773 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
7774
7775 #define GLK_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
7776 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
7777 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
7778 /* legacy palette */
7779 #define _LGC_PALETTE_A 0x4a000
7780 #define _LGC_PALETTE_B 0x4a800
7781 #define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7782 #define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7783 #define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
7784 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
7785
7786 /* ilk/snb precision palette */
7787 #define _PREC_PALETTE_A 0x4b000
7788 #define _PREC_PALETTE_B 0x4c000
7789 #define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7790 #define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7791 #define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
7792 #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7793
7794 #define _PREC_PIPEAGCMAX 0x4d000
7795 #define _PREC_PIPEBGCMAX 0x4d010
7796 #define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7797
7798 #define _GAMMA_MODE_A 0x4a480
7799 #define _GAMMA_MODE_B 0x4ac80
7800 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
7801 #define PRE_CSC_GAMMA_ENABLE (1 << 31)
7802 #define POST_CSC_GAMMA_ENABLE (1 << 30)
7803 #define GAMMA_MODE_MODE_MASK (3 << 0)
7804 #define GAMMA_MODE_MODE_8BIT (0 << 0)
7805 #define GAMMA_MODE_MODE_10BIT (1 << 0)
7806 #define GAMMA_MODE_MODE_12BIT (2 << 0)
7807 #define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7808 #define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
7809
7810 /* DMC */
7811 #define DMC_PROGRAM(addr, i) _MMIO((addr) + (i) * 4)
7812 #define DMC_SSP_BASE_ADDR_GEN9 0x00002FC0
7813 #define DMC_HTP_ADDR_SKL 0x00500034
7814 #define DMC_SSP_BASE _MMIO(0x8F074)
7815 #define DMC_HTP_SKL _MMIO(0x8F004)
7816 #define DMC_LAST_WRITE _MMIO(0x8F034)
7817 #define DMC_LAST_WRITE_VALUE 0xc003b400
7818 /* MMIO address range for DMC program (0x80000 - 0x82FFF) */
7819 #define DMC_MMIO_START_RANGE 0x80000
7820 #define DMC_MMIO_END_RANGE 0x8FFFF
7821 #define DMC_V1_MMIO_START_RANGE 0x80000
7822 #define TGL_MAIN_MMIO_START 0x8F000
7823 #define TGL_MAIN_MMIO_END 0x8FFFF
7824 #define _TGL_PIPEA_MMIO_START 0x92000
7825 #define _TGL_PIPEA_MMIO_END 0x93FFF
7826 #define _TGL_PIPEB_MMIO_START 0x96000
7827 #define _TGL_PIPEB_MMIO_END 0x97FFF
7828 #define ADLP_PIPE_MMIO_START 0x5F000
7829 #define ADLP_PIPE_MMIO_END 0x5FFFF
7830
7831 #define TGL_PIPE_MMIO_START(dmc_id) _PICK_EVEN(((dmc_id) - 1), _TGL_PIPEA_MMIO_START,\
7832 _TGL_PIPEB_MMIO_START)
7833
7834 #define TGL_PIPE_MMIO_END(dmc_id) _PICK_EVEN(((dmc_id) - 1), _TGL_PIPEA_MMIO_END,\
7835 _TGL_PIPEB_MMIO_END)
7836
7837 #define SKL_DMC_DC3_DC5_COUNT _MMIO(0x80030)
7838 #define SKL_DMC_DC5_DC6_COUNT _MMIO(0x8002C)
7839 #define BXT_DMC_DC3_DC5_COUNT _MMIO(0x80038)
7840 #define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7841 #define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
7842 #define DG1_DMC_DEBUG_DC5_COUNT _MMIO(0x134154)
7843
7844 #define TGL_DMC_DEBUG3 _MMIO(0x101090)
7845 #define DG1_DMC_DEBUG3 _MMIO(0x13415c)
7846
7847 /* Display Internal Timeout Register */
7848 #define RM_TIMEOUT _MMIO(0x42060)
7849 #define MMIO_TIMEOUT_US(us) ((us) << 0)
7850
7851 /* interrupts */
7852 #define DE_MASTER_IRQ_CONTROL (1 << 31)
7853 #define DE_SPRITEB_FLIP_DONE (1 << 29)
7854 #define DE_SPRITEA_FLIP_DONE (1 << 28)
7855 #define DE_PLANEB_FLIP_DONE (1 << 27)
7856 #define DE_PLANEA_FLIP_DONE (1 << 26)
7857 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
7858 #define DE_PCU_EVENT (1 << 25)
7859 #define DE_GTT_FAULT (1 << 24)
7860 #define DE_POISON (1 << 23)
7861 #define DE_PERFORM_COUNTER (1 << 22)
7862 #define DE_PCH_EVENT (1 << 21)
7863 #define DE_AUX_CHANNEL_A (1 << 20)
7864 #define DE_DP_A_HOTPLUG (1 << 19)
7865 #define DE_GSE (1 << 18)
7866 #define DE_PIPEB_VBLANK (1 << 15)
7867 #define DE_PIPEB_EVEN_FIELD (1 << 14)
7868 #define DE_PIPEB_ODD_FIELD (1 << 13)
7869 #define DE_PIPEB_LINE_COMPARE (1 << 12)
7870 #define DE_PIPEB_VSYNC (1 << 11)
7871 #define DE_PIPEB_CRC_DONE (1 << 10)
7872 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7873 #define DE_PIPEA_VBLANK (1 << 7)
7874 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
7875 #define DE_PIPEA_EVEN_FIELD (1 << 6)
7876 #define DE_PIPEA_ODD_FIELD (1 << 5)
7877 #define DE_PIPEA_LINE_COMPARE (1 << 4)
7878 #define DE_PIPEA_VSYNC (1 << 3)
7879 #define DE_PIPEA_CRC_DONE (1 << 2)
7880 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
7881 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
7882 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
7883
7884 /* More Ivybridge lolz */
7885 #define DE_ERR_INT_IVB (1 << 30)
7886 #define DE_GSE_IVB (1 << 29)
7887 #define DE_PCH_EVENT_IVB (1 << 28)
7888 #define DE_DP_A_HOTPLUG_IVB (1 << 27)
7889 #define DE_AUX_CHANNEL_A_IVB (1 << 26)
7890 #define DE_EDP_PSR_INT_HSW (1 << 19)
7891 #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7892 #define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7893 #define DE_PIPEC_VBLANK_IVB (1 << 10)
7894 #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7895 #define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7896 #define DE_PIPEB_VBLANK_IVB (1 << 5)
7897 #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7898 #define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7899 #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7900 #define DE_PIPEA_VBLANK_IVB (1 << 0)
7901 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
7902
7903 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7904 #define MASTER_INTERRUPT_ENABLE (1 << 31)
7905
7906 #define DEISR _MMIO(0x44000)
7907 #define DEIMR _MMIO(0x44004)
7908 #define DEIIR _MMIO(0x44008)
7909 #define DEIER _MMIO(0x4400c)
7910
7911 #define GTISR _MMIO(0x44010)
7912 #define GTIMR _MMIO(0x44014)
7913 #define GTIIR _MMIO(0x44018)
7914 #define GTIER _MMIO(0x4401c)
7915
7916 #define GEN8_MASTER_IRQ _MMIO(0x44200)
7917 #define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7918 #define GEN8_PCU_IRQ (1 << 30)
7919 #define GEN8_DE_PCH_IRQ (1 << 23)
7920 #define GEN8_DE_MISC_IRQ (1 << 22)
7921 #define GEN8_DE_PORT_IRQ (1 << 20)
7922 #define GEN8_DE_PIPE_C_IRQ (1 << 18)
7923 #define GEN8_DE_PIPE_B_IRQ (1 << 17)
7924 #define GEN8_DE_PIPE_A_IRQ (1 << 16)
7925 #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7926 #define GEN8_GT_VECS_IRQ (1 << 6)
7927 #define GEN8_GT_GUC_IRQ (1 << 5)
7928 #define GEN8_GT_PM_IRQ (1 << 4)
7929 #define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7930 #define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
7931 #define GEN8_GT_BCS_IRQ (1 << 1)
7932 #define GEN8_GT_RCS_IRQ (1 << 0)
7933
7934 #define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
7935
7936 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7937 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7938 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7939 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
7940
7941 #define GEN8_RCS_IRQ_SHIFT 0
7942 #define GEN8_BCS_IRQ_SHIFT 16
7943 #define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7944 #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
7945 #define GEN8_VECS_IRQ_SHIFT 0
7946 #define GEN8_WD_IRQ_SHIFT 16
7947
7948 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7949 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7950 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7951 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
7952 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
7953 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7954 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7955 #define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
7956 #define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
7957 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7958 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7959 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7960 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
7961 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
7962 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7963 #define GEN8_PIPE_VSYNC (1 << 1)
7964 #define GEN8_PIPE_VBLANK (1 << 0)
7965 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
7966 #define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7967 #define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7968 #define GEN11_PIPE_PLANE5_FAULT (1 << 20)
7969 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
7970 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7971 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7972 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
7973 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
7974 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7975 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7976 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
7977 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
7978 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7979 (GEN8_PIPE_CURSOR_FAULT | \
7980 GEN8_PIPE_SPRITE_FAULT | \
7981 GEN8_PIPE_PRIMARY_FAULT)
7982 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7983 (GEN9_PIPE_CURSOR_FAULT | \
7984 GEN9_PIPE_PLANE4_FAULT | \
7985 GEN9_PIPE_PLANE3_FAULT | \
7986 GEN9_PIPE_PLANE2_FAULT | \
7987 GEN9_PIPE_PLANE1_FAULT)
7988 #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7989 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7990 GEN11_PIPE_PLANE7_FAULT | \
7991 GEN11_PIPE_PLANE6_FAULT | \
7992 GEN11_PIPE_PLANE5_FAULT)
7993 #define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
7994 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7995 GEN11_PIPE_PLANE5_FAULT)
7996
7997 #define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
7998 #define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
7999
8000 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
8001 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
8002 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
8003 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
8004 #define DSI1_NON_TE (1 << 31)
8005 #define DSI0_NON_TE (1 << 30)
8006 #define ICL_AUX_CHANNEL_E (1 << 29)
8007 #define ICL_AUX_CHANNEL_F (1 << 28)
8008 #define GEN9_AUX_CHANNEL_D (1 << 27)
8009 #define GEN9_AUX_CHANNEL_C (1 << 26)
8010 #define GEN9_AUX_CHANNEL_B (1 << 25)
8011 #define DSI1_TE (1 << 24)
8012 #define DSI0_TE (1 << 23)
8013 #define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
8014 #define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
8015 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
8016 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
8017 #define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
8018 #define BXT_DE_PORT_GMBUS (1 << 1)
8019 #define GEN8_AUX_CHANNEL_A (1 << 0)
8020 #define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
8021 #define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
8022 #define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
8023 #define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
8024 #define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
8025 #define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
8026 #define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
8027 #define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
8028 #define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
8029 #define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
8030 #define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
8031
8032 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
8033 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
8034 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
8035 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
8036 #define GEN8_DE_MISC_GSE (1 << 27)
8037 #define GEN8_DE_EDP_PSR (1 << 19)
8038
8039 #define GEN8_PCU_ISR _MMIO(0x444e0)
8040 #define GEN8_PCU_IMR _MMIO(0x444e4)
8041 #define GEN8_PCU_IIR _MMIO(0x444e8)
8042 #define GEN8_PCU_IER _MMIO(0x444ec)
8043
8044 #define GEN11_GU_MISC_ISR _MMIO(0x444f0)
8045 #define GEN11_GU_MISC_IMR _MMIO(0x444f4)
8046 #define GEN11_GU_MISC_IIR _MMIO(0x444f8)
8047 #define GEN11_GU_MISC_IER _MMIO(0x444fc)
8048 #define GEN11_GU_MISC_GSE (1 << 27)
8049
8050 #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
8051 #define GEN11_MASTER_IRQ (1 << 31)
8052 #define GEN11_PCU_IRQ (1 << 30)
8053 #define GEN11_GU_MISC_IRQ (1 << 29)
8054 #define GEN11_DISPLAY_IRQ (1 << 16)
8055 #define GEN11_GT_DW_IRQ(x) (1 << (x))
8056 #define GEN11_GT_DW1_IRQ (1 << 1)
8057 #define GEN11_GT_DW0_IRQ (1 << 0)
8058
8059 #define DG1_MSTR_TILE_INTR _MMIO(0x190008)
8060 #define DG1_MSTR_IRQ REG_BIT(31)
8061 #define DG1_MSTR_TILE(t) REG_BIT(t)
8062
8063 #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
8064 #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
8065 #define GEN11_AUDIO_CODEC_IRQ (1 << 24)
8066 #define GEN11_DE_PCH_IRQ (1 << 23)
8067 #define GEN11_DE_MISC_IRQ (1 << 22)
8068 #define GEN11_DE_HPD_IRQ (1 << 21)
8069 #define GEN11_DE_PORT_IRQ (1 << 20)
8070 #define GEN11_DE_PIPE_C (1 << 18)
8071 #define GEN11_DE_PIPE_B (1 << 17)
8072 #define GEN11_DE_PIPE_A (1 << 16)
8073
8074 #define GEN11_DE_HPD_ISR _MMIO(0x44470)
8075 #define GEN11_DE_HPD_IMR _MMIO(0x44474)
8076 #define GEN11_DE_HPD_IIR _MMIO(0x44478)
8077 #define GEN11_DE_HPD_IER _MMIO(0x4447c)
8078 #define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
8079 #define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
8080 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
8081 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
8082 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
8083 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
8084 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
8085 #define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
8086 #define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
8087 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
8088 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
8089 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
8090 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
8091 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
8092
8093 #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
8094 #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
8095 #define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8096 #define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8097 #define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
8098 #define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
8099
8100 #define GEN11_GT_INTR_DW0 _MMIO(0x190018)
8101 #define GEN11_CSME (31)
8102 #define GEN11_GUNIT (28)
8103 #define GEN11_GUC (25)
8104 #define GEN11_WDPERF (20)
8105 #define GEN11_KCR (19)
8106 #define GEN11_GTPM (16)
8107 #define GEN11_BCS (15)
8108 #define GEN11_RCS0 (0)
8109
8110 #define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
8111 #define GEN11_VECS(x) (31 - (x))
8112 #define GEN11_VCS(x) (x)
8113
8114 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
8115
8116 #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
8117 #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
8118 #define GEN11_INTR_DATA_VALID (1 << 31)
8119 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
8120 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
8121 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
8122 /* irq instances for OTHER_CLASS */
8123 #define OTHER_GUC_INSTANCE 0
8124 #define OTHER_GTPM_INSTANCE 1
8125
8126 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
8127
8128 #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
8129 #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
8130
8131 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
8132
8133 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
8134 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
8135 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
8136 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
8137 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
8138 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
8139
8140 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
8141 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
8142 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
8143 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
8144 #define GEN12_VCS4_VCS5_INTR_MASK _MMIO(0x1900b0)
8145 #define GEN12_VCS6_VCS7_INTR_MASK _MMIO(0x1900b4)
8146 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
8147 #define GEN12_VECS2_VECS3_INTR_MASK _MMIO(0x1900d4)
8148 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
8149 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
8150 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
8151 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
8152
8153 #define ENGINE1_MASK REG_GENMASK(31, 16)
8154 #define ENGINE0_MASK REG_GENMASK(15, 0)
8155
8156 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
8157 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
8158 #define ILK_ELPIN_409_SELECT (1 << 25)
8159 #define ILK_DPARB_GATE (1 << 22)
8160 #define ILK_VSDPFD_FULL (1 << 21)
8161 #define FUSE_STRAP _MMIO(0x42014)
8162 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
8163 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
8164 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8165 #define IVB_PIPE_C_DISABLE (1 << 28)
8166 #define ILK_HDCP_DISABLE (1 << 25)
8167 #define ILK_eDP_A_DISABLE (1 << 24)
8168 #define HSW_CDCLK_LIMIT (1 << 24)
8169 #define ILK_DESKTOP (1 << 23)
8170 #define HSW_CPU_SSC_ENABLE (1 << 21)
8171
8172 #define FUSE_STRAP3 _MMIO(0x42020)
8173 #define HSW_REF_CLK_SELECT (1 << 1)
8174
8175 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
8176 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
8177 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
8178 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8179 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
8180 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
8181
8182 #define IVB_CHICKEN3 _MMIO(0x4200c)
8183 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
8184 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
8185
8186 #define CHICKEN_PAR1_1 _MMIO(0x42080)
8187 #define IGNORE_KVMR_PIPE_A REG_BIT(23)
8188 #define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
8189 #define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
8190 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
8191 #define DPA_MASK_VBLANK_SRD (1 << 15)
8192 #define FORCE_ARB_IDLE_PLANES (1 << 14)
8193 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
8194 #define IGNORE_PSR2_HW_TRACKING (1 << 1)
8195
8196 #define CHICKEN_PAR2_1 _MMIO(0x42090)
8197 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
8198
8199 #define CHICKEN_MISC_2 _MMIO(0x42084)
8200 #define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
8201 #define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
8202 #define GLK_CL2_PWR_DOWN (1 << 12)
8203 #define GLK_CL1_PWR_DOWN (1 << 11)
8204 #define GLK_CL0_PWR_DOWN (1 << 10)
8205
8206 #define CHICKEN_MISC_4 _MMIO(0x4208c)
8207 #define FBC_STRIDE_OVERRIDE (1 << 13)
8208 #define FBC_STRIDE_MASK 0x1FFF
8209
8210 #define _CHICKEN_PIPESL_1_A 0x420b0
8211 #define _CHICKEN_PIPESL_1_B 0x420b4
8212 #define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
8213 #define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
8214 #define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
8215 #define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
8216 #define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
8217 #define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
8218 #define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
8219 #define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
8220 #define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
8221 #define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
8222 #define HSW_FBCQ_DIS (1 << 22)
8223 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
8224 #define SKL_PLANE1_STRETCH_MAX_MASK REG_GENMASK(1, 0)
8225 #define SKL_PLANE1_STRETCH_MAX_X8 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 0)
8226 #define SKL_PLANE1_STRETCH_MAX_X4 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 1)
8227 #define SKL_PLANE1_STRETCH_MAX_X2 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 2)
8228 #define SKL_PLANE1_STRETCH_MAX_X1 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 3)
8229 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
8230
8231 #define _CHICKEN_TRANS_A 0x420c0
8232 #define _CHICKEN_TRANS_B 0x420c4
8233 #define _CHICKEN_TRANS_C 0x420c8
8234 #define _CHICKEN_TRANS_EDP 0x420cc
8235 #define _CHICKEN_TRANS_D 0x420d8
8236 #define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
8237 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
8238 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
8239 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
8240 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
8241 [TRANSCODER_D] = _CHICKEN_TRANS_D))
8242 #define HSW_FRAME_START_DELAY_MASK REG_GENMASK(28, 27)
8243 #define HSW_FRAME_START_DELAY(x) REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x)
8244 #define VSC_DATA_SEL_SOFTWARE_CONTROL REG_BIT(25) /* GLK */
8245 #define FECSTALL_DIS_DPTSTREAM_DPTTG REG_BIT(23)
8246 #define DDI_TRAINING_OVERRIDE_ENABLE REG_BIT(19)
8247 #define DDI_TRAINING_OVERRIDE_VALUE REG_BIT(18)
8248 #define DDIE_TRAINING_OVERRIDE_ENABLE REG_BIT(17) /* CHICKEN_TRANS_A only */
8249 #define DDIE_TRAINING_OVERRIDE_VALUE REG_BIT(16) /* CHICKEN_TRANS_A only */
8250 #define PSR2_ADD_VERTICAL_LINE_COUNT REG_BIT(15)
8251 #define PSR2_VSC_ENABLE_PROG_HEADER REG_BIT(12)
8252
8253 #define DISP_ARB_CTL _MMIO(0x45000)
8254 #define DISP_FBC_MEMORY_WAKE (1 << 31)
8255 #define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
8256 #define DISP_FBC_WM_DIS (1 << 15)
8257 #define DISP_ARB_CTL2 _MMIO(0x45004)
8258 #define DISP_DATA_PARTITION_5_6 (1 << 6)
8259 #define DISP_IPC_ENABLE (1 << 3)
8260
8261 /*
8262 * The below are numbered starting from "S1" on gen11/gen12, but starting
8263 * with gen13 display, the bspec switches to a 0-based numbering scheme
8264 * (although the addresses stay the same so new S0 = old S1, new S1 = old S2).
8265 * We'll just use the 0-based numbering here for all platforms since it's the
8266 * way things will be named by the hardware team going forward, plus it's more
8267 * consistent with how most of the rest of our registers are named.
8268 */
8269 #define _DBUF_CTL_S0 0x45008
8270 #define _DBUF_CTL_S1 0x44FE8
8271 #define _DBUF_CTL_S2 0x44300
8272 #define _DBUF_CTL_S3 0x44304
8273 #define DBUF_CTL_S(slice) _MMIO(_PICK(slice, \
8274 _DBUF_CTL_S0, \
8275 _DBUF_CTL_S1, \
8276 _DBUF_CTL_S2, \
8277 _DBUF_CTL_S3))
8278 #define DBUF_POWER_REQUEST REG_BIT(31)
8279 #define DBUF_POWER_STATE REG_BIT(30)
8280 #define DBUF_TRACKER_STATE_SERVICE_MASK REG_GENMASK(23, 19)
8281 #define DBUF_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_TRACKER_STATE_SERVICE_MASK, x)
8282 #define DBUF_MIN_TRACKER_STATE_SERVICE_MASK REG_GENMASK(18, 16) /* ADL-P+ */
8283 #define DBUF_MIN_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_MIN_TRACKER_STATE_SERVICE_MASK, x) /* ADL-P+ */
8284
8285 #define GEN7_MSG_CTL _MMIO(0x45010)
8286 #define WAIT_FOR_PCH_RESET_ACK (1 << 1)
8287 #define WAIT_FOR_PCH_FLR_ACK (1 << 0)
8288
8289 #define _BW_BUDDY0_CTL 0x45130
8290 #define _BW_BUDDY1_CTL 0x45140
8291 #define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
8292 _BW_BUDDY0_CTL, \
8293 _BW_BUDDY1_CTL))
8294 #define BW_BUDDY_DISABLE REG_BIT(31)
8295 #define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
8296 #define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
8297
8298 #define _BW_BUDDY0_PAGE_MASK 0x45134
8299 #define _BW_BUDDY1_PAGE_MASK 0x45144
8300 #define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
8301 _BW_BUDDY0_PAGE_MASK, \
8302 _BW_BUDDY1_PAGE_MASK))
8303
8304 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
8305 #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
8306
8307 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
8308 #define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
8309 #define ICL_DELAY_PMRSP (1 << 22)
8310 #define MASK_WAKEMEM (1 << 13)
8311
8312 #define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
8313 #define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
8314 #define DCPR_MASK_LPMODE REG_BIT(26)
8315 #define DCPR_SEND_RESP_IMM REG_BIT(25)
8316 #define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
8317
8318 #define SKL_DFSM _MMIO(0x51000)
8319 #define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
8320 #define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
8321 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
8322 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
8323 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
8324 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
8325 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
8326 #define ICL_DFSM_DMC_DISABLE (1 << 23)
8327 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
8328 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
8329 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
8330 #define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
8331 #define GLK_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
8332
8333 #define SKL_DSSM _MMIO(0x51004)
8334 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
8335 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
8336 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
8337 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
8338
8339 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
8340 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
8341
8342 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
8343 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
8344 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
8345
8346 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
8347 #define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
8348 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
8349 #define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
8350
8351 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
8352 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
8353 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
8354 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
8355 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
8356 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
8357 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
8358
8359 /* GEN7 chicken */
8360 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
8361 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10)
8362 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
8363
8364 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
8365 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
8366 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
8367 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
8368 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
8369
8370 #define GEN8_L3CNTLREG _MMIO(0x7034)
8371 #define GEN8_ERRDETBCTRL (1 << 9)
8372
8373 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
8374 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12)
8375 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11)
8376 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9)
8377
8378 #define HIZ_CHICKEN _MMIO(0x7018)
8379 # define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15)
8380 # define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14)
8381 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3)
8382
8383 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
8384 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
8385
8386 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
8387 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
8388
8389 #define GEN7_SARCHKMD _MMIO(0xB000)
8390 #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
8391 #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
8392
8393 #define GEN7_L3SQCREG1 _MMIO(0xB010)
8394 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
8395
8396 #define GEN8_L3SQCREG1 _MMIO(0xB100)
8397 /*
8398 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
8399 * Using the formula in BSpec leads to a hang, while the formula here works
8400 * fine and matches the formulas for all other platforms. A BSpec change
8401 * request has been filed to clarify this.
8402 */
8403 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
8404 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
8405 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
8406
8407 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
8408 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
8409 #define GEN7_L3AGDIS (1 << 19)
8410 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
8411 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
8412
8413 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
8414 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
8415 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
8416 #define GEN11_I2M_WRITE_DISABLE (1 << 28)
8417
8418 #define GEN7_L3SQCREG4 _MMIO(0xb034)
8419 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
8420
8421 #define GEN11_SCRATCH2 _MMIO(0xb140)
8422 #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
8423
8424 #define GEN8_L3SQCREG4 _MMIO(0xb118)
8425 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
8426 #define GEN8_LQSC_RO_PERF_DIS (1 << 27)
8427 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8428 #define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22)
8429
8430 /* GEN8 chicken */
8431 #define HDC_CHICKEN0 _MMIO(0x7300)
8432 #define ICL_HDC_MODE _MMIO(0xE5F4)
8433 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
8434 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
8435 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
8436 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
8437 #define HDC_FORCE_NON_COHERENT (1 << 4)
8438 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
8439
8440 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
8441
8442 /* GEN9 chicken */
8443 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
8444 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
8445
8446 #define GEN9_WM_CHICKEN3 _MMIO(0x5588)
8447 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
8448
8449 /* WaCatErrorRejectionIssue */
8450 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
8451 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
8452
8453 #define HSW_SCRATCH1 _MMIO(0xb038)
8454 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
8455
8456 #define BDW_SCRATCH1 _MMIO(0xb11c)
8457 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
8458
8459 /*GEN11 chicken */
8460 #define _PIPEA_CHICKEN 0x70038
8461 #define _PIPEB_CHICKEN 0x71038
8462 #define _PIPEC_CHICKEN 0x72038
8463 #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
8464 _PIPEB_CHICKEN)
8465 #define UNDERRUN_RECOVERY_DISABLE_ADLP REG_BIT(30)
8466 #define UNDERRUN_RECOVERY_ENABLE_DG2 REG_BIT(30)
8467 #define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
8468 #define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
8469
8470 #define FF_MODE2 _MMIO(0x6604)
8471 #define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24)
8472 #define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224)
8473 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16)
8474 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
8475
8476 /* PCH */
8477
8478 #define PCH_DISPLAY_BASE 0xc0000u
8479
8480 /* south display engine interrupt: IBX */
8481 #define SDE_AUDIO_POWER_D (1 << 27)
8482 #define SDE_AUDIO_POWER_C (1 << 26)
8483 #define SDE_AUDIO_POWER_B (1 << 25)
8484 #define SDE_AUDIO_POWER_SHIFT (25)
8485 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
8486 #define SDE_GMBUS (1 << 24)
8487 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
8488 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
8489 #define SDE_AUDIO_HDCP_MASK (3 << 22)
8490 #define SDE_AUDIO_TRANSB (1 << 21)
8491 #define SDE_AUDIO_TRANSA (1 << 20)
8492 #define SDE_AUDIO_TRANS_MASK (3 << 20)
8493 #define SDE_POISON (1 << 19)
8494 /* 18 reserved */
8495 #define SDE_FDI_RXB (1 << 17)
8496 #define SDE_FDI_RXA (1 << 16)
8497 #define SDE_FDI_MASK (3 << 16)
8498 #define SDE_AUXD (1 << 15)
8499 #define SDE_AUXC (1 << 14)
8500 #define SDE_AUXB (1 << 13)
8501 #define SDE_AUX_MASK (7 << 13)
8502 /* 12 reserved */
8503 #define SDE_CRT_HOTPLUG (1 << 11)
8504 #define SDE_PORTD_HOTPLUG (1 << 10)
8505 #define SDE_PORTC_HOTPLUG (1 << 9)
8506 #define SDE_PORTB_HOTPLUG (1 << 8)
8507 #define SDE_SDVOB_HOTPLUG (1 << 6)
8508 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
8509 SDE_SDVOB_HOTPLUG | \
8510 SDE_PORTB_HOTPLUG | \
8511 SDE_PORTC_HOTPLUG | \
8512 SDE_PORTD_HOTPLUG)
8513 #define SDE_TRANSB_CRC_DONE (1 << 5)
8514 #define SDE_TRANSB_CRC_ERR (1 << 4)
8515 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
8516 #define SDE_TRANSA_CRC_DONE (1 << 2)
8517 #define SDE_TRANSA_CRC_ERR (1 << 1)
8518 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
8519 #define SDE_TRANS_MASK (0x3f)
8520
8521 /* south display engine interrupt: CPT - CNP */
8522 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
8523 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
8524 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
8525 #define SDE_AUDIO_POWER_SHIFT_CPT 29
8526 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
8527 #define SDE_AUXD_CPT (1 << 27)
8528 #define SDE_AUXC_CPT (1 << 26)
8529 #define SDE_AUXB_CPT (1 << 25)
8530 #define SDE_AUX_MASK_CPT (7 << 25)
8531 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
8532 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8533 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
8534 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
8535 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
8536 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
8537 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
8538 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
8539 SDE_SDVOB_HOTPLUG_CPT | \
8540 SDE_PORTD_HOTPLUG_CPT | \
8541 SDE_PORTC_HOTPLUG_CPT | \
8542 SDE_PORTB_HOTPLUG_CPT)
8543 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
8544 SDE_PORTD_HOTPLUG_CPT | \
8545 SDE_PORTC_HOTPLUG_CPT | \
8546 SDE_PORTB_HOTPLUG_CPT | \
8547 SDE_PORTA_HOTPLUG_SPT)
8548 #define SDE_GMBUS_CPT (1 << 17)
8549 #define SDE_ERROR_CPT (1 << 16)
8550 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
8551 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
8552 #define SDE_FDI_RXC_CPT (1 << 8)
8553 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
8554 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
8555 #define SDE_FDI_RXB_CPT (1 << 4)
8556 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
8557 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
8558 #define SDE_FDI_RXA_CPT (1 << 0)
8559 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
8560 SDE_AUDIO_CP_REQ_B_CPT | \
8561 SDE_AUDIO_CP_REQ_A_CPT)
8562 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
8563 SDE_AUDIO_CP_CHG_B_CPT | \
8564 SDE_AUDIO_CP_CHG_A_CPT)
8565 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
8566 SDE_FDI_RXB_CPT | \
8567 SDE_FDI_RXA_CPT)
8568
8569 /* south display engine interrupt: ICP/TGP */
8570 #define SDE_GMBUS_ICP (1 << 23)
8571 #define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
8572 #define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
8573 #define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
8574 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
8575 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
8576 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
8577 #define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
8578 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
8579 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
8580 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
8581 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
8582 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
8583
8584 #define SDEISR _MMIO(0xc4000)
8585 #define SDEIMR _MMIO(0xc4004)
8586 #define SDEIIR _MMIO(0xc4008)
8587 #define SDEIER _MMIO(0xc400c)
8588
8589 #define SERR_INT _MMIO(0xc4040)
8590 #define SERR_INT_POISON (1 << 31)
8591 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8592
8593 /* digital port hotplug */
8594 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
8595 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
8596 #define BXT_DDIA_HPD_INVERT (1 << 27)
8597 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
8598 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
8599 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
8600 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
8601 #define PORTD_HOTPLUG_ENABLE (1 << 20)
8602 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
8603 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
8604 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
8605 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
8606 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
8607 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
8608 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
8609 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
8610 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
8611 #define PORTC_HOTPLUG_ENABLE (1 << 12)
8612 #define BXT_DDIC_HPD_INVERT (1 << 11)
8613 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
8614 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
8615 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
8616 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
8617 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
8618 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
8619 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
8620 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
8621 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
8622 #define PORTB_HOTPLUG_ENABLE (1 << 4)
8623 #define BXT_DDIB_HPD_INVERT (1 << 3)
8624 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
8625 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
8626 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
8627 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
8628 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
8629 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
8630 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
8631 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
8632 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
8633 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
8634 BXT_DDIB_HPD_INVERT | \
8635 BXT_DDIC_HPD_INVERT)
8636
8637 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
8638 #define PORTE_HOTPLUG_ENABLE (1 << 4)
8639 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
8640 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
8641 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
8642 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
8643
8644 /* This register is a reuse of PCH_PORT_HOTPLUG register. The
8645 * functionality covered in PCH_PORT_HOTPLUG is split into
8646 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
8647 */
8648
8649 #define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
8650 #define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
8651 #define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
8652 #define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
8653 #define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
8654 #define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
8655 #define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
8656
8657 #define SHOTPLUG_CTL_TC _MMIO(0xc4034)
8658 #define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8659 #define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8660 #define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
8661
8662 #define SHPD_FILTER_CNT _MMIO(0xc4038)
8663 #define SHPD_FILTER_CNT_500_ADJ 0x001D9
8664
8665 #define _PCH_DPLL_A 0xc6014
8666 #define _PCH_DPLL_B 0xc6018
8667 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
8668
8669 #define _PCH_FPA0 0xc6040
8670 #define FP_CB_TUNE (0x3 << 22)
8671 #define _PCH_FPA1 0xc6044
8672 #define _PCH_FPB0 0xc6048
8673 #define _PCH_FPB1 0xc604c
8674 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8675 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
8676
8677 #define PCH_DPLL_TEST _MMIO(0xc606c)
8678
8679 #define PCH_DREF_CONTROL _MMIO(0xC6200)
8680 #define DREF_CONTROL_MASK 0x7fc3
8681 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8682 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8683 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8684 #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8685 #define DREF_SSC_SOURCE_DISABLE (0 << 11)
8686 #define DREF_SSC_SOURCE_ENABLE (2 << 11)
8687 #define DREF_SSC_SOURCE_MASK (3 << 11)
8688 #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8689 #define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8690 #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8691 #define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8692 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8693 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8694 #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8695 #define DREF_SSC4_DOWNSPREAD (0 << 6)
8696 #define DREF_SSC4_CENTERSPREAD (1 << 6)
8697 #define DREF_SSC1_DISABLE (0 << 1)
8698 #define DREF_SSC1_ENABLE (1 << 1)
8699 #define DREF_SSC4_DISABLE (0)
8700 #define DREF_SSC4_ENABLE (1)
8701
8702 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
8703 #define FDL_TP1_TIMER_SHIFT 12
8704 #define FDL_TP1_TIMER_MASK (3 << 12)
8705 #define FDL_TP2_TIMER_SHIFT 10
8706 #define FDL_TP2_TIMER_MASK (3 << 10)
8707 #define RAWCLK_FREQ_MASK 0x3ff
8708 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8709 #define CNP_RAWCLK_DIV(div) ((div) << 16)
8710 #define CNP_RAWCLK_FRAC_MASK (0xf << 26)
8711 #define CNP_RAWCLK_DEN(den) ((den) << 26)
8712 #define ICP_RAWCLK_NUM(num) ((num) << 11)
8713
8714 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
8715
8716 #define PCH_SSC4_PARMS _MMIO(0xc6210)
8717 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
8718
8719 #define PCH_DPLL_SEL _MMIO(0xc7000)
8720 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
8721 #define TRANS_DPLLA_SEL(pipe) 0
8722 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8723
8724 /* transcoder */
8725
8726 #define _PCH_TRANS_HTOTAL_A 0xe0000
8727 #define TRANS_HTOTAL_SHIFT 16
8728 #define TRANS_HACTIVE_SHIFT 0
8729 #define _PCH_TRANS_HBLANK_A 0xe0004
8730 #define TRANS_HBLANK_END_SHIFT 16
8731 #define TRANS_HBLANK_START_SHIFT 0
8732 #define _PCH_TRANS_HSYNC_A 0xe0008
8733 #define TRANS_HSYNC_END_SHIFT 16
8734 #define TRANS_HSYNC_START_SHIFT 0
8735 #define _PCH_TRANS_VTOTAL_A 0xe000c
8736 #define TRANS_VTOTAL_SHIFT 16
8737 #define TRANS_VACTIVE_SHIFT 0
8738 #define _PCH_TRANS_VBLANK_A 0xe0010
8739 #define TRANS_VBLANK_END_SHIFT 16
8740 #define TRANS_VBLANK_START_SHIFT 0
8741 #define _PCH_TRANS_VSYNC_A 0xe0014
8742 #define TRANS_VSYNC_END_SHIFT 16
8743 #define TRANS_VSYNC_START_SHIFT 0
8744 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
8745
8746 #define _PCH_TRANSA_DATA_M1 0xe0030
8747 #define _PCH_TRANSA_DATA_N1 0xe0034
8748 #define _PCH_TRANSA_DATA_M2 0xe0038
8749 #define _PCH_TRANSA_DATA_N2 0xe003c
8750 #define _PCH_TRANSA_LINK_M1 0xe0040
8751 #define _PCH_TRANSA_LINK_N1 0xe0044
8752 #define _PCH_TRANSA_LINK_M2 0xe0048
8753 #define _PCH_TRANSA_LINK_N2 0xe004c
8754
8755 /* Per-transcoder DIP controls (PCH) */
8756 #define _VIDEO_DIP_CTL_A 0xe0200
8757 #define _VIDEO_DIP_DATA_A 0xe0208
8758 #define _VIDEO_DIP_GCP_A 0xe0210
8759 #define GCP_COLOR_INDICATION (1 << 2)
8760 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8761 #define GCP_AV_MUTE (1 << 0)
8762
8763 #define _VIDEO_DIP_CTL_B 0xe1200
8764 #define _VIDEO_DIP_DATA_B 0xe1208
8765 #define _VIDEO_DIP_GCP_B 0xe1210
8766
8767 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8768 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8769 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
8770
8771 /* Per-transcoder DIP controls (VLV) */
8772 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8773 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8774 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
8775
8776 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8777 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8778 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
8779
8780 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8781 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8782 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
8783
8784 #define VLV_TVIDEO_DIP_CTL(pipe) \
8785 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
8786 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
8787 #define VLV_TVIDEO_DIP_DATA(pipe) \
8788 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
8789 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
8790 #define VLV_TVIDEO_DIP_GCP(pipe) \
8791 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
8792 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
8793
8794 /* Haswell DIP controls */
8795
8796 #define _HSW_VIDEO_DIP_CTL_A 0x60200
8797 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8798 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8799 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8800 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8801 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8802 #define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
8803 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8804 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8805 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8806 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8807 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8808 #define _HSW_VIDEO_DIP_GCP_A 0x60210
8809
8810 #define _HSW_VIDEO_DIP_CTL_B 0x61200
8811 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8812 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8813 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8814 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8815 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8816 #define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
8817 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8818 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8819 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8820 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8821 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8822 #define _HSW_VIDEO_DIP_GCP_B 0x61210
8823
8824 /* Icelake PPS_DATA and _ECC DIP Registers.
8825 * These are available for transcoders B,C and eDP.
8826 * Adding the _A so as to reuse the _MMIO_TRANS2
8827 * definition, with which it offsets to the right location.
8828 */
8829
8830 #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8831 #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8832 #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8833 #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8834
8835 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8836 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8837 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8838 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8839 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8840 #define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
8841 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
8842 #define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
8843 #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8844 #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
8845
8846 #define _HSW_STEREO_3D_CTL_A 0x70020
8847 #define S3D_ENABLE (1 << 31)
8848 #define _HSW_STEREO_3D_CTL_B 0x71020
8849
8850 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
8851
8852 #define _PCH_TRANS_HTOTAL_B 0xe1000
8853 #define _PCH_TRANS_HBLANK_B 0xe1004
8854 #define _PCH_TRANS_HSYNC_B 0xe1008
8855 #define _PCH_TRANS_VTOTAL_B 0xe100c
8856 #define _PCH_TRANS_VBLANK_B 0xe1010
8857 #define _PCH_TRANS_VSYNC_B 0xe1014
8858 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
8859
8860 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8861 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8862 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8863 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8864 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8865 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8866 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
8867
8868 #define _PCH_TRANSB_DATA_M1 0xe1030
8869 #define _PCH_TRANSB_DATA_N1 0xe1034
8870 #define _PCH_TRANSB_DATA_M2 0xe1038
8871 #define _PCH_TRANSB_DATA_N2 0xe103c
8872 #define _PCH_TRANSB_LINK_M1 0xe1040
8873 #define _PCH_TRANSB_LINK_N1 0xe1044
8874 #define _PCH_TRANSB_LINK_M2 0xe1048
8875 #define _PCH_TRANSB_LINK_N2 0xe104c
8876
8877 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8878 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8879 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8880 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8881 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8882 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8883 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8884 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
8885
8886 #define _PCH_TRANSACONF 0xf0008
8887 #define _PCH_TRANSBCONF 0xf1008
8888 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8889 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
8890 #define TRANS_DISABLE (0 << 31)
8891 #define TRANS_ENABLE (1 << 31)
8892 #define TRANS_STATE_MASK (1 << 30)
8893 #define TRANS_STATE_DISABLE (0 << 30)
8894 #define TRANS_STATE_ENABLE (1 << 30)
8895 #define TRANS_FRAME_START_DELAY_MASK (3 << 27) /* ibx */
8896 #define TRANS_FRAME_START_DELAY(x) ((x) << 27) /* ibx: 0-3 */
8897 #define TRANS_INTERLACE_MASK (7 << 21)
8898 #define TRANS_PROGRESSIVE (0 << 21)
8899 #define TRANS_INTERLACED (3 << 21)
8900 #define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8901 #define TRANS_8BPC (0 << 5)
8902 #define TRANS_10BPC (1 << 5)
8903 #define TRANS_6BPC (2 << 5)
8904 #define TRANS_12BPC (3 << 5)
8905
8906 #define _TRANSA_CHICKEN1 0xf0060
8907 #define _TRANSB_CHICKEN1 0xf1060
8908 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
8909 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8910 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
8911 #define _TRANSA_CHICKEN2 0xf0064
8912 #define _TRANSB_CHICKEN2 0xf1064
8913 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
8914 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8915 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8916 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8917 #define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
8918 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8919 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
8920
8921 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
8922 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
8923 #define FDIA_PHASE_SYNC_SHIFT_EN 18
8924 #define INVERT_DDID_HPD (1 << 18)
8925 #define INVERT_DDIC_HPD (1 << 17)
8926 #define INVERT_DDIB_HPD (1 << 16)
8927 #define INVERT_DDIA_HPD (1 << 15)
8928 #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8929 #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
8930 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
8931 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8932 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
8933 #define SBCLK_RUN_REFCLK_DIS (1 << 7)
8934 #define SPT_PWM_GRANULARITY (1 << 0)
8935 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
8936 #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8937 #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8938 #define LPT_PWM_GRANULARITY (1 << 5)
8939 #define DPLS_EDP_PPS_FIX_DIS (1 << 0)
8940
8941 #define _FDI_RXA_CHICKEN 0xc200c
8942 #define _FDI_RXB_CHICKEN 0xc2010
8943 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8944 #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
8945 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
8946
8947 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
8948 #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8949 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8950 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8951 #define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
8952 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8953 #define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8954 #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
8955
8956 /* CPU: FDI_TX */
8957 #define _FDI_TXA_CTL 0x60100
8958 #define _FDI_TXB_CTL 0x61100
8959 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
8960 #define FDI_TX_DISABLE (0 << 31)
8961 #define FDI_TX_ENABLE (1 << 31)
8962 #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8963 #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8964 #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8965 #define FDI_LINK_TRAIN_NONE (3 << 28)
8966 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8967 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8968 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8969 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8970 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8971 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8972 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8973 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8974 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8975 SNB has different settings. */
8976 /* SNB A-stepping */
8977 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8978 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8979 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8980 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8981 /* SNB B-stepping */
8982 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8983 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8984 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8985 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8986 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
8987 #define FDI_DP_PORT_WIDTH_SHIFT 19
8988 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8989 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
8990 #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
8991 /* Ironlake: hardwired to 1 */
8992 #define FDI_TX_PLL_ENABLE (1 << 14)
8993
8994 /* Ivybridge has different bits for lolz */
8995 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8996 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8997 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8998 #define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
8999
9000 /* both Tx and Rx */
9001 #define FDI_COMPOSITE_SYNC (1 << 11)
9002 #define FDI_LINK_TRAIN_AUTO (1 << 10)
9003 #define FDI_SCRAMBLING_ENABLE (0 << 7)
9004 #define FDI_SCRAMBLING_DISABLE (1 << 7)
9005
9006 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9007 #define _FDI_RXA_CTL 0xf000c
9008 #define _FDI_RXB_CTL 0xf100c
9009 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
9010 #define FDI_RX_ENABLE (1 << 31)
9011 /* train, dp width same as FDI_TX */
9012 #define FDI_FS_ERRC_ENABLE (1 << 27)
9013 #define FDI_FE_ERRC_ENABLE (1 << 26)
9014 #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
9015 #define FDI_8BPC (0 << 16)
9016 #define FDI_10BPC (1 << 16)
9017 #define FDI_6BPC (2 << 16)
9018 #define FDI_12BPC (3 << 16)
9019 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
9020 #define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
9021 #define FDI_RX_PLL_ENABLE (1 << 13)
9022 #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
9023 #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
9024 #define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
9025 #define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
9026 #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
9027 #define FDI_PCDCLK (1 << 4)
9028 /* CPT */
9029 #define FDI_AUTO_TRAINING (1 << 10)
9030 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
9031 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
9032 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
9033 #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
9034 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
9035
9036 #define _FDI_RXA_MISC 0xf0010
9037 #define _FDI_RXB_MISC 0xf1010
9038 #define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
9039 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
9040 #define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
9041 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
9042 #define FDI_RX_TP1_TO_TP2_48 (2 << 20)
9043 #define FDI_RX_TP1_TO_TP2_64 (3 << 20)
9044 #define FDI_RX_FDI_DELAY_90 (0x90 << 0)
9045 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
9046
9047 #define _FDI_RXA_TUSIZE1 0xf0030
9048 #define _FDI_RXA_TUSIZE2 0xf0038
9049 #define _FDI_RXB_TUSIZE1 0xf1030
9050 #define _FDI_RXB_TUSIZE2 0xf1038
9051 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
9052 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
9053
9054 /* FDI_RX interrupt register format */
9055 #define FDI_RX_INTER_LANE_ALIGN (1 << 10)
9056 #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
9057 #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
9058 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
9059 #define FDI_RX_FS_CODE_ERR (1 << 6)
9060 #define FDI_RX_FE_CODE_ERR (1 << 5)
9061 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
9062 #define FDI_RX_HDCP_LINK_FAIL (1 << 3)
9063 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
9064 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
9065 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
9066
9067 #define _FDI_RXA_IIR 0xf0014
9068 #define _FDI_RXA_IMR 0xf0018
9069 #define _FDI_RXB_IIR 0xf1014
9070 #define _FDI_RXB_IMR 0xf1018
9071 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
9072 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
9073
9074 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
9075 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
9076
9077 #define PCH_LVDS _MMIO(0xe1180)
9078 #define LVDS_DETECTED (1 << 1)
9079
9080 #define _PCH_DP_B 0xe4100
9081 #define PCH_DP_B _MMIO(_PCH_DP_B)
9082 #define _PCH_DPB_AUX_CH_CTL 0xe4110
9083 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
9084 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
9085 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
9086 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
9087 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
9088
9089 #define _PCH_DP_C 0xe4200
9090 #define PCH_DP_C _MMIO(_PCH_DP_C)
9091 #define _PCH_DPC_AUX_CH_CTL 0xe4210
9092 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
9093 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
9094 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
9095 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
9096 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
9097
9098 #define _PCH_DP_D 0xe4300
9099 #define PCH_DP_D _MMIO(_PCH_DP_D)
9100 #define _PCH_DPD_AUX_CH_CTL 0xe4310
9101 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
9102 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
9103 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
9104 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
9105 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
9106
9107 #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
9108 #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
9109
9110 /* CPT */
9111 #define _TRANS_DP_CTL_A 0xe0300
9112 #define _TRANS_DP_CTL_B 0xe1300
9113 #define _TRANS_DP_CTL_C 0xe2300
9114 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
9115 #define TRANS_DP_OUTPUT_ENABLE (1 << 31)
9116 #define TRANS_DP_PORT_SEL_MASK (3 << 29)
9117 #define TRANS_DP_PORT_SEL_NONE (3 << 29)
9118 #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
9119 #define TRANS_DP_AUDIO_ONLY (1 << 26)
9120 #define TRANS_DP_ENH_FRAMING (1 << 18)
9121 #define TRANS_DP_8BPC (0 << 9)
9122 #define TRANS_DP_10BPC (1 << 9)
9123 #define TRANS_DP_6BPC (2 << 9)
9124 #define TRANS_DP_12BPC (3 << 9)
9125 #define TRANS_DP_BPC_MASK (3 << 9)
9126 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
9127 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
9128 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
9129 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
9130 #define TRANS_DP_SYNC_MASK (3 << 3)
9131
9132 /* SNB eDP training params */
9133 /* SNB A-stepping */
9134 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
9135 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
9136 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
9137 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
9138 /* SNB B-stepping */
9139 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
9140 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
9141 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
9142 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
9143 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
9144 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
9145
9146 /* IVB */
9147 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
9148 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
9149 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
9150 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
9151 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
9152 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
9153 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
9154
9155 /* legacy values */
9156 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
9157 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
9158 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
9159 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
9160 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
9161
9162 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
9163
9164 #define VLV_PMWGICZ _MMIO(0x1300a4)
9165
9166 #define RC6_LOCATION _MMIO(0xD40)
9167 #define RC6_CTX_IN_DRAM (1 << 0)
9168 #define RC6_CTX_BASE _MMIO(0xD48)
9169 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
9170 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
9171 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
9172 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
9173 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
9174 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
9175 #define IDLE_TIME_MASK 0xFFFFF
9176 #define FORCEWAKE _MMIO(0xA18C)
9177 #define FORCEWAKE_VLV _MMIO(0x1300b0)
9178 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
9179 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
9180 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
9181 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
9182 #define FORCEWAKE_ACK _MMIO(0x130090)
9183 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
9184 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
9185 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
9186 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
9187
9188 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
9189 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
9190 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
9191 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
9192 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
9193 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
9194 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
9195 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
9196 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
9197 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
9198 #define FORCEWAKE_GT_GEN9 _MMIO(0xa188)
9199 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
9200 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
9201 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
9202 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
9203 #define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044)
9204 #define FORCEWAKE_KERNEL BIT(0)
9205 #define FORCEWAKE_USER BIT(1)
9206 #define FORCEWAKE_KERNEL_FALLBACK BIT(15)
9207 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
9208 #define ECOBUS _MMIO(0xa180)
9209 #define FORCEWAKE_MT_ENABLE (1 << 5)
9210 #define VLV_SPAREG2H _MMIO(0xA194)
9211 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
9212 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
9213 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
9214
9215 #define GTFIFODBG _MMIO(0x120000)
9216 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
9217 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
9218 #define GT_FIFO_SBDROPERR (1 << 6)
9219 #define GT_FIFO_BLOBDROPERR (1 << 5)
9220 #define GT_FIFO_SB_READ_ABORTERR (1 << 4)
9221 #define GT_FIFO_DROPERR (1 << 3)
9222 #define GT_FIFO_OVFERR (1 << 2)
9223 #define GT_FIFO_IAWRERR (1 << 1)
9224 #define GT_FIFO_IARDERR (1 << 0)
9225
9226 #define GTFIFOCTL _MMIO(0x120008)
9227 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
9228 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
9229 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
9230 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
9231
9232 #define HSW_IDICR _MMIO(0x9008)
9233 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
9234 #define HSW_EDRAM_CAP _MMIO(0x120010)
9235 #define EDRAM_ENABLED 0x1
9236 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
9237 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
9238 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
9239
9240 #define GEN6_UCGCTL1 _MMIO(0x9400)
9241 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
9242 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
9243 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
9244 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
9245
9246 #define GEN6_UCGCTL2 _MMIO(0x9404)
9247 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
9248 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
9249 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
9250 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
9251 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9252 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
9253
9254 #define GEN6_UCGCTL3 _MMIO(0x9408)
9255 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9256
9257 #define GEN7_UCGCTL4 _MMIO(0x940c)
9258 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
9259 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
9260
9261 #define GEN6_RCGCTL1 _MMIO(0x9410)
9262 #define GEN6_RCGCTL2 _MMIO(0x9414)
9263 #define GEN6_RSTCTL _MMIO(0x9420)
9264
9265 #define GEN8_UCGCTL6 _MMIO(0x9430)
9266 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
9267 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
9268 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
9269
9270 #define GEN6_GFXPAUSE _MMIO(0xA000)
9271 #define GEN6_RPNSWREQ _MMIO(0xA008)
9272 #define GEN6_TURBO_DISABLE (1 << 31)
9273 #define GEN6_FREQUENCY(x) ((x) << 25)
9274 #define HSW_FREQUENCY(x) ((x) << 24)
9275 #define GEN9_FREQUENCY(x) ((x) << 23)
9276 #define GEN6_OFFSET(x) ((x) << 19)
9277 #define GEN6_AGGRESSIVE_TURBO (0 << 15)
9278 #define GEN9_SW_REQ_UNSLICE_RATIO_SHIFT 23
9279
9280 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
9281 #define GEN6_RC_CONTROL _MMIO(0xA090)
9282 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
9283 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
9284 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
9285 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
9286 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
9287 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
9288 #define GEN7_RC_CTL_TO_MODE (1 << 28)
9289 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
9290 #define GEN6_RC_CTL_HW_ENABLE (1 << 31)
9291 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
9292 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
9293 #define GEN6_RPSTAT1 _MMIO(0xA01C)
9294 #define GEN6_CAGF_SHIFT 8
9295 #define HSW_CAGF_SHIFT 7
9296 #define GEN9_CAGF_SHIFT 23
9297 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
9298 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
9299 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
9300 #define GEN6_RP_CONTROL _MMIO(0xA024)
9301 #define GEN6_RP_MEDIA_TURBO (1 << 11)
9302 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
9303 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
9304 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
9305 #define GEN6_RP_MEDIA_HW_MODE (1 << 9)
9306 #define GEN6_RP_MEDIA_SW_MODE (0 << 9)
9307 #define GEN6_RP_MEDIA_IS_GFX (1 << 8)
9308 #define GEN6_RP_ENABLE (1 << 7)
9309 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
9310 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
9311 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
9312 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
9313 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
9314 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
9315 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
9316 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
9317 #define GEN6_RP_EI_MASK 0xffffff
9318 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
9319 #define GEN6_RP_CUR_UP _MMIO(0xA054)
9320 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
9321 #define GEN6_RP_PREV_UP _MMIO(0xA058)
9322 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
9323 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
9324 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
9325 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
9326 #define GEN6_RP_UP_EI _MMIO(0xA068)
9327 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
9328 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
9329 #define GEN6_RPDEUHWTC _MMIO(0xA080)
9330 #define GEN6_RPDEUC _MMIO(0xA084)
9331 #define GEN6_RPDEUCSW _MMIO(0xA088)
9332 #define GEN6_RC_STATE _MMIO(0xA094)
9333 #define RC_SW_TARGET_STATE_SHIFT 16
9334 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
9335 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
9336 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
9337 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
9338 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
9339 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
9340 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
9341 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
9342 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
9343 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
9344 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
9345 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
9346 #define VLV_RCEDATA _MMIO(0xA0BC)
9347 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
9348 #define GEN6_PMINTRMSK _MMIO(0xA168)
9349 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
9350 #define ARAT_EXPIRED_INTRMSK (1 << 9)
9351 #define GEN8_MISC_CTRL0 _MMIO(0xA180)
9352 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
9353 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
9354 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
9355 #define GEN9_PG_ENABLE _MMIO(0xA210)
9356 #define GEN9_RENDER_PG_ENABLE REG_BIT(0)
9357 #define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
9358 #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
9359 #define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n))
9360 #define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n))
9361 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
9362 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
9363 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
9364
9365 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
9366 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
9367 #define PIXEL_OVERLAP_CNT_SHIFT 30
9368
9369 #define GEN6_PMISR _MMIO(0x44020)
9370 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
9371 #define GEN6_PMIIR _MMIO(0x44028)
9372 #define GEN6_PMIER _MMIO(0x4402C)
9373 #define GEN6_PM_MBOX_EVENT (1 << 25)
9374 #define GEN6_PM_THERMAL_EVENT (1 << 24)
9375
9376 /*
9377 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
9378 * registers. Shifting is handled on accessing the imr and ier.
9379 */
9380 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
9381 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
9382 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
9383 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
9384 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
9385 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
9386 GEN6_PM_RP_UP_THRESHOLD | \
9387 GEN6_PM_RP_DOWN_EI_EXPIRED | \
9388 GEN6_PM_RP_DOWN_THRESHOLD | \
9389 GEN6_PM_RP_DOWN_TIMEOUT)
9390
9391 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9392 #define GEN7_GT_SCRATCH_REG_NUM 8
9393
9394 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
9395 #define VLV_GFX_CLK_STATUS_BIT (1 << 3)
9396 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
9397
9398 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
9399 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
9400 #define VLV_COUNT_RANGE_HIGH (1 << 15)
9401 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
9402 #define VLV_RENDER_RC0_COUNT_EN (1 << 4)
9403 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
9404 #define VLV_RENDER_RC6_COUNT_EN (1 << 0)
9405 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
9406 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
9407 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9408
9409 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
9410 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
9411 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
9412 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
9413
9414 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
9415 #define GEN6_PCODE_READY (1 << 31)
9416 #define GEN6_PCODE_ERROR_MASK 0xFF
9417 #define GEN6_PCODE_SUCCESS 0x0
9418 #define GEN6_PCODE_ILLEGAL_CMD 0x1
9419 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
9420 #define GEN6_PCODE_TIMEOUT 0x3
9421 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
9422 #define GEN7_PCODE_TIMEOUT 0x2
9423 #define GEN7_PCODE_ILLEGAL_DATA 0x3
9424 #define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
9425 #define GEN11_PCODE_LOCKED 0x6
9426 #define GEN11_PCODE_REJECTED 0x11
9427 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
9428 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
9429 #define GEN6_PCODE_READ_RC6VIDS 0x5
9430 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
9431 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
9432 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
9433 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
9434 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
9435 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
9436 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
9437 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
9438 #define SKL_PCODE_LOAD_HDCP_KEYS 0x5
9439 #define SKL_PCODE_CDCLK_CONTROL 0x7
9440 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
9441 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
9442 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
9443 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
9444 #define GEN6_READ_OC_PARAMS 0xc
9445 #define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
9446 #define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
9447 #define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
9448 #define ADL_PCODE_MEM_SS_READ_PSF_GV_INFO ((0) | (0x2 << 8))
9449 #define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
9450 #define ICL_PCODE_POINTS_RESTRICTED 0x0
9451 #define ICL_PCODE_POINTS_RESTRICTED_MASK 0xf
9452 #define ADLS_PSF_PT_SHIFT 8
9453 #define ADLS_QGV_PT_MASK REG_GENMASK(7, 0)
9454 #define ADLS_PSF_PT_MASK REG_GENMASK(10, 8)
9455 #define GEN6_PCODE_READ_D_COMP 0x10
9456 #define GEN6_PCODE_WRITE_D_COMP 0x11
9457 #define ICL_PCODE_EXIT_TCCOLD 0x12
9458 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
9459 #define DISPLAY_IPS_CONTROL 0x19
9460 #define TGL_PCODE_TCCOLD 0x26
9461 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
9462 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
9463 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
9464 /* See also IPS_CTL */
9465 #define IPS_PCODE_CONTROL (1 << 30)
9466 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
9467 #define GEN9_PCODE_SAGV_CONTROL 0x21
9468 #define GEN9_SAGV_DISABLE 0x0
9469 #define GEN9_SAGV_IS_DISABLED 0x1
9470 #define GEN9_SAGV_ENABLE 0x3
9471 #define DG1_PCODE_STATUS 0x7E
9472 #define DG1_UNCORE_GET_INIT_STATUS 0x0
9473 #define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
9474 #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
9475 #define GEN6_PCODE_DATA _MMIO(0x138128)
9476 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
9477 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
9478 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
9479
9480 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
9481 #define GEN6_CORE_CPD_STATE_MASK (7 << 4)
9482 #define GEN6_RCn_MASK 7
9483 #define GEN6_RC0 0
9484 #define GEN6_RC3 2
9485 #define GEN6_RC6 3
9486 #define GEN6_RC7 4
9487
9488 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
9489 #define GEN8_LSLICESTAT_MASK 0x7
9490
9491 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
9492 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
9493 #define CHV_SS_PG_ENABLE (1 << 1)
9494 #define CHV_EU08_PG_ENABLE (1 << 9)
9495 #define CHV_EU19_PG_ENABLE (1 << 17)
9496 #define CHV_EU210_PG_ENABLE (1 << 25)
9497
9498 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
9499 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
9500 #define CHV_EU311_PG_ENABLE (1 << 1)
9501
9502 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
9503 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
9504 ((slice) % 3) * 0x4)
9505 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
9506 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
9507 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
9508
9509 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
9510 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
9511 ((slice) % 3) * 0x8)
9512 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
9513 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
9514 ((slice) % 3) * 0x8)
9515 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
9516 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
9517 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
9518 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
9519 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
9520 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
9521 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
9522 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
9523
9524 #define GEN7_MISCCPCTL _MMIO(0x9424)
9525 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
9526 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
9527 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
9528 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
9529
9530 #define GEN8_GARBCNTL _MMIO(0xB004)
9531 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
9532 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
9533 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
9534 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
9535
9536 #define GEN11_GLBLINVL _MMIO(0xB404)
9537 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
9538 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
9539
9540 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
9541 #define DFR_DISABLE (1 << 9)
9542
9543 #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
9544 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
9545 #define GEN11_HASH_CTRL_BIT0 (1 << 0)
9546 #define GEN11_HASH_CTRL_BIT4 (1 << 12)
9547
9548 #define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
9549 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
9550 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
9551
9552 #define GEN10_SAMPLER_MODE _MMIO(0xE18C)
9553 #define ENABLE_SMALLPL REG_BIT(15)
9554 #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
9555
9556 /* IVYBRIDGE DPF */
9557 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
9558 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
9559 #define GEN7_PARITY_ERROR_VALID (1 << 13)
9560 #define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
9561 #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
9562 #define GEN7_PARITY_ERROR_ROW(reg) \
9563 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
9564 #define GEN7_PARITY_ERROR_BANK(reg) \
9565 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
9566 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
9567 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
9568 #define GEN7_L3CDERRST1_ENABLE (1 << 7)
9569
9570 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
9571 #define GEN7_L3LOG_SIZE 0x80
9572
9573 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
9574 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
9575 #define GEN7_MAX_PS_THREAD_DEP (8 << 12)
9576 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
9577 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
9578 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
9579
9580 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
9581 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
9582 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
9583
9584 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
9585 #define FLOW_CONTROL_ENABLE (1 << 15)
9586 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
9587 #define STALL_DOP_GATING_DISABLE (1 << 5)
9588 #define THROTTLE_12_5 (7 << 2)
9589 #define DISABLE_EARLY_EOT (1 << 1)
9590
9591 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9592 #define GEN12_DISABLE_EARLY_READ REG_BIT(14)
9593 #define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8)
9594
9595 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
9596 #define DOP_CLOCK_GATING_DISABLE (1 << 0)
9597 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9598 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
9599
9600 #define GEN9_ROW_CHICKEN4 _MMIO(0xe48c)
9601 #define GEN12_DISABLE_TDL_PUSH REG_BIT(9)
9602 #define GEN11_DIS_PICK_2ND_EU REG_BIT(7)
9603
9604 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
9605 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9606
9607 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
9608 #define GEN8_ST_PO_DISABLE (1 << 13)
9609
9610 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
9611 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9612 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9613 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9614 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
9615
9616 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
9617 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9618 #define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9619 #define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
9620
9621 /* Audio */
9622 #define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
9623 #define INTEL_AUDIO_DEVCL 0x808629FB
9624 #define INTEL_AUDIO_DEVBLC 0x80862801
9625 #define INTEL_AUDIO_DEVCTG 0x80862802
9626
9627 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
9628 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9629 #define G4X_ELDV_DEVCTG (1 << 14)
9630 #define G4X_ELD_ADDR_MASK (0xf << 5)
9631 #define G4X_ELD_ACK (1 << 4)
9632 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
9633
9634 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
9635 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
9636 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9637 _IBX_HDMIW_HDMIEDID_B)
9638 #define _IBX_AUD_CNTL_ST_A 0xE20B4
9639 #define _IBX_AUD_CNTL_ST_B 0xE21B4
9640 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9641 _IBX_AUD_CNTL_ST_B)
9642 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9643 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9644 #define IBX_ELD_ACK (1 << 4)
9645 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
9646 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9647 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
9648
9649 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
9650 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
9651 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
9652 #define _CPT_AUD_CNTL_ST_A 0xE50B4
9653 #define _CPT_AUD_CNTL_ST_B 0xE51B4
9654 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9655 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
9656
9657 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9658 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9659 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
9660 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9661 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9662 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9663 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9664
9665 /* These are the 4 32-bit write offset registers for each stream
9666 * output buffer. It determines the offset from the
9667 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9668 */
9669 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
9670
9671 #define _IBX_AUD_CONFIG_A 0xe2000
9672 #define _IBX_AUD_CONFIG_B 0xe2100
9673 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
9674 #define _CPT_AUD_CONFIG_A 0xe5000
9675 #define _CPT_AUD_CONFIG_B 0xe5100
9676 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
9677 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9678 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9679 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9680
9681 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9682 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9683 #define AUD_CONFIG_UPPER_N_SHIFT 20
9684 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
9685 #define AUD_CONFIG_LOWER_N_SHIFT 4
9686 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
9687 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9688 #define AUD_CONFIG_N(n) \
9689 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9690 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
9691 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
9692 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9693 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9694 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9695 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9696 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9697 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9698 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9699 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9700 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9701 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9702 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
9703 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 (10 << 16)
9704 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 (11 << 16)
9705 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 (12 << 16)
9706 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 (13 << 16)
9707 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9708
9709 /* HSW Audio */
9710 #define _HSW_AUD_CONFIG_A 0x65000
9711 #define _HSW_AUD_CONFIG_B 0x65100
9712 #define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
9713
9714 #define _HSW_AUD_MISC_CTRL_A 0x65010
9715 #define _HSW_AUD_MISC_CTRL_B 0x65110
9716 #define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
9717
9718 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9719 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128
9720 #define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
9721 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9722 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9723 #define AUD_CONFIG_M_MASK 0xfffff
9724
9725 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9726 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
9727 #define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9728
9729 /* Audio Digital Converter */
9730 #define _HSW_AUD_DIG_CNVT_1 0x65080
9731 #define _HSW_AUD_DIG_CNVT_2 0x65180
9732 #define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
9733 #define DIP_PORT_SEL_MASK 0x3
9734
9735 #define _HSW_AUD_EDID_DATA_A 0x65050
9736 #define _HSW_AUD_EDID_DATA_B 0x65150
9737 #define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
9738
9739 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9740 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
9741 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9742 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9743 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9744 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9745
9746 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
9747 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9748
9749 #define AUD_FREQ_CNTRL _MMIO(0x65900)
9750 #define AUD_PIN_BUF_CTL _MMIO(0x48414)
9751 #define AUD_PIN_BUF_ENABLE REG_BIT(31)
9752
9753 /* Display Audio Config Reg */
9754 #define AUD_CONFIG_BE _MMIO(0x65ef0)
9755 #define HBLANK_EARLY_ENABLE_ICL(pipe) (0x1 << (20 - (pipe)))
9756 #define HBLANK_EARLY_ENABLE_TGL(pipe) (0x1 << (24 + (pipe)))
9757 #define HBLANK_START_COUNT_MASK(pipe) (0x7 << (3 + ((pipe) * 6)))
9758 #define HBLANK_START_COUNT(pipe, val) (((val) & 0x7) << (3 + ((pipe)) * 6))
9759 #define NUMBER_SAMPLES_PER_LINE_MASK(pipe) (0x3 << ((pipe) * 6))
9760 #define NUMBER_SAMPLES_PER_LINE(pipe, val) (((val) & 0x3) << ((pipe) * 6))
9761
9762 #define HBLANK_START_COUNT_8 0
9763 #define HBLANK_START_COUNT_16 1
9764 #define HBLANK_START_COUNT_32 2
9765 #define HBLANK_START_COUNT_64 3
9766 #define HBLANK_START_COUNT_96 4
9767 #define HBLANK_START_COUNT_128 5
9768
9769 /*
9770 * HSW - ICL power wells
9771 *
9772 * Platforms have up to 3 power well control register sets, each set
9773 * controlling up to 16 power wells via a request/status HW flag tuple:
9774 * - main (HSW_PWR_WELL_CTL[1-4])
9775 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9776 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9777 * Each control register set consists of up to 4 registers used by different
9778 * sources that can request a power well to be enabled:
9779 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9780 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9781 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9782 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9783 */
9784 #define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9785 #define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9786 #define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9787 #define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9788 #define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9789 #define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
9790
9791 /* HSW/BDW power well */
9792 #define HSW_PW_CTL_IDX_GLOBAL 15
9793
9794 /* SKL/BXT/GLK power wells */
9795 #define SKL_PW_CTL_IDX_PW_2 15
9796 #define SKL_PW_CTL_IDX_PW_1 14
9797 #define GLK_PW_CTL_IDX_AUX_C 10
9798 #define GLK_PW_CTL_IDX_AUX_B 9
9799 #define GLK_PW_CTL_IDX_AUX_A 8
9800 #define SKL_PW_CTL_IDX_DDI_D 4
9801 #define SKL_PW_CTL_IDX_DDI_C 3
9802 #define SKL_PW_CTL_IDX_DDI_B 2
9803 #define SKL_PW_CTL_IDX_DDI_A_E 1
9804 #define GLK_PW_CTL_IDX_DDI_A 1
9805 #define SKL_PW_CTL_IDX_MISC_IO 0
9806
9807 /* ICL/TGL - power wells */
9808 #define TGL_PW_CTL_IDX_PW_5 4
9809 #define ICL_PW_CTL_IDX_PW_4 3
9810 #define ICL_PW_CTL_IDX_PW_3 2
9811 #define ICL_PW_CTL_IDX_PW_2 1
9812 #define ICL_PW_CTL_IDX_PW_1 0
9813
9814 /* XE_LPD - power wells */
9815 #define XELPD_PW_CTL_IDX_PW_D 8
9816 #define XELPD_PW_CTL_IDX_PW_C 7
9817 #define XELPD_PW_CTL_IDX_PW_B 6
9818 #define XELPD_PW_CTL_IDX_PW_A 5
9819
9820 #define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9821 #define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9822 #define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9823 #define TGL_PW_CTL_IDX_AUX_TBT6 14
9824 #define TGL_PW_CTL_IDX_AUX_TBT5 13
9825 #define TGL_PW_CTL_IDX_AUX_TBT4 12
9826 #define ICL_PW_CTL_IDX_AUX_TBT4 11
9827 #define TGL_PW_CTL_IDX_AUX_TBT3 11
9828 #define ICL_PW_CTL_IDX_AUX_TBT3 10
9829 #define TGL_PW_CTL_IDX_AUX_TBT2 10
9830 #define ICL_PW_CTL_IDX_AUX_TBT2 9
9831 #define TGL_PW_CTL_IDX_AUX_TBT1 9
9832 #define ICL_PW_CTL_IDX_AUX_TBT1 8
9833 #define TGL_PW_CTL_IDX_AUX_TC6 8
9834 #define XELPD_PW_CTL_IDX_AUX_E 8
9835 #define TGL_PW_CTL_IDX_AUX_TC5 7
9836 #define XELPD_PW_CTL_IDX_AUX_D 7
9837 #define TGL_PW_CTL_IDX_AUX_TC4 6
9838 #define ICL_PW_CTL_IDX_AUX_F 5
9839 #define TGL_PW_CTL_IDX_AUX_TC3 5
9840 #define ICL_PW_CTL_IDX_AUX_E 4
9841 #define TGL_PW_CTL_IDX_AUX_TC2 4
9842 #define ICL_PW_CTL_IDX_AUX_D 3
9843 #define TGL_PW_CTL_IDX_AUX_TC1 3
9844 #define ICL_PW_CTL_IDX_AUX_C 2
9845 #define ICL_PW_CTL_IDX_AUX_B 1
9846 #define ICL_PW_CTL_IDX_AUX_A 0
9847
9848 #define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9849 #define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9850 #define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9851 #define XELPD_PW_CTL_IDX_DDI_E 8
9852 #define TGL_PW_CTL_IDX_DDI_TC6 8
9853 #define XELPD_PW_CTL_IDX_DDI_D 7
9854 #define TGL_PW_CTL_IDX_DDI_TC5 7
9855 #define TGL_PW_CTL_IDX_DDI_TC4 6
9856 #define ICL_PW_CTL_IDX_DDI_F 5
9857 #define TGL_PW_CTL_IDX_DDI_TC3 5
9858 #define ICL_PW_CTL_IDX_DDI_E 4
9859 #define TGL_PW_CTL_IDX_DDI_TC2 4
9860 #define ICL_PW_CTL_IDX_DDI_D 3
9861 #define TGL_PW_CTL_IDX_DDI_TC1 3
9862 #define ICL_PW_CTL_IDX_DDI_C 2
9863 #define ICL_PW_CTL_IDX_DDI_B 1
9864 #define ICL_PW_CTL_IDX_DDI_A 0
9865
9866 /* HSW - power well misc debug registers */
9867 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9868 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9869 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9870 #define HSW_PWR_WELL_FORCE_ON (1 << 19)
9871 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9872
9873 /* SKL Fuse Status */
9874 enum skl_power_gate {
9875 SKL_PG0,
9876 SKL_PG1,
9877 SKL_PG2,
9878 ICL_PG3,
9879 ICL_PG4,
9880 };
9881
9882 #define SKL_FUSE_STATUS _MMIO(0x42000)
9883 #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
9884 /*
9885 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9886 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9887 */
9888 #define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9889 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9890 /*
9891 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9892 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9893 */
9894 #define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9895 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
9896 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
9897
9898 #define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9899 #define _ICL_AUX_ANAOVRD1_A 0x162398
9900 #define _ICL_AUX_ANAOVRD1_B 0x6C398
9901 #define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9902 _ICL_AUX_ANAOVRD1_A, \
9903 _ICL_AUX_ANAOVRD1_B))
9904 #define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9905 #define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9906
9907 /* HDCP Key Registers */
9908 #define HDCP_KEY_CONF _MMIO(0x66c00)
9909 #define HDCP_AKSV_SEND_TRIGGER BIT(31)
9910 #define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
9911 #define HDCP_KEY_LOAD_TRIGGER BIT(8)
9912 #define HDCP_KEY_STATUS _MMIO(0x66c04)
9913 #define HDCP_FUSE_IN_PROGRESS BIT(7)
9914 #define HDCP_FUSE_ERROR BIT(6)
9915 #define HDCP_FUSE_DONE BIT(5)
9916 #define HDCP_KEY_LOAD_STATUS BIT(1)
9917 #define HDCP_KEY_LOAD_DONE BIT(0)
9918 #define HDCP_AKSV_LO _MMIO(0x66c10)
9919 #define HDCP_AKSV_HI _MMIO(0x66c14)
9920
9921 /* HDCP Repeater Registers */
9922 #define HDCP_REP_CTL _MMIO(0x66d00)
9923 #define HDCP_TRANSA_REP_PRESENT BIT(31)
9924 #define HDCP_TRANSB_REP_PRESENT BIT(30)
9925 #define HDCP_TRANSC_REP_PRESENT BIT(29)
9926 #define HDCP_TRANSD_REP_PRESENT BIT(28)
9927 #define HDCP_DDIB_REP_PRESENT BIT(30)
9928 #define HDCP_DDIA_REP_PRESENT BIT(29)
9929 #define HDCP_DDIC_REP_PRESENT BIT(28)
9930 #define HDCP_DDID_REP_PRESENT BIT(27)
9931 #define HDCP_DDIF_REP_PRESENT BIT(26)
9932 #define HDCP_DDIE_REP_PRESENT BIT(25)
9933 #define HDCP_TRANSA_SHA1_M0 (1 << 20)
9934 #define HDCP_TRANSB_SHA1_M0 (2 << 20)
9935 #define HDCP_TRANSC_SHA1_M0 (3 << 20)
9936 #define HDCP_TRANSD_SHA1_M0 (4 << 20)
9937 #define HDCP_DDIB_SHA1_M0 (1 << 20)
9938 #define HDCP_DDIA_SHA1_M0 (2 << 20)
9939 #define HDCP_DDIC_SHA1_M0 (3 << 20)
9940 #define HDCP_DDID_SHA1_M0 (4 << 20)
9941 #define HDCP_DDIF_SHA1_M0 (5 << 20)
9942 #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
9943 #define HDCP_SHA1_BUSY BIT(16)
9944 #define HDCP_SHA1_READY BIT(17)
9945 #define HDCP_SHA1_COMPLETE BIT(18)
9946 #define HDCP_SHA1_V_MATCH BIT(19)
9947 #define HDCP_SHA1_TEXT_32 (1 << 1)
9948 #define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9949 #define HDCP_SHA1_TEXT_24 (4 << 1)
9950 #define HDCP_SHA1_TEXT_16 (5 << 1)
9951 #define HDCP_SHA1_TEXT_8 (6 << 1)
9952 #define HDCP_SHA1_TEXT_0 (7 << 1)
9953 #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9954 #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9955 #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9956 #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9957 #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9958 #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
9959 #define HDCP_SHA_TEXT _MMIO(0x66d18)
9960
9961 /* HDCP Auth Registers */
9962 #define _PORTA_HDCP_AUTHENC 0x66800
9963 #define _PORTB_HDCP_AUTHENC 0x66500
9964 #define _PORTC_HDCP_AUTHENC 0x66600
9965 #define _PORTD_HDCP_AUTHENC 0x66700
9966 #define _PORTE_HDCP_AUTHENC 0x66A00
9967 #define _PORTF_HDCP_AUTHENC 0x66900
9968 #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9969 _PORTA_HDCP_AUTHENC, \
9970 _PORTB_HDCP_AUTHENC, \
9971 _PORTC_HDCP_AUTHENC, \
9972 _PORTD_HDCP_AUTHENC, \
9973 _PORTE_HDCP_AUTHENC, \
9974 _PORTF_HDCP_AUTHENC) + (x))
9975 #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9976 #define _TRANSA_HDCP_CONF 0x66400
9977 #define _TRANSB_HDCP_CONF 0x66500
9978 #define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9979 _TRANSB_HDCP_CONF)
9980 #define HDCP_CONF(dev_priv, trans, port) \
9981 (GRAPHICS_VER(dev_priv) >= 12 ? \
9982 TRANS_HDCP_CONF(trans) : \
9983 PORT_HDCP_CONF(port))
9984
9985 #define HDCP_CONF_CAPTURE_AN BIT(0)
9986 #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9987 #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9988 #define _TRANSA_HDCP_ANINIT 0x66404
9989 #define _TRANSB_HDCP_ANINIT 0x66504
9990 #define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9991 _TRANSA_HDCP_ANINIT, \
9992 _TRANSB_HDCP_ANINIT)
9993 #define HDCP_ANINIT(dev_priv, trans, port) \
9994 (GRAPHICS_VER(dev_priv) >= 12 ? \
9995 TRANS_HDCP_ANINIT(trans) : \
9996 PORT_HDCP_ANINIT(port))
9997
9998 #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9999 #define _TRANSA_HDCP_ANLO 0x66408
10000 #define _TRANSB_HDCP_ANLO 0x66508
10001 #define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
10002 _TRANSB_HDCP_ANLO)
10003 #define HDCP_ANLO(dev_priv, trans, port) \
10004 (GRAPHICS_VER(dev_priv) >= 12 ? \
10005 TRANS_HDCP_ANLO(trans) : \
10006 PORT_HDCP_ANLO(port))
10007
10008 #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
10009 #define _TRANSA_HDCP_ANHI 0x6640C
10010 #define _TRANSB_HDCP_ANHI 0x6650C
10011 #define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
10012 _TRANSB_HDCP_ANHI)
10013 #define HDCP_ANHI(dev_priv, trans, port) \
10014 (GRAPHICS_VER(dev_priv) >= 12 ? \
10015 TRANS_HDCP_ANHI(trans) : \
10016 PORT_HDCP_ANHI(port))
10017
10018 #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
10019 #define _TRANSA_HDCP_BKSVLO 0x66410
10020 #define _TRANSB_HDCP_BKSVLO 0x66510
10021 #define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
10022 _TRANSA_HDCP_BKSVLO, \
10023 _TRANSB_HDCP_BKSVLO)
10024 #define HDCP_BKSVLO(dev_priv, trans, port) \
10025 (GRAPHICS_VER(dev_priv) >= 12 ? \
10026 TRANS_HDCP_BKSVLO(trans) : \
10027 PORT_HDCP_BKSVLO(port))
10028
10029 #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
10030 #define _TRANSA_HDCP_BKSVHI 0x66414
10031 #define _TRANSB_HDCP_BKSVHI 0x66514
10032 #define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
10033 _TRANSA_HDCP_BKSVHI, \
10034 _TRANSB_HDCP_BKSVHI)
10035 #define HDCP_BKSVHI(dev_priv, trans, port) \
10036 (GRAPHICS_VER(dev_priv) >= 12 ? \
10037 TRANS_HDCP_BKSVHI(trans) : \
10038 PORT_HDCP_BKSVHI(port))
10039
10040 #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
10041 #define _TRANSA_HDCP_RPRIME 0x66418
10042 #define _TRANSB_HDCP_RPRIME 0x66518
10043 #define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
10044 _TRANSA_HDCP_RPRIME, \
10045 _TRANSB_HDCP_RPRIME)
10046 #define HDCP_RPRIME(dev_priv, trans, port) \
10047 (GRAPHICS_VER(dev_priv) >= 12 ? \
10048 TRANS_HDCP_RPRIME(trans) : \
10049 PORT_HDCP_RPRIME(port))
10050
10051 #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
10052 #define _TRANSA_HDCP_STATUS 0x6641C
10053 #define _TRANSB_HDCP_STATUS 0x6651C
10054 #define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
10055 _TRANSA_HDCP_STATUS, \
10056 _TRANSB_HDCP_STATUS)
10057 #define HDCP_STATUS(dev_priv, trans, port) \
10058 (GRAPHICS_VER(dev_priv) >= 12 ? \
10059 TRANS_HDCP_STATUS(trans) : \
10060 PORT_HDCP_STATUS(port))
10061
10062 #define HDCP_STATUS_STREAM_A_ENC BIT(31)
10063 #define HDCP_STATUS_STREAM_B_ENC BIT(30)
10064 #define HDCP_STATUS_STREAM_C_ENC BIT(29)
10065 #define HDCP_STATUS_STREAM_D_ENC BIT(28)
10066 #define HDCP_STATUS_AUTH BIT(21)
10067 #define HDCP_STATUS_ENC BIT(20)
10068 #define HDCP_STATUS_RI_MATCH BIT(19)
10069 #define HDCP_STATUS_R0_READY BIT(18)
10070 #define HDCP_STATUS_AN_READY BIT(17)
10071 #define HDCP_STATUS_CIPHER BIT(16)
10072 #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
10073
10074 /* HDCP2.2 Registers */
10075 #define _PORTA_HDCP2_BASE 0x66800
10076 #define _PORTB_HDCP2_BASE 0x66500
10077 #define _PORTC_HDCP2_BASE 0x66600
10078 #define _PORTD_HDCP2_BASE 0x66700
10079 #define _PORTE_HDCP2_BASE 0x66A00
10080 #define _PORTF_HDCP2_BASE 0x66900
10081 #define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
10082 _PORTA_HDCP2_BASE, \
10083 _PORTB_HDCP2_BASE, \
10084 _PORTC_HDCP2_BASE, \
10085 _PORTD_HDCP2_BASE, \
10086 _PORTE_HDCP2_BASE, \
10087 _PORTF_HDCP2_BASE) + (x))
10088
10089 #define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
10090 #define _TRANSA_HDCP2_AUTH 0x66498
10091 #define _TRANSB_HDCP2_AUTH 0x66598
10092 #define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
10093 _TRANSB_HDCP2_AUTH)
10094 #define AUTH_LINK_AUTHENTICATED BIT(31)
10095 #define AUTH_LINK_TYPE BIT(30)
10096 #define AUTH_FORCE_CLR_INPUTCTR BIT(19)
10097 #define AUTH_CLR_KEYS BIT(18)
10098 #define HDCP2_AUTH(dev_priv, trans, port) \
10099 (GRAPHICS_VER(dev_priv) >= 12 ? \
10100 TRANS_HDCP2_AUTH(trans) : \
10101 PORT_HDCP2_AUTH(port))
10102
10103 #define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
10104 #define _TRANSA_HDCP2_CTL 0x664B0
10105 #define _TRANSB_HDCP2_CTL 0x665B0
10106 #define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
10107 _TRANSB_HDCP2_CTL)
10108 #define CTL_LINK_ENCRYPTION_REQ BIT(31)
10109 #define HDCP2_CTL(dev_priv, trans, port) \
10110 (GRAPHICS_VER(dev_priv) >= 12 ? \
10111 TRANS_HDCP2_CTL(trans) : \
10112 PORT_HDCP2_CTL(port))
10113
10114 #define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
10115 #define _TRANSA_HDCP2_STATUS 0x664B4
10116 #define _TRANSB_HDCP2_STATUS 0x665B4
10117 #define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
10118 _TRANSA_HDCP2_STATUS, \
10119 _TRANSB_HDCP2_STATUS)
10120 #define LINK_TYPE_STATUS BIT(22)
10121 #define LINK_AUTH_STATUS BIT(21)
10122 #define LINK_ENCRYPTION_STATUS BIT(20)
10123 #define HDCP2_STATUS(dev_priv, trans, port) \
10124 (GRAPHICS_VER(dev_priv) >= 12 ? \
10125 TRANS_HDCP2_STATUS(trans) : \
10126 PORT_HDCP2_STATUS(port))
10127
10128 #define _PIPEA_HDCP2_STREAM_STATUS 0x668C0
10129 #define _PIPEB_HDCP2_STREAM_STATUS 0x665C0
10130 #define _PIPEC_HDCP2_STREAM_STATUS 0x666C0
10131 #define _PIPED_HDCP2_STREAM_STATUS 0x667C0
10132 #define PIPE_HDCP2_STREAM_STATUS(pipe) _MMIO(_PICK((pipe), \
10133 _PIPEA_HDCP2_STREAM_STATUS, \
10134 _PIPEB_HDCP2_STREAM_STATUS, \
10135 _PIPEC_HDCP2_STREAM_STATUS, \
10136 _PIPED_HDCP2_STREAM_STATUS))
10137
10138 #define _TRANSA_HDCP2_STREAM_STATUS 0x664C0
10139 #define _TRANSB_HDCP2_STREAM_STATUS 0x665C0
10140 #define TRANS_HDCP2_STREAM_STATUS(trans) _MMIO_TRANS(trans, \
10141 _TRANSA_HDCP2_STREAM_STATUS, \
10142 _TRANSB_HDCP2_STREAM_STATUS)
10143 #define STREAM_ENCRYPTION_STATUS BIT(31)
10144 #define STREAM_TYPE_STATUS BIT(30)
10145 #define HDCP2_STREAM_STATUS(dev_priv, trans, port) \
10146 (GRAPHICS_VER(dev_priv) >= 12 ? \
10147 TRANS_HDCP2_STREAM_STATUS(trans) : \
10148 PIPE_HDCP2_STREAM_STATUS(pipe))
10149
10150 #define _PORTA_HDCP2_AUTH_STREAM 0x66F00
10151 #define _PORTB_HDCP2_AUTH_STREAM 0x66F04
10152 #define PORT_HDCP2_AUTH_STREAM(port) _MMIO_PORT(port, \
10153 _PORTA_HDCP2_AUTH_STREAM, \
10154 _PORTB_HDCP2_AUTH_STREAM)
10155 #define _TRANSA_HDCP2_AUTH_STREAM 0x66F00
10156 #define _TRANSB_HDCP2_AUTH_STREAM 0x66F04
10157 #define TRANS_HDCP2_AUTH_STREAM(trans) _MMIO_TRANS(trans, \
10158 _TRANSA_HDCP2_AUTH_STREAM, \
10159 _TRANSB_HDCP2_AUTH_STREAM)
10160 #define AUTH_STREAM_TYPE BIT(31)
10161 #define HDCP2_AUTH_STREAM(dev_priv, trans, port) \
10162 (GRAPHICS_VER(dev_priv) >= 12 ? \
10163 TRANS_HDCP2_AUTH_STREAM(trans) : \
10164 PORT_HDCP2_AUTH_STREAM(port))
10165
10166 /* Per-pipe DDI Function Control */
10167 #define _TRANS_DDI_FUNC_CTL_A 0x60400
10168 #define _TRANS_DDI_FUNC_CTL_B 0x61400
10169 #define _TRANS_DDI_FUNC_CTL_C 0x62400
10170 #define _TRANS_DDI_FUNC_CTL_D 0x63400
10171 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
10172 #define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
10173 #define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
10174 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
10175
10176 #define TRANS_DDI_FUNC_ENABLE (1 << 31)
10177 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
10178 #define TRANS_DDI_PORT_SHIFT 28
10179 #define TGL_TRANS_DDI_PORT_SHIFT 27
10180 #define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
10181 #define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
10182 #define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
10183 #define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
10184 #define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
10185 #define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
10186 #define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
10187 #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
10188 #define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
10189 #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
10190 #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
10191 #define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
10192 #define TRANS_DDI_BPC_MASK (7 << 20)
10193 #define TRANS_DDI_BPC_8 (0 << 20)
10194 #define TRANS_DDI_BPC_10 (1 << 20)
10195 #define TRANS_DDI_BPC_6 (2 << 20)
10196 #define TRANS_DDI_BPC_12 (3 << 20)
10197 #define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18)
10198 #define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
10199 #define TRANS_DDI_PVSYNC (1 << 17)
10200 #define TRANS_DDI_PHSYNC (1 << 16)
10201 #define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15)
10202 #define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
10203 #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
10204 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
10205 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
10206 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
10207 #define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
10208 #define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
10209 #define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
10210 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
10211 #define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
10212 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
10213 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
10214 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
10215 #define TRANS_DDI_HDCP_SELECT REG_BIT(5)
10216 #define TRANS_DDI_BFI_ENABLE (1 << 4)
10217 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
10218 #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
10219 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
10220 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
10221 | TRANS_DDI_HDMI_SCRAMBLING)
10222
10223 #define _TRANS_DDI_FUNC_CTL2_A 0x60404
10224 #define _TRANS_DDI_FUNC_CTL2_B 0x61404
10225 #define _TRANS_DDI_FUNC_CTL2_C 0x62404
10226 #define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
10227 #define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
10228 #define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
10229 #define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
10230 #define PORT_SYNC_MODE_ENABLE REG_BIT(4)
10231 #define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
10232 #define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
10233
10234 #define TRANS_CMTG_CHICKEN _MMIO(0x6fa90)
10235 #define DISABLE_DPT_CLK_GATING REG_BIT(1)
10236
10237 /* DisplayPort Transport Control */
10238 #define _DP_TP_CTL_A 0x64040
10239 #define _DP_TP_CTL_B 0x64140
10240 #define _TGL_DP_TP_CTL_A 0x60540
10241 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
10242 #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
10243 #define DP_TP_CTL_ENABLE (1 << 31)
10244 #define DP_TP_CTL_FEC_ENABLE (1 << 30)
10245 #define DP_TP_CTL_MODE_SST (0 << 27)
10246 #define DP_TP_CTL_MODE_MST (1 << 27)
10247 #define DP_TP_CTL_FORCE_ACT (1 << 25)
10248 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
10249 #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
10250 #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
10251 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
10252 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
10253 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
10254 #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
10255 #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
10256 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
10257 #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
10258
10259 /* DisplayPort Transport Status */
10260 #define _DP_TP_STATUS_A 0x64044
10261 #define _DP_TP_STATUS_B 0x64144
10262 #define _TGL_DP_TP_STATUS_A 0x60544
10263 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
10264 #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
10265 #define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
10266 #define DP_TP_STATUS_IDLE_DONE (1 << 25)
10267 #define DP_TP_STATUS_ACT_SENT (1 << 24)
10268 #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
10269 #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
10270 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
10271 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
10272 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
10273
10274 /* DDI Buffer Control */
10275 #define _DDI_BUF_CTL_A 0x64000
10276 #define _DDI_BUF_CTL_B 0x64100
10277 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
10278 #define DDI_BUF_CTL_ENABLE (1 << 31)
10279 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
10280 #define DDI_BUF_EMP_MASK (0xf << 24)
10281 #define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
10282 #define DDI_BUF_PORT_REVERSAL (1 << 16)
10283 #define DDI_BUF_IS_IDLE (1 << 7)
10284 #define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
10285 #define DDI_A_4_LANES (1 << 4)
10286 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
10287 #define DDI_PORT_WIDTH_MASK (7 << 1)
10288 #define DDI_PORT_WIDTH_SHIFT 1
10289 #define DDI_INIT_DISPLAY_DETECTED (1 << 0)
10290
10291 /* DDI Buffer Translations */
10292 #define _DDI_BUF_TRANS_A 0x64E00
10293 #define _DDI_BUF_TRANS_B 0x64E60
10294 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
10295 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
10296 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
10297
10298 /* DDI DP Compliance Control */
10299 #define _DDI_DP_COMP_CTL_A 0x605F0
10300 #define _DDI_DP_COMP_CTL_B 0x615F0
10301 #define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
10302 #define DDI_DP_COMP_CTL_ENABLE (1 << 31)
10303 #define DDI_DP_COMP_CTL_D10_2 (0 << 28)
10304 #define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
10305 #define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
10306 #define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
10307 #define DDI_DP_COMP_CTL_HBR2 (4 << 28)
10308 #define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
10309 #define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
10310
10311 /* DDI DP Compliance Pattern */
10312 #define _DDI_DP_COMP_PAT_A 0x605F4
10313 #define _DDI_DP_COMP_PAT_B 0x615F4
10314 #define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
10315
10316 /* Sideband Interface (SBI) is programmed indirectly, via
10317 * SBI_ADDR, which contains the register offset; and SBI_DATA,
10318 * which contains the payload */
10319 #define SBI_ADDR _MMIO(0xC6000)
10320 #define SBI_DATA _MMIO(0xC6004)
10321 #define SBI_CTL_STAT _MMIO(0xC6008)
10322 #define SBI_CTL_DEST_ICLK (0x0 << 16)
10323 #define SBI_CTL_DEST_MPHY (0x1 << 16)
10324 #define SBI_CTL_OP_IORD (0x2 << 8)
10325 #define SBI_CTL_OP_IOWR (0x3 << 8)
10326 #define SBI_CTL_OP_CRRD (0x6 << 8)
10327 #define SBI_CTL_OP_CRWR (0x7 << 8)
10328 #define SBI_RESPONSE_FAIL (0x1 << 1)
10329 #define SBI_RESPONSE_SUCCESS (0x0 << 1)
10330 #define SBI_BUSY (0x1 << 0)
10331 #define SBI_READY (0x0 << 0)
10332
10333 /* SBI offsets */
10334 #define SBI_SSCDIVINTPHASE 0x0200
10335 #define SBI_SSCDIVINTPHASE6 0x0600
10336 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
10337 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
10338 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
10339 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
10340 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
10341 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
10342 #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
10343 #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
10344 #define SBI_SSCDITHPHASE 0x0204
10345 #define SBI_SSCCTL 0x020c
10346 #define SBI_SSCCTL6 0x060C
10347 #define SBI_SSCCTL_PATHALT (1 << 3)
10348 #define SBI_SSCCTL_DISABLE (1 << 0)
10349 #define SBI_SSCAUXDIV6 0x0610
10350 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
10351 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
10352 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
10353 #define SBI_DBUFF0 0x2a00
10354 #define SBI_GEN0 0x1f00
10355 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
10356
10357 /* LPT PIXCLK_GATE */
10358 #define PIXCLK_GATE _MMIO(0xC6020)
10359 #define PIXCLK_GATE_UNGATE (1 << 0)
10360 #define PIXCLK_GATE_GATE (0 << 0)
10361
10362 /* SPLL */
10363 #define SPLL_CTL _MMIO(0x46020)
10364 #define SPLL_PLL_ENABLE (1 << 31)
10365 #define SPLL_REF_BCLK (0 << 28)
10366 #define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10367 #define SPLL_REF_NON_SSC_HSW (2 << 28)
10368 #define SPLL_REF_PCH_SSC_BDW (2 << 28)
10369 #define SPLL_REF_LCPLL (3 << 28)
10370 #define SPLL_REF_MASK (3 << 28)
10371 #define SPLL_FREQ_810MHz (0 << 26)
10372 #define SPLL_FREQ_1350MHz (1 << 26)
10373 #define SPLL_FREQ_2700MHz (2 << 26)
10374 #define SPLL_FREQ_MASK (3 << 26)
10375
10376 /* WRPLL */
10377 #define _WRPLL_CTL1 0x46040
10378 #define _WRPLL_CTL2 0x46060
10379 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
10380 #define WRPLL_PLL_ENABLE (1 << 31)
10381 #define WRPLL_REF_BCLK (0 << 28)
10382 #define WRPLL_REF_PCH_SSC (1 << 28)
10383 #define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10384 #define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
10385 #define WRPLL_REF_LCPLL (3 << 28)
10386 #define WRPLL_REF_MASK (3 << 28)
10387 /* WRPLL divider programming */
10388 #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
10389 #define WRPLL_DIVIDER_REF_MASK (0xff)
10390 #define WRPLL_DIVIDER_POST(x) ((x) << 8)
10391 #define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
10392 #define WRPLL_DIVIDER_POST_SHIFT 8
10393 #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
10394 #define WRPLL_DIVIDER_FB_SHIFT 16
10395 #define WRPLL_DIVIDER_FB_MASK (0xff << 16)
10396
10397 /* Port clock selection */
10398 #define _PORT_CLK_SEL_A 0x46100
10399 #define _PORT_CLK_SEL_B 0x46104
10400 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
10401 #define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
10402 #define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
10403 #define PORT_CLK_SEL_LCPLL_810 (2 << 29)
10404 #define PORT_CLK_SEL_SPLL (3 << 29)
10405 #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
10406 #define PORT_CLK_SEL_WRPLL1 (4 << 29)
10407 #define PORT_CLK_SEL_WRPLL2 (5 << 29)
10408 #define PORT_CLK_SEL_NONE (7 << 29)
10409 #define PORT_CLK_SEL_MASK (7 << 29)
10410
10411 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
10412 #define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
10413 #define DDI_CLK_SEL_NONE (0x0 << 28)
10414 #define DDI_CLK_SEL_MG (0x8 << 28)
10415 #define DDI_CLK_SEL_TBT_162 (0xC << 28)
10416 #define DDI_CLK_SEL_TBT_270 (0xD << 28)
10417 #define DDI_CLK_SEL_TBT_540 (0xE << 28)
10418 #define DDI_CLK_SEL_TBT_810 (0xF << 28)
10419 #define DDI_CLK_SEL_MASK (0xF << 28)
10420
10421 /* Transcoder clock selection */
10422 #define _TRANS_CLK_SEL_A 0x46140
10423 #define _TRANS_CLK_SEL_B 0x46144
10424 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
10425 /* For each transcoder, we need to select the corresponding port clock */
10426 #define TRANS_CLK_SEL_DISABLED (0x0 << 29)
10427 #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
10428 #define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
10429 #define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
10430
10431
10432 #define CDCLK_FREQ _MMIO(0x46200)
10433
10434 #define _TRANSA_MSA_MISC 0x60410
10435 #define _TRANSB_MSA_MISC 0x61410
10436 #define _TRANSC_MSA_MISC 0x62410
10437 #define _TRANS_EDP_MSA_MISC 0x6f410
10438 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
10439 /* See DP_MSA_MISC_* for the bit definitions */
10440
10441 #define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C
10442 #define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C
10443 #define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C
10444 #define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C
10445 #define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY)
10446 #define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0)
10447 #define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
10448
10449 /* LCPLL Control */
10450 #define LCPLL_CTL _MMIO(0x130040)
10451 #define LCPLL_PLL_DISABLE (1 << 31)
10452 #define LCPLL_PLL_LOCK (1 << 30)
10453 #define LCPLL_REF_NON_SSC (0 << 28)
10454 #define LCPLL_REF_BCLK (2 << 28)
10455 #define LCPLL_REF_PCH_SSC (3 << 28)
10456 #define LCPLL_REF_MASK (3 << 28)
10457 #define LCPLL_CLK_FREQ_MASK (3 << 26)
10458 #define LCPLL_CLK_FREQ_450 (0 << 26)
10459 #define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
10460 #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
10461 #define LCPLL_CLK_FREQ_675_BDW (3 << 26)
10462 #define LCPLL_CD_CLOCK_DISABLE (1 << 25)
10463 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
10464 #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
10465 #define LCPLL_POWER_DOWN_ALLOW (1 << 22)
10466 #define LCPLL_CD_SOURCE_FCLK (1 << 21)
10467 #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
10468
10469 /*
10470 * SKL Clocks
10471 */
10472
10473 /* CDCLK_CTL */
10474 #define CDCLK_CTL _MMIO(0x46000)
10475 #define CDCLK_FREQ_SEL_MASK (3 << 26)
10476 #define CDCLK_FREQ_450_432 (0 << 26)
10477 #define CDCLK_FREQ_540 (1 << 26)
10478 #define CDCLK_FREQ_337_308 (2 << 26)
10479 #define CDCLK_FREQ_675_617 (3 << 26)
10480 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
10481 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
10482 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
10483 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
10484 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
10485 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
10486 #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
10487 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
10488 #define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
10489 #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
10490 #define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
10491 #define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
10492 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
10493 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
10494
10495 /* LCPLL_CTL */
10496 #define LCPLL1_CTL _MMIO(0x46010)
10497 #define LCPLL2_CTL _MMIO(0x46014)
10498 #define LCPLL_PLL_ENABLE (1 << 31)
10499
10500 /* DPLL control1 */
10501 #define DPLL_CTRL1 _MMIO(0x6C058)
10502 #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
10503 #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
10504 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
10505 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
10506 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
10507 #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
10508 #define DPLL_CTRL1_LINK_RATE_2700 0
10509 #define DPLL_CTRL1_LINK_RATE_1350 1
10510 #define DPLL_CTRL1_LINK_RATE_810 2
10511 #define DPLL_CTRL1_LINK_RATE_1620 3
10512 #define DPLL_CTRL1_LINK_RATE_1080 4
10513 #define DPLL_CTRL1_LINK_RATE_2160 5
10514
10515 /* DPLL control2 */
10516 #define DPLL_CTRL2 _MMIO(0x6C05C)
10517 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
10518 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
10519 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
10520 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
10521 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
10522
10523 /* DPLL Status */
10524 #define DPLL_STATUS _MMIO(0x6C060)
10525 #define DPLL_LOCK(id) (1 << ((id) * 8))
10526
10527 /* DPLL cfg */
10528 #define _DPLL1_CFGCR1 0x6C040
10529 #define _DPLL2_CFGCR1 0x6C048
10530 #define _DPLL3_CFGCR1 0x6C050
10531 #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
10532 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
10533 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
10534 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
10535
10536 #define _DPLL1_CFGCR2 0x6C044
10537 #define _DPLL2_CFGCR2 0x6C04C
10538 #define _DPLL3_CFGCR2 0x6C054
10539 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
10540 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
10541 #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
10542 #define DPLL_CFGCR2_KDIV_MASK (3 << 5)
10543 #define DPLL_CFGCR2_KDIV(x) ((x) << 5)
10544 #define DPLL_CFGCR2_KDIV_5 (0 << 5)
10545 #define DPLL_CFGCR2_KDIV_2 (1 << 5)
10546 #define DPLL_CFGCR2_KDIV_3 (2 << 5)
10547 #define DPLL_CFGCR2_KDIV_1 (3 << 5)
10548 #define DPLL_CFGCR2_PDIV_MASK (7 << 2)
10549 #define DPLL_CFGCR2_PDIV(x) ((x) << 2)
10550 #define DPLL_CFGCR2_PDIV_1 (0 << 2)
10551 #define DPLL_CFGCR2_PDIV_2 (1 << 2)
10552 #define DPLL_CFGCR2_PDIV_3 (2 << 2)
10553 #define DPLL_CFGCR2_PDIV_7 (4 << 2)
10554 #define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
10555 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
10556
10557 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
10558 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
10559
10560 /* ICL Clocks */
10561 #define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
10562 #define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
10563 #define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
10564 #define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
10565 (tc_port) + 12 : \
10566 (tc_port) - TC_PORT_4 + 21))
10567 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
10568 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10569 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10570 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
10571 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
10572 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10573 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
10574 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10575
10576 /*
10577 * DG1 Clocks
10578 * First registers controls the first A and B, while the second register
10579 * controls the phy C and D. The bits on these registers are the
10580 * same, but refer to different phys
10581 */
10582 #define _DG1_DPCLKA_CFGCR0 0x164280
10583 #define _DG1_DPCLKA1_CFGCR0 0x16C280
10584 #define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
10585 #define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
10586 #define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
10587 _DG1_DPCLKA_CFGCR0, \
10588 _DG1_DPCLKA1_CFGCR0)
10589 #define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
10590 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
10591 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10592 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10593
10594 /* ADLS Clocks */
10595 #define _ADLS_DPCLKA_CFGCR0 0x164280
10596 #define _ADLS_DPCLKA_CFGCR1 0x1642BC
10597 #define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
10598 _ADLS_DPCLKA_CFGCR0, \
10599 _ADLS_DPCLKA_CFGCR1)
10600 #define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
10601 /* ADLS DPCLKA_CFGCR0 DDI mask */
10602 #define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
10603 #define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
10604 #define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
10605 /* ADLS DPCLKA_CFGCR1 DDI mask */
10606 #define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
10607 #define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
10608 #define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
10609 ADLS_DPCLKA_DDIA_SEL_MASK, \
10610 ADLS_DPCLKA_DDIB_SEL_MASK, \
10611 ADLS_DPCLKA_DDII_SEL_MASK, \
10612 ADLS_DPCLKA_DDIJ_SEL_MASK, \
10613 ADLS_DPCLKA_DDIK_SEL_MASK)
10614
10615 /* ICL PLL */
10616 #define DPLL0_ENABLE 0x46010
10617 #define DPLL1_ENABLE 0x46014
10618 #define _ADLS_DPLL2_ENABLE 0x46018
10619 #define _ADLS_DPLL3_ENABLE 0x46030
10620 #define PLL_ENABLE (1 << 31)
10621 #define PLL_LOCK (1 << 30)
10622 #define PLL_POWER_ENABLE (1 << 27)
10623 #define PLL_POWER_STATE (1 << 26)
10624 #define ICL_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10625 _ADLS_DPLL2_ENABLE, _ADLS_DPLL3_ENABLE)
10626
10627 #define _DG2_PLL3_ENABLE 0x4601C
10628
10629 #define DG2_PLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10630 _ADLS_DPLL2_ENABLE, _DG2_PLL3_ENABLE)
10631
10632 #define TBT_PLL_ENABLE _MMIO(0x46020)
10633
10634 #define _MG_PLL1_ENABLE 0x46030
10635 #define _MG_PLL2_ENABLE 0x46034
10636 #define _MG_PLL3_ENABLE 0x46038
10637 #define _MG_PLL4_ENABLE 0x4603C
10638 /* Bits are the same as DPLL0_ENABLE */
10639 #define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
10640 _MG_PLL2_ENABLE)
10641
10642 /* DG1 PLL */
10643 #define DG1_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10644 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE)
10645
10646 /* ADL-P Type C PLL */
10647 #define PORTTC1_PLL_ENABLE 0x46038
10648 #define PORTTC2_PLL_ENABLE 0x46040
10649
10650 #define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
10651 PORTTC1_PLL_ENABLE, \
10652 PORTTC2_PLL_ENABLE)
10653
10654 #define _MG_REFCLKIN_CTL_PORT1 0x16892C
10655 #define _MG_REFCLKIN_CTL_PORT2 0x16992C
10656 #define _MG_REFCLKIN_CTL_PORT3 0x16A92C
10657 #define _MG_REFCLKIN_CTL_PORT4 0x16B92C
10658 #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
10659 #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
10660 #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
10661 _MG_REFCLKIN_CTL_PORT1, \
10662 _MG_REFCLKIN_CTL_PORT2)
10663
10664 #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
10665 #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
10666 #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
10667 #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
10668 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
10669 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
10670 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
10671 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
10672 #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
10673 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
10674 _MG_CLKTOP2_CORECLKCTL1_PORT2)
10675
10676 #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
10677 #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
10678 #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
10679 #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
10680 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
10681 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
10682 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
10683 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
10684 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
10685 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
10686 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
10687 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
10688 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
10689 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
10690 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
10691 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
10692 #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
10693 _MG_CLKTOP2_HSCLKCTL_PORT1, \
10694 _MG_CLKTOP2_HSCLKCTL_PORT2)
10695
10696 #define _MG_PLL_DIV0_PORT1 0x168A00
10697 #define _MG_PLL_DIV0_PORT2 0x169A00
10698 #define _MG_PLL_DIV0_PORT3 0x16AA00
10699 #define _MG_PLL_DIV0_PORT4 0x16BA00
10700 #define MG_PLL_DIV0_FRACNEN_H (1 << 30)
10701 #define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
10702 #define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
10703 #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
10704 #define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
10705 #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10706 #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
10707 _MG_PLL_DIV0_PORT2)
10708
10709 #define _MG_PLL_DIV1_PORT1 0x168A04
10710 #define _MG_PLL_DIV1_PORT2 0x169A04
10711 #define _MG_PLL_DIV1_PORT3 0x16AA04
10712 #define _MG_PLL_DIV1_PORT4 0x16BA04
10713 #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
10714 #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
10715 #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
10716 #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
10717 #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
10718 #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
10719 #define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
10720 #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
10721 #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
10722 _MG_PLL_DIV1_PORT2)
10723
10724 #define _MG_PLL_LF_PORT1 0x168A08
10725 #define _MG_PLL_LF_PORT2 0x169A08
10726 #define _MG_PLL_LF_PORT3 0x16AA08
10727 #define _MG_PLL_LF_PORT4 0x16BA08
10728 #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
10729 #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10730 #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10731 #define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10732 #define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10733 #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
10734 #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10735 _MG_PLL_LF_PORT2)
10736
10737 #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10738 #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10739 #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10740 #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10741 #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10742 #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10743 #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10744 #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10745 #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10746 #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
10747 #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10748 _MG_PLL_FRAC_LOCK_PORT1, \
10749 _MG_PLL_FRAC_LOCK_PORT2)
10750
10751 #define _MG_PLL_SSC_PORT1 0x168A10
10752 #define _MG_PLL_SSC_PORT2 0x169A10
10753 #define _MG_PLL_SSC_PORT3 0x16AA10
10754 #define _MG_PLL_SSC_PORT4 0x16BA10
10755 #define MG_PLL_SSC_EN (1 << 28)
10756 #define MG_PLL_SSC_TYPE(x) ((x) << 26)
10757 #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10758 #define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10759 #define MG_PLL_SSC_FLLEN (1 << 9)
10760 #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
10761 #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10762 _MG_PLL_SSC_PORT2)
10763
10764 #define _MG_PLL_BIAS_PORT1 0x168A14
10765 #define _MG_PLL_BIAS_PORT2 0x169A14
10766 #define _MG_PLL_BIAS_PORT3 0x16AA14
10767 #define _MG_PLL_BIAS_PORT4 0x16BA14
10768 #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
10769 #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
10770 #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
10771 #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
10772 #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
10773 #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
10774 #define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10775 #define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
10776 #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
10777 #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
10778 #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
10779 #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
10780 #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
10781 #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10782 _MG_PLL_BIAS_PORT2)
10783
10784 #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10785 #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10786 #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10787 #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10788 #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10789 #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10790 #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10791 #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10792 #define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
10793 #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10794 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10795 _MG_PLL_TDC_COLDST_BIAS_PORT2)
10796
10797 #define _ICL_DPLL0_CFGCR0 0x164000
10798 #define _ICL_DPLL1_CFGCR0 0x164080
10799 #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10800 _ICL_DPLL1_CFGCR0)
10801 #define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10802 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
10803 #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
10804 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10805 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10806 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10807 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10808 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10809 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10810 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10811 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10812 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10813 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
10814 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
10815 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10816 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10817
10818 #define _ICL_DPLL0_CFGCR1 0x164004
10819 #define _ICL_DPLL1_CFGCR1 0x164084
10820 #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10821 _ICL_DPLL1_CFGCR1)
10822 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
10823 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
10824 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
10825 #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
10826 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10827 #define DPLL_CFGCR1_KDIV_MASK (7 << 6)
10828 #define DPLL_CFGCR1_KDIV_SHIFT (6)
10829 #define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10830 #define DPLL_CFGCR1_KDIV_1 (1 << 6)
10831 #define DPLL_CFGCR1_KDIV_2 (2 << 6)
10832 #define DPLL_CFGCR1_KDIV_3 (4 << 6)
10833 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
10834 #define DPLL_CFGCR1_PDIV_SHIFT (2)
10835 #define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10836 #define DPLL_CFGCR1_PDIV_2 (1 << 2)
10837 #define DPLL_CFGCR1_PDIV_3 (2 << 2)
10838 #define DPLL_CFGCR1_PDIV_5 (4 << 2)
10839 #define DPLL_CFGCR1_PDIV_7 (8 << 2)
10840 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
10841 #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
10842 #define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
10843
10844 #define _TGL_DPLL0_CFGCR0 0x164284
10845 #define _TGL_DPLL1_CFGCR0 0x16428C
10846 #define _TGL_TBTPLL_CFGCR0 0x16429C
10847 #define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10848 _TGL_DPLL1_CFGCR0, \
10849 _TGL_TBTPLL_CFGCR0)
10850 #define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
10851 _TGL_DPLL1_CFGCR0)
10852
10853 #define _TGL_DPLL0_CFGCR1 0x164288
10854 #define _TGL_DPLL1_CFGCR1 0x164290
10855 #define _TGL_TBTPLL_CFGCR1 0x1642A0
10856 #define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10857 _TGL_DPLL1_CFGCR1, \
10858 _TGL_TBTPLL_CFGCR1)
10859 #define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
10860 _TGL_DPLL1_CFGCR1)
10861
10862 #define _DG1_DPLL2_CFGCR0 0x16C284
10863 #define _DG1_DPLL3_CFGCR0 0x16C28C
10864 #define DG1_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10865 _TGL_DPLL1_CFGCR0, \
10866 _DG1_DPLL2_CFGCR0, \
10867 _DG1_DPLL3_CFGCR0)
10868
10869 #define _DG1_DPLL2_CFGCR1 0x16C288
10870 #define _DG1_DPLL3_CFGCR1 0x16C290
10871 #define DG1_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10872 _TGL_DPLL1_CFGCR1, \
10873 _DG1_DPLL2_CFGCR1, \
10874 _DG1_DPLL3_CFGCR1)
10875
10876 /* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
10877 #define _ADLS_DPLL3_CFGCR0 0x1642C0
10878 #define _ADLS_DPLL4_CFGCR0 0x164294
10879 #define ADLS_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10880 _TGL_DPLL1_CFGCR0, \
10881 _ADLS_DPLL4_CFGCR0, \
10882 _ADLS_DPLL3_CFGCR0)
10883
10884 #define _ADLS_DPLL3_CFGCR1 0x1642C4
10885 #define _ADLS_DPLL4_CFGCR1 0x164298
10886 #define ADLS_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10887 _TGL_DPLL1_CFGCR1, \
10888 _ADLS_DPLL4_CFGCR1, \
10889 _ADLS_DPLL3_CFGCR1)
10890
10891 #define _DKL_PHY1_BASE 0x168000
10892 #define _DKL_PHY2_BASE 0x169000
10893 #define _DKL_PHY3_BASE 0x16A000
10894 #define _DKL_PHY4_BASE 0x16B000
10895 #define _DKL_PHY5_BASE 0x16C000
10896 #define _DKL_PHY6_BASE 0x16D000
10897
10898 /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10899 #define _DKL_PLL_DIV0 0x200
10900 #define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10901 #define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10902 #define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10903 #define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10904 #define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10905 #define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10906 #define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10907 #define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10908 #define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10909 #define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10910 _DKL_PHY2_BASE) + \
10911 _DKL_PLL_DIV0)
10912
10913 #define _DKL_PLL_DIV1 0x204
10914 #define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10915 #define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10916 #define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10917 #define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10918 #define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10919 _DKL_PHY2_BASE) + \
10920 _DKL_PLL_DIV1)
10921
10922 #define _DKL_PLL_SSC 0x210
10923 #define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10924 #define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10925 #define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10926 #define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10927 #define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10928 #define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10929 #define DKL_PLL_SSC_EN (1 << 9)
10930 #define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10931 _DKL_PHY2_BASE) + \
10932 _DKL_PLL_SSC)
10933
10934 #define _DKL_PLL_BIAS 0x214
10935 #define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10936 #define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10937 #define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10938 #define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10939 #define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10940 _DKL_PHY2_BASE) + \
10941 _DKL_PLL_BIAS)
10942
10943 #define _DKL_PLL_TDC_COLDST_BIAS 0x218
10944 #define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10945 #define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10946 #define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10947 #define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10948 #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10949 _DKL_PHY1_BASE, \
10950 _DKL_PHY2_BASE) + \
10951 _DKL_PLL_TDC_COLDST_BIAS)
10952
10953 #define _DKL_REFCLKIN_CTL 0x12C
10954 /* Bits are the same as MG_REFCLKIN_CTL */
10955 #define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10956 _DKL_PHY1_BASE, \
10957 _DKL_PHY2_BASE) + \
10958 _DKL_REFCLKIN_CTL)
10959
10960 #define _DKL_CLKTOP2_HSCLKCTL 0xD4
10961 /* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10962 #define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10963 _DKL_PHY1_BASE, \
10964 _DKL_PHY2_BASE) + \
10965 _DKL_CLKTOP2_HSCLKCTL)
10966
10967 #define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10968 /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10969 #define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10970 _DKL_PHY1_BASE, \
10971 _DKL_PHY2_BASE) + \
10972 _DKL_CLKTOP2_CORECLKCTL1)
10973
10974 #define _DKL_TX_DPCNTL0 0x2C0
10975 #define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10976 #define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10977 #define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10978 #define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10979 #define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10980 #define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10981 #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10982 _DKL_PHY1_BASE, \
10983 _DKL_PHY2_BASE) + \
10984 _DKL_TX_DPCNTL0)
10985
10986 #define _DKL_TX_DPCNTL1 0x2C4
10987 /* Bits are the same as DKL_TX_DPCNTRL0 */
10988 #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10989 _DKL_PHY1_BASE, \
10990 _DKL_PHY2_BASE) + \
10991 _DKL_TX_DPCNTL1)
10992
10993 #define _DKL_TX_DPCNTL2 0x2C8
10994 #define DKL_TX_LOADGEN_SHARING_PMD_DISABLE REG_BIT(12)
10995 #define DKL_TX_DP20BITMODE (1 << 2)
10996 #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10997 _DKL_PHY1_BASE, \
10998 _DKL_PHY2_BASE) + \
10999 _DKL_TX_DPCNTL2)
11000
11001 #define _DKL_TX_FW_CALIB 0x2F8
11002 #define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
11003 #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
11004 _DKL_PHY1_BASE, \
11005 _DKL_PHY2_BASE) + \
11006 _DKL_TX_FW_CALIB)
11007
11008 #define _DKL_TX_PMD_LANE_SUS 0xD00
11009 #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
11010 _DKL_PHY1_BASE, \
11011 _DKL_PHY2_BASE) + \
11012 _DKL_TX_PMD_LANE_SUS)
11013
11014 #define _DKL_TX_DW17 0xDC4
11015 #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
11016 _DKL_PHY1_BASE, \
11017 _DKL_PHY2_BASE) + \
11018 _DKL_TX_DW17)
11019
11020 #define _DKL_TX_DW18 0xDC8
11021 #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
11022 _DKL_PHY1_BASE, \
11023 _DKL_PHY2_BASE) + \
11024 _DKL_TX_DW18)
11025
11026 #define _DKL_DP_MODE 0xA0
11027 #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
11028 _DKL_PHY1_BASE, \
11029 _DKL_PHY2_BASE) + \
11030 _DKL_DP_MODE)
11031
11032 #define _DKL_CMN_UC_DW27 0x36C
11033 #define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
11034 #define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
11035 _DKL_PHY1_BASE, \
11036 _DKL_PHY2_BASE) + \
11037 _DKL_CMN_UC_DW27)
11038
11039 /*
11040 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
11041 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
11042 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
11043 * bits that point the 4KB window into the full PHY register space.
11044 */
11045 #define _HIP_INDEX_REG0 0x1010A0
11046 #define _HIP_INDEX_REG1 0x1010A4
11047 #define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
11048 : _HIP_INDEX_REG1)
11049 #define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
11050 #define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
11051
11052 /* BXT display engine PLL */
11053 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
11054 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
11055 #define BXT_DE_PLL_RATIO_MASK 0xff
11056
11057 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
11058 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
11059 #define BXT_DE_PLL_LOCK (1 << 30)
11060 #define BXT_DE_PLL_FREQ_REQ (1 << 23)
11061 #define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
11062 #define ICL_CDCLK_PLL_RATIO(x) (x)
11063 #define ICL_CDCLK_PLL_RATIO_MASK 0xff
11064
11065 /* GEN9 DC */
11066 #define DC_STATE_EN _MMIO(0x45504)
11067 #define DC_STATE_DISABLE 0
11068 #define DC_STATE_EN_DC3CO REG_BIT(30)
11069 #define DC_STATE_DC3CO_STATUS REG_BIT(29)
11070 #define DC_STATE_EN_UPTO_DC5 (1 << 0)
11071 #define DC_STATE_EN_DC9 (1 << 3)
11072 #define DC_STATE_EN_UPTO_DC6 (2 << 0)
11073 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
11074
11075 #define DC_STATE_DEBUG _MMIO(0x45520)
11076 #define DC_STATE_DEBUG_MASK_CORES (1 << 0)
11077 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
11078
11079 #define BXT_D_CR_DRP0_DUNIT8 0x1000
11080 #define BXT_D_CR_DRP0_DUNIT9 0x1200
11081 #define BXT_D_CR_DRP0_DUNIT_START 8
11082 #define BXT_D_CR_DRP0_DUNIT_END 11
11083 #define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
11084 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
11085 BXT_D_CR_DRP0_DUNIT9))
11086 #define BXT_DRAM_RANK_MASK 0x3
11087 #define BXT_DRAM_RANK_SINGLE 0x1
11088 #define BXT_DRAM_RANK_DUAL 0x3
11089 #define BXT_DRAM_WIDTH_MASK (0x3 << 4)
11090 #define BXT_DRAM_WIDTH_SHIFT 4
11091 #define BXT_DRAM_WIDTH_X8 (0x0 << 4)
11092 #define BXT_DRAM_WIDTH_X16 (0x1 << 4)
11093 #define BXT_DRAM_WIDTH_X32 (0x2 << 4)
11094 #define BXT_DRAM_WIDTH_X64 (0x3 << 4)
11095 #define BXT_DRAM_SIZE_MASK (0x7 << 6)
11096 #define BXT_DRAM_SIZE_SHIFT 6
11097 #define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
11098 #define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
11099 #define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
11100 #define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
11101 #define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
11102 #define BXT_DRAM_TYPE_MASK (0x7 << 22)
11103 #define BXT_DRAM_TYPE_SHIFT 22
11104 #define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
11105 #define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
11106 #define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
11107 #define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
11108
11109 #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
11110 #define DG1_GEAR_TYPE REG_BIT(16)
11111
11112 #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
11113 #define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
11114 #define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
11115 #define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
11116 #define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
11117 #define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
11118
11119 #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
11120 #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
11121 #define SKL_DRAM_S_SHIFT 16
11122 #define SKL_DRAM_SIZE_MASK 0x3F
11123 #define SKL_DRAM_WIDTH_MASK (0x3 << 8)
11124 #define SKL_DRAM_WIDTH_SHIFT 8
11125 #define SKL_DRAM_WIDTH_X8 (0x0 << 8)
11126 #define SKL_DRAM_WIDTH_X16 (0x1 << 8)
11127 #define SKL_DRAM_WIDTH_X32 (0x2 << 8)
11128 #define SKL_DRAM_RANK_MASK (0x1 << 10)
11129 #define SKL_DRAM_RANK_SHIFT 10
11130 #define SKL_DRAM_RANK_1 (0x0 << 10)
11131 #define SKL_DRAM_RANK_2 (0x1 << 10)
11132 #define SKL_DRAM_RANK_MASK (0x1 << 10)
11133 #define ICL_DRAM_SIZE_MASK 0x7F
11134 #define ICL_DRAM_WIDTH_MASK (0x3 << 7)
11135 #define ICL_DRAM_WIDTH_SHIFT 7
11136 #define ICL_DRAM_WIDTH_X8 (0x0 << 7)
11137 #define ICL_DRAM_WIDTH_X16 (0x1 << 7)
11138 #define ICL_DRAM_WIDTH_X32 (0x2 << 7)
11139 #define ICL_DRAM_RANK_MASK (0x3 << 9)
11140 #define ICL_DRAM_RANK_SHIFT 9
11141 #define ICL_DRAM_RANK_1 (0x0 << 9)
11142 #define ICL_DRAM_RANK_2 (0x1 << 9)
11143 #define ICL_DRAM_RANK_3 (0x2 << 9)
11144 #define ICL_DRAM_RANK_4 (0x3 << 9)
11145
11146 #define SA_PERF_STATUS_0_0_0_MCHBAR_PC _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5918)
11147 #define DG1_QCLK_RATIO_MASK REG_GENMASK(9, 2)
11148 #define DG1_QCLK_REFERENCE REG_BIT(10)
11149
11150 #define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4000)
11151 #define DG1_DRAM_T_RDPRE_MASK REG_GENMASK(16, 11)
11152 #define DG1_DRAM_T_RP_MASK REG_GENMASK(6, 0)
11153 #define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR_HIGH _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4004)
11154 #define DG1_DRAM_T_RCD_MASK REG_GENMASK(15, 9)
11155 #define DG1_DRAM_T_RAS_MASK REG_GENMASK(8, 1)
11156
11157 /*
11158 * Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
11159 * since on HSW we can't write to it using intel_uncore_write.
11160 */
11161 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
11162 #define D_COMP_BDW _MMIO(0x138144)
11163 #define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
11164 #define D_COMP_COMP_FORCE (1 << 8)
11165 #define D_COMP_COMP_DISABLE (1 << 0)
11166
11167 /* Pipe WM_LINETIME - watermark line time */
11168 #define _WM_LINETIME_A 0x45270
11169 #define _WM_LINETIME_B 0x45274
11170 #define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
11171 #define HSW_LINETIME_MASK REG_GENMASK(8, 0)
11172 #define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
11173 #define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
11174 #define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
11175
11176 /* SFUSE_STRAP */
11177 #define SFUSE_STRAP _MMIO(0xc2014)
11178 #define SFUSE_STRAP_FUSE_LOCK (1 << 13)
11179 #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
11180 #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
11181 #define SFUSE_STRAP_CRT_DISABLED (1 << 6)
11182 #define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
11183 #define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
11184 #define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
11185 #define SFUSE_STRAP_DDID_DETECTED (1 << 0)
11186
11187 #define WM_MISC _MMIO(0x45260)
11188 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
11189
11190 #define WM_DBG _MMIO(0x45280)
11191 #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
11192 #define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
11193 #define WM_DBG_DISALLOW_SPRITE (1 << 2)
11194
11195 /* pipe CSC */
11196 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
11197 #define _PIPE_A_CSC_COEFF_BY 0x49014
11198 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
11199 #define _PIPE_A_CSC_COEFF_BU 0x4901c
11200 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
11201 #define _PIPE_A_CSC_COEFF_BV 0x49024
11202
11203 #define _PIPE_A_CSC_MODE 0x49028
11204 #define ICL_CSC_ENABLE (1 << 31) /* icl+ */
11205 #define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
11206 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
11207 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
11208 #define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
11209
11210 #define _PIPE_A_CSC_PREOFF_HI 0x49030
11211 #define _PIPE_A_CSC_PREOFF_ME 0x49034
11212 #define _PIPE_A_CSC_PREOFF_LO 0x49038
11213 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
11214 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
11215 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
11216
11217 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
11218 #define _PIPE_B_CSC_COEFF_BY 0x49114
11219 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
11220 #define _PIPE_B_CSC_COEFF_BU 0x4911c
11221 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
11222 #define _PIPE_B_CSC_COEFF_BV 0x49124
11223 #define _PIPE_B_CSC_MODE 0x49128
11224 #define _PIPE_B_CSC_PREOFF_HI 0x49130
11225 #define _PIPE_B_CSC_PREOFF_ME 0x49134
11226 #define _PIPE_B_CSC_PREOFF_LO 0x49138
11227 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
11228 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
11229 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
11230
11231 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
11232 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
11233 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
11234 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
11235 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
11236 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
11237 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
11238 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
11239 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
11240 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
11241 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
11242 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
11243 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
11244
11245 /* Pipe Output CSC */
11246 #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
11247 #define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
11248 #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
11249 #define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
11250 #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
11251 #define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
11252 #define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
11253 #define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
11254 #define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
11255 #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
11256 #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
11257 #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
11258
11259 #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
11260 #define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
11261 #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
11262 #define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
11263 #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
11264 #define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
11265 #define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
11266 #define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
11267 #define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
11268 #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
11269 #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
11270 #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
11271
11272 #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
11273 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
11274 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
11275 #define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
11276 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
11277 _PIPE_B_OUTPUT_CSC_COEFF_BY)
11278 #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
11279 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
11280 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
11281 #define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
11282 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
11283 _PIPE_B_OUTPUT_CSC_COEFF_BU)
11284 #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
11285 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
11286 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
11287 #define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
11288 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
11289 _PIPE_B_OUTPUT_CSC_COEFF_BV)
11290 #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
11291 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
11292 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
11293 #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
11294 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
11295 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
11296 #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
11297 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
11298 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
11299 #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
11300 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
11301 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
11302 #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
11303 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
11304 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
11305 #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
11306 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
11307 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
11308
11309 /* pipe degamma/gamma LUTs on IVB+ */
11310 #define _PAL_PREC_INDEX_A 0x4A400
11311 #define _PAL_PREC_INDEX_B 0x4AC00
11312 #define _PAL_PREC_INDEX_C 0x4B400
11313 #define PAL_PREC_10_12_BIT (0 << 31)
11314 #define PAL_PREC_SPLIT_MODE (1 << 31)
11315 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
11316 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
11317 #define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
11318 #define _PAL_PREC_DATA_A 0x4A404
11319 #define _PAL_PREC_DATA_B 0x4AC04
11320 #define _PAL_PREC_DATA_C 0x4B404
11321 #define _PAL_PREC_GC_MAX_A 0x4A410
11322 #define _PAL_PREC_GC_MAX_B 0x4AC10
11323 #define _PAL_PREC_GC_MAX_C 0x4B410
11324 #define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
11325 #define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
11326 #define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
11327 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
11328 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
11329 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
11330 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
11331 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
11332 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
11333
11334 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
11335 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
11336 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
11337 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
11338 #define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
11339
11340 #define _PRE_CSC_GAMC_INDEX_A 0x4A484
11341 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84
11342 #define _PRE_CSC_GAMC_INDEX_C 0x4B484
11343 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
11344 #define _PRE_CSC_GAMC_DATA_A 0x4A488
11345 #define _PRE_CSC_GAMC_DATA_B 0x4AC88
11346 #define _PRE_CSC_GAMC_DATA_C 0x4B488
11347
11348 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
11349 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
11350
11351 /* ICL Multi segmented gamma */
11352 #define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
11353 #define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
11354 #define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
11355 #define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
11356
11357 #define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
11358 #define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
11359 #define PAL_PREC_MULTI_SEG_RED_LDW_MASK REG_GENMASK(29, 24)
11360 #define PAL_PREC_MULTI_SEG_RED_UDW_MASK REG_GENMASK(29, 20)
11361 #define PAL_PREC_MULTI_SEG_GREEN_LDW_MASK REG_GENMASK(19, 14)
11362 #define PAL_PREC_MULTI_SEG_GREEN_UDW_MASK REG_GENMASK(19, 10)
11363 #define PAL_PREC_MULTI_SEG_BLUE_LDW_MASK REG_GENMASK(9, 4)
11364 #define PAL_PREC_MULTI_SEG_BLUE_UDW_MASK REG_GENMASK(9, 0)
11365
11366 #define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
11367 _PAL_PREC_MULTI_SEG_INDEX_A, \
11368 _PAL_PREC_MULTI_SEG_INDEX_B)
11369 #define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
11370 _PAL_PREC_MULTI_SEG_DATA_A, \
11371 _PAL_PREC_MULTI_SEG_DATA_B)
11372
11373 /* pipe CSC & degamma/gamma LUTs on CHV */
11374 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
11375 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
11376 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
11377 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
11378 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
11379 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
11380 #define CGM_PIPE_DEGAMMA_RED_MASK REG_GENMASK(13, 0)
11381 #define CGM_PIPE_DEGAMMA_GREEN_MASK REG_GENMASK(29, 16)
11382 #define CGM_PIPE_DEGAMMA_BLUE_MASK REG_GENMASK(13, 0)
11383 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
11384 #define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
11385 #define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
11386 #define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
11387 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
11388 #define CGM_PIPE_MODE_GAMMA (1 << 2)
11389 #define CGM_PIPE_MODE_CSC (1 << 1)
11390 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
11391
11392 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
11393 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
11394 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
11395 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
11396 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
11397 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
11398 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
11399 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
11400
11401 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
11402 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
11403 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
11404 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
11405 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
11406 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
11407 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
11408 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
11409
11410 /* MIPI DSI registers */
11411
11412 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
11413 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
11414
11415 /* Gen11 DSI */
11416 #define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
11417 dsi0, dsi1)
11418
11419 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
11420 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
11421 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
11422 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
11423
11424 #define _ICL_DSI_ESC_CLK_DIV0 0x6b090
11425 #define _ICL_DSI_ESC_CLK_DIV1 0x6b890
11426 #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11427 _ICL_DSI_ESC_CLK_DIV0, \
11428 _ICL_DSI_ESC_CLK_DIV1)
11429 #define _ICL_DPHY_ESC_CLK_DIV0 0x162190
11430 #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
11431 #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11432 _ICL_DPHY_ESC_CLK_DIV0, \
11433 _ICL_DPHY_ESC_CLK_DIV1)
11434 #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
11435 #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
11436 #define ICL_ESC_CLK_DIV_MASK 0x1ff
11437 #define ICL_ESC_CLK_DIV_SHIFT 0
11438 #define DSI_MAX_ESC_CLK 20000 /* in KHz */
11439
11440 #define _ADL_MIPIO_REG 0x180
11441 #define ADL_MIPIO_DW(port, dw) _MMIO(_ICL_COMBOPHY(port) + _ADL_MIPIO_REG + 4 * (dw))
11442 #define TX_ESC_CLK_DIV_PHY_SEL REGBIT(16)
11443 #define TX_ESC_CLK_DIV_PHY_MASK REG_GENMASK(23, 16)
11444 #define TX_ESC_CLK_DIV_PHY REG_FIELD_PREP(TX_ESC_CLK_DIV_PHY_MASK, 0x7f)
11445
11446 #define _DSI_CMD_FRMCTL_0 0x6b034
11447 #define _DSI_CMD_FRMCTL_1 0x6b834
11448 #define DSI_CMD_FRMCTL(port) _MMIO_PORT(port, \
11449 _DSI_CMD_FRMCTL_0,\
11450 _DSI_CMD_FRMCTL_1)
11451 #define DSI_FRAME_UPDATE_REQUEST (1 << 31)
11452 #define DSI_PERIODIC_FRAME_UPDATE_ENABLE (1 << 29)
11453 #define DSI_NULL_PACKET_ENABLE (1 << 28)
11454 #define DSI_FRAME_IN_PROGRESS (1 << 0)
11455
11456 #define _DSI_INTR_MASK_REG_0 0x6b070
11457 #define _DSI_INTR_MASK_REG_1 0x6b870
11458 #define DSI_INTR_MASK_REG(port) _MMIO_PORT(port, \
11459 _DSI_INTR_MASK_REG_0,\
11460 _DSI_INTR_MASK_REG_1)
11461
11462 #define _DSI_INTR_IDENT_REG_0 0x6b074
11463 #define _DSI_INTR_IDENT_REG_1 0x6b874
11464 #define DSI_INTR_IDENT_REG(port) _MMIO_PORT(port, \
11465 _DSI_INTR_IDENT_REG_0,\
11466 _DSI_INTR_IDENT_REG_1)
11467 #define DSI_TE_EVENT (1 << 31)
11468 #define DSI_RX_DATA_OR_BTA_TERMINATED (1 << 30)
11469 #define DSI_TX_DATA (1 << 29)
11470 #define DSI_ULPS_ENTRY_DONE (1 << 28)
11471 #define DSI_NON_TE_TRIGGER_RECEIVED (1 << 27)
11472 #define DSI_HOST_CHKSUM_ERROR (1 << 26)
11473 #define DSI_HOST_MULTI_ECC_ERROR (1 << 25)
11474 #define DSI_HOST_SINGL_ECC_ERROR (1 << 24)
11475 #define DSI_HOST_CONTENTION_DETECTED (1 << 23)
11476 #define DSI_HOST_FALSE_CONTROL_ERROR (1 << 22)
11477 #define DSI_HOST_TIMEOUT_ERROR (1 << 21)
11478 #define DSI_HOST_LOW_POWER_TX_SYNC_ERROR (1 << 20)
11479 #define DSI_HOST_ESCAPE_MODE_ENTRY_ERROR (1 << 19)
11480 #define DSI_FRAME_UPDATE_DONE (1 << 16)
11481 #define DSI_PROTOCOL_VIOLATION_REPORTED (1 << 15)
11482 #define DSI_INVALID_TX_LENGTH (1 << 13)
11483 #define DSI_INVALID_VC (1 << 12)
11484 #define DSI_INVALID_DATA_TYPE (1 << 11)
11485 #define DSI_PERIPHERAL_CHKSUM_ERROR (1 << 10)
11486 #define DSI_PERIPHERAL_MULTI_ECC_ERROR (1 << 9)
11487 #define DSI_PERIPHERAL_SINGLE_ECC_ERROR (1 << 8)
11488 #define DSI_PERIPHERAL_CONTENTION_DETECTED (1 << 7)
11489 #define DSI_PERIPHERAL_FALSE_CTRL_ERROR (1 << 6)
11490 #define DSI_PERIPHERAL_TIMEOUT_ERROR (1 << 5)
11491 #define DSI_PERIPHERAL_LP_TX_SYNC_ERROR (1 << 4)
11492 #define DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR (1 << 3)
11493 #define DSI_EOT_SYNC_ERROR (1 << 2)
11494 #define DSI_SOT_SYNC_ERROR (1 << 1)
11495 #define DSI_SOT_ERROR (1 << 0)
11496
11497 /* Gen4+ Timestamp and Pipe Frame time stamp registers */
11498 #define GEN4_TIMESTAMP _MMIO(0x2358)
11499 #define ILK_TIMESTAMP_HI _MMIO(0x70070)
11500 #define IVB_TIMESTAMP_CTR _MMIO(0x44070)
11501
11502 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
11503 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
11504 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
11505 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
11506 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
11507
11508 #define _PIPE_FRMTMSTMP_A 0x70048
11509 #define PIPE_FRMTMSTMP(pipe) \
11510 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
11511
11512 /* BXT MIPI clock controls */
11513 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
11514
11515 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11516 #define BXT_MIPI1_DIV_SHIFT 26
11517 #define BXT_MIPI2_DIV_SHIFT 10
11518 #define BXT_MIPI_DIV_SHIFT(port) \
11519 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
11520 BXT_MIPI2_DIV_SHIFT)
11521
11522 /* TX control divider to select actual TX clock output from (8x/var) */
11523 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
11524 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
11525 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
11526 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
11527 BXT_MIPI2_TX_ESCLK_SHIFT)
11528 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
11529 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11530 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
11531 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
11532 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
11533 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
11534 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
11535 /* RX upper control divider to select actual RX clock output from 8x */
11536 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
11537 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
11538 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
11539 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
11540 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
11541 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
11542 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
11543 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
11544 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
11545 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
11546 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
11547 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
11548 /* 8/3X divider to select the actual 8/3X clock output from 8x */
11549 #define BXT_MIPI1_8X_BY3_SHIFT 19
11550 #define BXT_MIPI2_8X_BY3_SHIFT 3
11551 #define BXT_MIPI_8X_BY3_SHIFT(port) \
11552 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
11553 BXT_MIPI2_8X_BY3_SHIFT)
11554 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
11555 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
11556 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
11557 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
11558 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
11559 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
11560 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
11561 /* RX lower control divider to select actual RX clock output from 8x */
11562 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
11563 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
11564 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
11565 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
11566 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
11567 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
11568 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
11569 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
11570 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
11571 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
11572 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
11573 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
11574
11575 #define RX_DIVIDER_BIT_1_2 0x3
11576 #define RX_DIVIDER_BIT_3_4 0xC
11577
11578 /* BXT MIPI mode configure */
11579 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
11580 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
11581 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
11582 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
11583
11584 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
11585 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
11586 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
11587 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
11588
11589 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
11590 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
11591 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
11592 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
11593
11594 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
11595 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
11596 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
11597 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
11598 #define BXT_DSIC_16X_BY1 (0 << 10)
11599 #define BXT_DSIC_16X_BY2 (1 << 10)
11600 #define BXT_DSIC_16X_BY3 (2 << 10)
11601 #define BXT_DSIC_16X_BY4 (3 << 10)
11602 #define BXT_DSIC_16X_MASK (3 << 10)
11603 #define BXT_DSIA_16X_BY1 (0 << 8)
11604 #define BXT_DSIA_16X_BY2 (1 << 8)
11605 #define BXT_DSIA_16X_BY3 (2 << 8)
11606 #define BXT_DSIA_16X_BY4 (3 << 8)
11607 #define BXT_DSIA_16X_MASK (3 << 8)
11608 #define BXT_DSI_FREQ_SEL_SHIFT 8
11609 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
11610
11611 #define BXT_DSI_PLL_RATIO_MAX 0x7D
11612 #define BXT_DSI_PLL_RATIO_MIN 0x22
11613 #define GLK_DSI_PLL_RATIO_MAX 0x6F
11614 #define GLK_DSI_PLL_RATIO_MIN 0x22
11615 #define BXT_DSI_PLL_RATIO_MASK 0xFF
11616 #define BXT_REF_CLOCK_KHZ 19200
11617
11618 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
11619 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
11620 #define BXT_DSI_PLL_LOCKED (1 << 30)
11621
11622 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
11623 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
11624 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
11625
11626 /* BXT port control */
11627 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
11628 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
11629 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
11630
11631 /* ICL DSI MODE control */
11632 #define _ICL_DSI_IO_MODECTL_0 0x6B094
11633 #define _ICL_DSI_IO_MODECTL_1 0x6B894
11634 #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
11635 _ICL_DSI_IO_MODECTL_0, \
11636 _ICL_DSI_IO_MODECTL_1)
11637 #define COMBO_PHY_MODE_DSI (1 << 0)
11638
11639 /* Display Stream Splitter Control */
11640 #define DSS_CTL1 _MMIO(0x67400)
11641 #define SPLITTER_ENABLE (1 << 31)
11642 #define JOINER_ENABLE (1 << 30)
11643 #define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
11644 #define DUAL_LINK_MODE_FRONTBACK (0 << 24)
11645 #define OVERLAP_PIXELS_MASK (0xf << 16)
11646 #define OVERLAP_PIXELS(pixels) ((pixels) << 16)
11647 #define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11648 #define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11649 #define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
11650
11651 #define DSS_CTL2 _MMIO(0x67404)
11652 #define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
11653 #define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
11654 #define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11655 #define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11656
11657 #define _ICL_PIPE_DSS_CTL1_PB 0x78200
11658 #define _ICL_PIPE_DSS_CTL1_PC 0x78400
11659 #define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11660 _ICL_PIPE_DSS_CTL1_PB, \
11661 _ICL_PIPE_DSS_CTL1_PC)
11662 #define BIG_JOINER_ENABLE (1 << 29)
11663 #define MASTER_BIG_JOINER_ENABLE (1 << 28)
11664 #define VGA_CENTERING_ENABLE (1 << 27)
11665 #define SPLITTER_CONFIGURATION_MASK REG_GENMASK(26, 25)
11666 #define SPLITTER_CONFIGURATION_2_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 0)
11667 #define SPLITTER_CONFIGURATION_4_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 1)
11668 #define UNCOMPRESSED_JOINER_MASTER (1 << 21)
11669 #define UNCOMPRESSED_JOINER_SLAVE (1 << 20)
11670
11671 #define _ICL_PIPE_DSS_CTL2_PB 0x78204
11672 #define _ICL_PIPE_DSS_CTL2_PC 0x78404
11673 #define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11674 _ICL_PIPE_DSS_CTL2_PB, \
11675 _ICL_PIPE_DSS_CTL2_PC)
11676
11677 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
11678 #define STAP_SELECT (1 << 0)
11679
11680 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
11681 #define HS_IO_CTRL_SELECT (1 << 0)
11682
11683 #define DPI_ENABLE (1 << 31) /* A + C */
11684 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
11685 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
11686 #define DUAL_LINK_MODE_SHIFT 26
11687 #define DUAL_LINK_MODE_MASK (1 << 26)
11688 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
11689 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
11690 #define DITHERING_ENABLE (1 << 25) /* A + C */
11691 #define FLOPPED_HSTX (1 << 23)
11692 #define DE_INVERT (1 << 19) /* XXX */
11693 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
11694 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
11695 #define AFE_LATCHOUT (1 << 17)
11696 #define LP_OUTPUT_HOLD (1 << 16)
11697 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
11698 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
11699 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
11700 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
11701 #define CSB_SHIFT 9
11702 #define CSB_MASK (3 << 9)
11703 #define CSB_20MHZ (0 << 9)
11704 #define CSB_10MHZ (1 << 9)
11705 #define CSB_40MHZ (2 << 9)
11706 #define BANDGAP_MASK (1 << 8)
11707 #define BANDGAP_PNW_CIRCUIT (0 << 8)
11708 #define BANDGAP_LNC_CIRCUIT (1 << 8)
11709 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
11710 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
11711 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
11712 #define TEARING_EFFECT_SHIFT 2 /* A + C */
11713 #define TEARING_EFFECT_MASK (3 << 2)
11714 #define TEARING_EFFECT_OFF (0 << 2)
11715 #define TEARING_EFFECT_DSI (1 << 2)
11716 #define TEARING_EFFECT_GPIO (2 << 2)
11717 #define LANE_CONFIGURATION_SHIFT 0
11718 #define LANE_CONFIGURATION_MASK (3 << 0)
11719 #define LANE_CONFIGURATION_4LANE (0 << 0)
11720 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
11721 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
11722
11723 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
11724 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
11725 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
11726 #define TEARING_EFFECT_DELAY_SHIFT 0
11727 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
11728
11729 /* XXX: all bits reserved */
11730 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
11731
11732 /* MIPI DSI Controller and D-PHY registers */
11733
11734 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
11735 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
11736 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
11737 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
11738 #define ULPS_STATE_MASK (3 << 1)
11739 #define ULPS_STATE_ENTER (2 << 1)
11740 #define ULPS_STATE_EXIT (1 << 1)
11741 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
11742 #define DEVICE_READY (1 << 0)
11743
11744 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
11745 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
11746 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
11747 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
11748 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
11749 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
11750 #define TEARING_EFFECT (1 << 31)
11751 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
11752 #define GEN_READ_DATA_AVAIL (1 << 29)
11753 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
11754 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
11755 #define RX_PROT_VIOLATION (1 << 26)
11756 #define RX_INVALID_TX_LENGTH (1 << 25)
11757 #define ACK_WITH_NO_ERROR (1 << 24)
11758 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
11759 #define LP_RX_TIMEOUT (1 << 22)
11760 #define HS_TX_TIMEOUT (1 << 21)
11761 #define DPI_FIFO_UNDERRUN (1 << 20)
11762 #define LOW_CONTENTION (1 << 19)
11763 #define HIGH_CONTENTION (1 << 18)
11764 #define TXDSI_VC_ID_INVALID (1 << 17)
11765 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
11766 #define TXCHECKSUM_ERROR (1 << 15)
11767 #define TXECC_MULTIBIT_ERROR (1 << 14)
11768 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
11769 #define TXFALSE_CONTROL_ERROR (1 << 12)
11770 #define RXDSI_VC_ID_INVALID (1 << 11)
11771 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
11772 #define RXCHECKSUM_ERROR (1 << 9)
11773 #define RXECC_MULTIBIT_ERROR (1 << 8)
11774 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
11775 #define RXFALSE_CONTROL_ERROR (1 << 6)
11776 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
11777 #define RX_LP_TX_SYNC_ERROR (1 << 4)
11778 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
11779 #define RXEOT_SYNC_ERROR (1 << 2)
11780 #define RXSOT_SYNC_ERROR (1 << 1)
11781 #define RXSOT_ERROR (1 << 0)
11782
11783 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
11784 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
11785 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
11786 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
11787 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
11788 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
11789 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
11790 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
11791 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
11792 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
11793 #define VID_MODE_FORMAT_MASK (0xf << 7)
11794 #define VID_MODE_NOT_SUPPORTED (0 << 7)
11795 #define VID_MODE_FORMAT_RGB565 (1 << 7)
11796 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
11797 #define VID_MODE_FORMAT_RGB666 (3 << 7)
11798 #define VID_MODE_FORMAT_RGB888 (4 << 7)
11799 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
11800 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
11801 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
11802 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
11803 #define DATA_LANES_PRG_REG_SHIFT 0
11804 #define DATA_LANES_PRG_REG_MASK (7 << 0)
11805
11806 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
11807 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
11808 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
11809 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
11810
11811 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
11812 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
11813 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
11814 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
11815
11816 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
11817 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
11818 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
11819 #define TURN_AROUND_TIMEOUT_MASK 0x3f
11820
11821 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
11822 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
11823 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
11824 #define DEVICE_RESET_TIMER_MASK 0xffff
11825
11826 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
11827 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
11828 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
11829 #define VERTICAL_ADDRESS_SHIFT 16
11830 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
11831 #define HORIZONTAL_ADDRESS_SHIFT 0
11832 #define HORIZONTAL_ADDRESS_MASK 0xffff
11833
11834 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
11835 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
11836 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
11837 #define DBI_FIFO_EMPTY_HALF (0 << 0)
11838 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11839 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11840
11841 /* regs below are bits 15:0 */
11842 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
11843 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
11844 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
11845
11846 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
11847 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
11848 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
11849
11850 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
11851 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
11852 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
11853
11854 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
11855 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
11856 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
11857
11858 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
11859 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
11860 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
11861
11862 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
11863 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
11864 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
11865
11866 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
11867 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
11868 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
11869
11870 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
11871 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
11872 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
11873
11874 /* regs above are bits 15:0 */
11875
11876 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
11877 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
11878 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
11879 #define DPI_LP_MODE (1 << 6)
11880 #define BACKLIGHT_OFF (1 << 5)
11881 #define BACKLIGHT_ON (1 << 4)
11882 #define COLOR_MODE_OFF (1 << 3)
11883 #define COLOR_MODE_ON (1 << 2)
11884 #define TURN_ON (1 << 1)
11885 #define SHUTDOWN (1 << 0)
11886
11887 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
11888 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
11889 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
11890 #define COMMAND_BYTE_SHIFT 0
11891 #define COMMAND_BYTE_MASK (0x3f << 0)
11892
11893 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
11894 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
11895 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
11896 #define MASTER_INIT_TIMER_SHIFT 0
11897 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
11898
11899 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
11900 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
11901 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
11902 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
11903 #define MAX_RETURN_PKT_SIZE_SHIFT 0
11904 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11905
11906 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
11907 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
11908 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
11909 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11910 #define DISABLE_VIDEO_BTA (1 << 3)
11911 #define IP_TG_CONFIG (1 << 2)
11912 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11913 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11914 #define VIDEO_MODE_BURST (3 << 0)
11915
11916 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
11917 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
11918 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
11919 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11920 #define BXT_DPHY_DEFEATURE_EN (1 << 8)
11921 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11922 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11923 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11924 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11925 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11926 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11927 #define CLOCKSTOP (1 << 1)
11928 #define EOT_DISABLE (1 << 0)
11929
11930 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
11931 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
11932 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
11933 #define LP_BYTECLK_SHIFT 0
11934 #define LP_BYTECLK_MASK (0xffff << 0)
11935
11936 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11937 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11938 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11939
11940 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11941 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11942 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11943
11944 /* bits 31:0 */
11945 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
11946 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
11947 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
11948
11949 /* bits 31:0 */
11950 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
11951 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
11952 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
11953
11954 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
11955 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
11956 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
11957 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
11958 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
11959 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
11960 #define LONG_PACKET_WORD_COUNT_SHIFT 8
11961 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11962 #define SHORT_PACKET_PARAM_SHIFT 8
11963 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11964 #define VIRTUAL_CHANNEL_SHIFT 6
11965 #define VIRTUAL_CHANNEL_MASK (3 << 6)
11966 #define DATA_TYPE_SHIFT 0
11967 #define DATA_TYPE_MASK (0x3f << 0)
11968 /* data type values, see include/video/mipi_display.h */
11969
11970 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
11971 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
11972 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
11973 #define DPI_FIFO_EMPTY (1 << 28)
11974 #define DBI_FIFO_EMPTY (1 << 27)
11975 #define LP_CTRL_FIFO_EMPTY (1 << 26)
11976 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11977 #define LP_CTRL_FIFO_FULL (1 << 24)
11978 #define HS_CTRL_FIFO_EMPTY (1 << 18)
11979 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11980 #define HS_CTRL_FIFO_FULL (1 << 16)
11981 #define LP_DATA_FIFO_EMPTY (1 << 10)
11982 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11983 #define LP_DATA_FIFO_FULL (1 << 8)
11984 #define HS_DATA_FIFO_EMPTY (1 << 2)
11985 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11986 #define HS_DATA_FIFO_FULL (1 << 0)
11987
11988 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
11989 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
11990 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
11991 #define DBI_HS_LP_MODE_MASK (1 << 0)
11992 #define DBI_LP_MODE (1 << 0)
11993 #define DBI_HS_MODE (0 << 0)
11994
11995 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
11996 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
11997 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
11998 #define EXIT_ZERO_COUNT_SHIFT 24
11999 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
12000 #define TRAIL_COUNT_SHIFT 16
12001 #define TRAIL_COUNT_MASK (0x1f << 16)
12002 #define CLK_ZERO_COUNT_SHIFT 8
12003 #define CLK_ZERO_COUNT_MASK (0xff << 8)
12004 #define PREPARE_COUNT_SHIFT 0
12005 #define PREPARE_COUNT_MASK (0x3f << 0)
12006
12007 #define _ICL_DSI_T_INIT_MASTER_0 0x6b088
12008 #define _ICL_DSI_T_INIT_MASTER_1 0x6b888
12009 #define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
12010 _ICL_DSI_T_INIT_MASTER_0,\
12011 _ICL_DSI_T_INIT_MASTER_1)
12012
12013 #define _DPHY_CLK_TIMING_PARAM_0 0x162180
12014 #define _DPHY_CLK_TIMING_PARAM_1 0x6c180
12015 #define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
12016 _DPHY_CLK_TIMING_PARAM_0,\
12017 _DPHY_CLK_TIMING_PARAM_1)
12018 #define _DSI_CLK_TIMING_PARAM_0 0x6b080
12019 #define _DSI_CLK_TIMING_PARAM_1 0x6b880
12020 #define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
12021 _DSI_CLK_TIMING_PARAM_0,\
12022 _DSI_CLK_TIMING_PARAM_1)
12023 #define CLK_PREPARE_OVERRIDE (1 << 31)
12024 #define CLK_PREPARE(x) ((x) << 28)
12025 #define CLK_PREPARE_MASK (0x7 << 28)
12026 #define CLK_PREPARE_SHIFT 28
12027 #define CLK_ZERO_OVERRIDE (1 << 27)
12028 #define CLK_ZERO(x) ((x) << 20)
12029 #define CLK_ZERO_MASK (0xf << 20)
12030 #define CLK_ZERO_SHIFT 20
12031 #define CLK_PRE_OVERRIDE (1 << 19)
12032 #define CLK_PRE(x) ((x) << 16)
12033 #define CLK_PRE_MASK (0x3 << 16)
12034 #define CLK_PRE_SHIFT 16
12035 #define CLK_POST_OVERRIDE (1 << 15)
12036 #define CLK_POST(x) ((x) << 8)
12037 #define CLK_POST_MASK (0x7 << 8)
12038 #define CLK_POST_SHIFT 8
12039 #define CLK_TRAIL_OVERRIDE (1 << 7)
12040 #define CLK_TRAIL(x) ((x) << 0)
12041 #define CLK_TRAIL_MASK (0xf << 0)
12042 #define CLK_TRAIL_SHIFT 0
12043
12044 #define _DPHY_DATA_TIMING_PARAM_0 0x162184
12045 #define _DPHY_DATA_TIMING_PARAM_1 0x6c184
12046 #define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
12047 _DPHY_DATA_TIMING_PARAM_0,\
12048 _DPHY_DATA_TIMING_PARAM_1)
12049 #define _DSI_DATA_TIMING_PARAM_0 0x6B084
12050 #define _DSI_DATA_TIMING_PARAM_1 0x6B884
12051 #define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
12052 _DSI_DATA_TIMING_PARAM_0,\
12053 _DSI_DATA_TIMING_PARAM_1)
12054 #define HS_PREPARE_OVERRIDE (1 << 31)
12055 #define HS_PREPARE(x) ((x) << 24)
12056 #define HS_PREPARE_MASK (0x7 << 24)
12057 #define HS_PREPARE_SHIFT 24
12058 #define HS_ZERO_OVERRIDE (1 << 23)
12059 #define HS_ZERO(x) ((x) << 16)
12060 #define HS_ZERO_MASK (0xf << 16)
12061 #define HS_ZERO_SHIFT 16
12062 #define HS_TRAIL_OVERRIDE (1 << 15)
12063 #define HS_TRAIL(x) ((x) << 8)
12064 #define HS_TRAIL_MASK (0x7 << 8)
12065 #define HS_TRAIL_SHIFT 8
12066 #define HS_EXIT_OVERRIDE (1 << 7)
12067 #define HS_EXIT(x) ((x) << 0)
12068 #define HS_EXIT_MASK (0x7 << 0)
12069 #define HS_EXIT_SHIFT 0
12070
12071 #define _DPHY_TA_TIMING_PARAM_0 0x162188
12072 #define _DPHY_TA_TIMING_PARAM_1 0x6c188
12073 #define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12074 _DPHY_TA_TIMING_PARAM_0,\
12075 _DPHY_TA_TIMING_PARAM_1)
12076 #define _DSI_TA_TIMING_PARAM_0 0x6b098
12077 #define _DSI_TA_TIMING_PARAM_1 0x6b898
12078 #define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12079 _DSI_TA_TIMING_PARAM_0,\
12080 _DSI_TA_TIMING_PARAM_1)
12081 #define TA_SURE_OVERRIDE (1 << 31)
12082 #define TA_SURE(x) ((x) << 16)
12083 #define TA_SURE_MASK (0x1f << 16)
12084 #define TA_SURE_SHIFT 16
12085 #define TA_GO_OVERRIDE (1 << 15)
12086 #define TA_GO(x) ((x) << 8)
12087 #define TA_GO_MASK (0xf << 8)
12088 #define TA_GO_SHIFT 8
12089 #define TA_GET_OVERRIDE (1 << 7)
12090 #define TA_GET(x) ((x) << 0)
12091 #define TA_GET_MASK (0xf << 0)
12092 #define TA_GET_SHIFT 0
12093
12094 /* DSI transcoder configuration */
12095 #define _DSI_TRANS_FUNC_CONF_0 0x6b030
12096 #define _DSI_TRANS_FUNC_CONF_1 0x6b830
12097 #define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
12098 _DSI_TRANS_FUNC_CONF_0,\
12099 _DSI_TRANS_FUNC_CONF_1)
12100 #define OP_MODE_MASK (0x3 << 28)
12101 #define OP_MODE_SHIFT 28
12102 #define CMD_MODE_NO_GATE (0x0 << 28)
12103 #define CMD_MODE_TE_GATE (0x1 << 28)
12104 #define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
12105 #define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
12106 #define TE_SOURCE_GPIO (1 << 27)
12107 #define LINK_READY (1 << 20)
12108 #define PIX_FMT_MASK (0x3 << 16)
12109 #define PIX_FMT_SHIFT 16
12110 #define PIX_FMT_RGB565 (0x0 << 16)
12111 #define PIX_FMT_RGB666_PACKED (0x1 << 16)
12112 #define PIX_FMT_RGB666_LOOSE (0x2 << 16)
12113 #define PIX_FMT_RGB888 (0x3 << 16)
12114 #define PIX_FMT_RGB101010 (0x4 << 16)
12115 #define PIX_FMT_RGB121212 (0x5 << 16)
12116 #define PIX_FMT_COMPRESSED (0x6 << 16)
12117 #define BGR_TRANSMISSION (1 << 15)
12118 #define PIX_VIRT_CHAN(x) ((x) << 12)
12119 #define PIX_VIRT_CHAN_MASK (0x3 << 12)
12120 #define PIX_VIRT_CHAN_SHIFT 12
12121 #define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
12122 #define PIX_BUF_THRESHOLD_SHIFT 10
12123 #define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
12124 #define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
12125 #define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
12126 #define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
12127 #define CONTINUOUS_CLK_MASK (0x3 << 8)
12128 #define CONTINUOUS_CLK_SHIFT 8
12129 #define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
12130 #define CLK_HS_OR_LP (0x2 << 8)
12131 #define CLK_HS_CONTINUOUS (0x3 << 8)
12132 #define LINK_CALIBRATION_MASK (0x3 << 4)
12133 #define LINK_CALIBRATION_SHIFT 4
12134 #define CALIBRATION_DISABLED (0x0 << 4)
12135 #define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
12136 #define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
12137 #define BLANKING_PACKET_ENABLE (1 << 2)
12138 #define S3D_ORIENTATION_LANDSCAPE (1 << 1)
12139 #define EOTP_DISABLED (1 << 0)
12140
12141 #define _DSI_CMD_RXCTL_0 0x6b0d4
12142 #define _DSI_CMD_RXCTL_1 0x6b8d4
12143 #define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
12144 _DSI_CMD_RXCTL_0,\
12145 _DSI_CMD_RXCTL_1)
12146 #define READ_UNLOADS_DW (1 << 16)
12147 #define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
12148 #define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
12149 #define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
12150 #define RECEIVED_RESET_TRIGGER (1 << 12)
12151 #define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
12152 #define RECEIVED_CRC_WAS_LOST (1 << 10)
12153 #define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
12154 #define NUMBER_RX_PLOAD_DW_SHIFT 0
12155
12156 #define _DSI_CMD_TXCTL_0 0x6b0d0
12157 #define _DSI_CMD_TXCTL_1 0x6b8d0
12158 #define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
12159 _DSI_CMD_TXCTL_0,\
12160 _DSI_CMD_TXCTL_1)
12161 #define KEEP_LINK_IN_HS (1 << 24)
12162 #define FREE_HEADER_CREDIT_MASK (0x1f << 8)
12163 #define FREE_HEADER_CREDIT_SHIFT 0x8
12164 #define FREE_PLOAD_CREDIT_MASK (0xff << 0)
12165 #define FREE_PLOAD_CREDIT_SHIFT 0
12166 #define MAX_HEADER_CREDIT 0x10
12167 #define MAX_PLOAD_CREDIT 0x40
12168
12169 #define _DSI_CMD_TXHDR_0 0x6b100
12170 #define _DSI_CMD_TXHDR_1 0x6b900
12171 #define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
12172 _DSI_CMD_TXHDR_0,\
12173 _DSI_CMD_TXHDR_1)
12174 #define PAYLOAD_PRESENT (1 << 31)
12175 #define LP_DATA_TRANSFER (1 << 30)
12176 #define VBLANK_FENCE (1 << 29)
12177 #define PARAM_WC_MASK (0xffff << 8)
12178 #define PARAM_WC_LOWER_SHIFT 8
12179 #define PARAM_WC_UPPER_SHIFT 16
12180 #define VC_MASK (0x3 << 6)
12181 #define VC_SHIFT 6
12182 #define DT_MASK (0x3f << 0)
12183 #define DT_SHIFT 0
12184
12185 #define _DSI_CMD_TXPYLD_0 0x6b104
12186 #define _DSI_CMD_TXPYLD_1 0x6b904
12187 #define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
12188 _DSI_CMD_TXPYLD_0,\
12189 _DSI_CMD_TXPYLD_1)
12190
12191 #define _DSI_LP_MSG_0 0x6b0d8
12192 #define _DSI_LP_MSG_1 0x6b8d8
12193 #define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
12194 _DSI_LP_MSG_0,\
12195 _DSI_LP_MSG_1)
12196 #define LPTX_IN_PROGRESS (1 << 17)
12197 #define LINK_IN_ULPS (1 << 16)
12198 #define LINK_ULPS_TYPE_LP11 (1 << 8)
12199 #define LINK_ENTER_ULPS (1 << 0)
12200
12201 /* DSI timeout registers */
12202 #define _DSI_HSTX_TO_0 0x6b044
12203 #define _DSI_HSTX_TO_1 0x6b844
12204 #define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
12205 _DSI_HSTX_TO_0,\
12206 _DSI_HSTX_TO_1)
12207 #define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
12208 #define HSTX_TIMEOUT_VALUE_SHIFT 16
12209 #define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
12210 #define HSTX_TIMED_OUT (1 << 0)
12211
12212 #define _DSI_LPRX_HOST_TO_0 0x6b048
12213 #define _DSI_LPRX_HOST_TO_1 0x6b848
12214 #define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
12215 _DSI_LPRX_HOST_TO_0,\
12216 _DSI_LPRX_HOST_TO_1)
12217 #define LPRX_TIMED_OUT (1 << 16)
12218 #define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
12219 #define LPRX_TIMEOUT_VALUE_SHIFT 0
12220 #define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
12221
12222 #define _DSI_PWAIT_TO_0 0x6b040
12223 #define _DSI_PWAIT_TO_1 0x6b840
12224 #define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
12225 _DSI_PWAIT_TO_0,\
12226 _DSI_PWAIT_TO_1)
12227 #define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
12228 #define PRESET_TIMEOUT_VALUE_SHIFT 16
12229 #define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
12230 #define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
12231 #define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
12232 #define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
12233
12234 #define _DSI_TA_TO_0 0x6b04c
12235 #define _DSI_TA_TO_1 0x6b84c
12236 #define DSI_TA_TO(tc) _MMIO_DSI(tc, \
12237 _DSI_TA_TO_0,\
12238 _DSI_TA_TO_1)
12239 #define TA_TIMED_OUT (1 << 16)
12240 #define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
12241 #define TA_TIMEOUT_VALUE_SHIFT 0
12242 #define TA_TIMEOUT_VALUE(x) ((x) << 0)
12243
12244 /* bits 31:0 */
12245 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
12246 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
12247 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
12248
12249 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
12250 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
12251 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
12252 #define LP_HS_SSW_CNT_SHIFT 16
12253 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
12254 #define HS_LP_PWR_SW_CNT_SHIFT 0
12255 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
12256
12257 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
12258 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
12259 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
12260 #define STOP_STATE_STALL_COUNTER_SHIFT 0
12261 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
12262
12263 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
12264 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
12265 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
12266 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
12267 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
12268 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
12269 #define RX_CONTENTION_DETECTED (1 << 0)
12270
12271 /* XXX: only pipe A ?!? */
12272 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
12273 #define DBI_TYPEC_ENABLE (1 << 31)
12274 #define DBI_TYPEC_WIP (1 << 30)
12275 #define DBI_TYPEC_OPTION_SHIFT 28
12276 #define DBI_TYPEC_OPTION_MASK (3 << 28)
12277 #define DBI_TYPEC_FREQ_SHIFT 24
12278 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
12279 #define DBI_TYPEC_OVERRIDE (1 << 8)
12280 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
12281 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
12282
12283
12284 /* MIPI adapter registers */
12285
12286 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
12287 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
12288 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
12289 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
12290 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
12291 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
12292 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
12293 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
12294 #define READ_REQUEST_PRIORITY_SHIFT 3
12295 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
12296 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
12297 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
12298 #define RGB_FLIP_TO_BGR (1 << 2)
12299
12300 #define BXT_PIPE_SELECT_SHIFT 7
12301 #define BXT_PIPE_SELECT_MASK (7 << 7)
12302 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
12303 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
12304 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
12305 #define GLK_MIPIIO_RESET_RELEASED (1 << 28)
12306 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
12307 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
12308 #define GLK_LP_WAKE (1 << 22)
12309 #define GLK_LP11_LOW_PWR_MODE (1 << 21)
12310 #define GLK_LP00_LOW_PWR_MODE (1 << 20)
12311 #define GLK_FIREWALL_ENABLE (1 << 16)
12312 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
12313 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
12314 #define BXT_DSC_ENABLE (1 << 3)
12315 #define BXT_RGB_FLIP (1 << 2)
12316 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
12317 #define GLK_MIPIIO_ENABLE (1 << 0)
12318
12319 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
12320 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
12321 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
12322 #define DATA_MEM_ADDRESS_SHIFT 5
12323 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
12324 #define DATA_VALID (1 << 0)
12325
12326 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
12327 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
12328 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
12329 #define DATA_LENGTH_SHIFT 0
12330 #define DATA_LENGTH_MASK (0xfffff << 0)
12331
12332 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
12333 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
12334 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
12335 #define COMMAND_MEM_ADDRESS_SHIFT 5
12336 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
12337 #define AUTO_PWG_ENABLE (1 << 2)
12338 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
12339 #define COMMAND_VALID (1 << 0)
12340
12341 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
12342 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
12343 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
12344 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
12345 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
12346
12347 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
12348 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
12349 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
12350
12351 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
12352 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
12353 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
12354 #define READ_DATA_VALID(n) (1 << (n))
12355
12356 /* MOCS (Memory Object Control State) registers */
12357 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
12358 #define GEN9_LNCFCMOCS_REG_COUNT 32
12359
12360 #define __GEN9_RCS0_MOCS0 0xc800
12361 #define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
12362 #define __GEN9_VCS0_MOCS0 0xc900
12363 #define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
12364 #define __GEN9_VCS1_MOCS0 0xca00
12365 #define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
12366 #define __GEN9_VECS0_MOCS0 0xcb00
12367 #define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
12368 #define __GEN9_BCS0_MOCS0 0xcc00
12369 #define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
12370 #define __GEN11_VCS2_MOCS0 0x10000
12371 #define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
12372
12373 #define GEN9_SCRATCH_LNCF1 _MMIO(0xb008)
12374 #define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0)
12375
12376 #define GEN9_SCRATCH1 _MMIO(0xb11c)
12377 #define EVICTION_PERF_FIX_ENABLE REG_BIT(8)
12378
12379 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
12380 #define PMFLUSHDONE_LNICRSDROP (1 << 20)
12381 #define PMFLUSH_GAPL3UNBLOCK (1 << 21)
12382 #define PMFLUSHDONE_LNEBLK (1 << 22)
12383
12384 #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
12385
12386 #define GEN12_GSMBASE _MMIO(0x108100)
12387 #define GEN12_DSMBASE _MMIO(0x1080C0)
12388
12389 /* gamt regs */
12390 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
12391 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
12392 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
12393 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
12394 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
12395
12396 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
12397 #define MMCD_PCLA (1 << 31)
12398 #define MMCD_HOTSPOT_EN (1 << 27)
12399
12400 #define _ICL_PHY_MISC_A 0x64C00
12401 #define _ICL_PHY_MISC_B 0x64C04
12402 #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
12403 _ICL_PHY_MISC_B)
12404 #define ICL_PHY_MISC_MUX_DDID (1 << 28)
12405 #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
12406 #define DG2_PHY_DP_TX_ACK_MASK REG_GENMASK(23, 20)
12407
12408 /* Icelake Display Stream Compression Registers */
12409 #define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
12410 #define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
12411 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
12412 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
12413 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
12414 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
12415 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12416 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
12417 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
12418 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12419 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
12420 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
12421 #define DSC_VBR_ENABLE (1 << 19)
12422 #define DSC_422_ENABLE (1 << 18)
12423 #define DSC_COLOR_SPACE_CONVERSION (1 << 17)
12424 #define DSC_BLOCK_PREDICTION (1 << 16)
12425 #define DSC_LINE_BUF_DEPTH_SHIFT 12
12426 #define DSC_BPC_SHIFT 8
12427 #define DSC_VER_MIN_SHIFT 4
12428 #define DSC_VER_MAJ (0x1 << 0)
12429
12430 #define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
12431 #define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
12432 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
12433 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
12434 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
12435 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
12436 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12437 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
12438 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
12439 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12440 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
12441 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
12442 #define DSC_BPP(bpp) ((bpp) << 0)
12443
12444 #define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
12445 #define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
12446 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
12447 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
12448 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
12449 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
12450 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12451 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
12452 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
12453 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12454 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
12455 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
12456 #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
12457 #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
12458
12459 #define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
12460 #define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
12461 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
12462 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
12463 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
12464 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
12465 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12466 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
12467 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
12468 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12469 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
12470 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
12471 #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
12472 #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
12473
12474 #define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
12475 #define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
12476 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
12477 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
12478 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
12479 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
12480 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12481 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
12482 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
12483 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12484 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
12485 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
12486 #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
12487 #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
12488
12489 #define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
12490 #define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
12491 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
12492 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
12493 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
12494 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
12495 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12496 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
12497 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
12498 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12499 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
12500 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
12501 #define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
12502 #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
12503
12504 #define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
12505 #define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
12506 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
12507 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
12508 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
12509 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
12510 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12511 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
12512 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
12513 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12514 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
12515 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
12516 #define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
12517 #define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
12518 #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
12519 #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
12520
12521 #define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
12522 #define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
12523 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
12524 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
12525 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
12526 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
12527 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12528 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
12529 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
12530 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12531 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
12532 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
12533 #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
12534 #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
12535
12536 #define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
12537 #define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
12538 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
12539 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
12540 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
12541 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
12542 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12543 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
12544 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
12545 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12546 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
12547 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
12548 #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
12549 #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
12550
12551 #define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
12552 #define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
12553 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
12554 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
12555 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
12556 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
12557 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12558 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
12559 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
12560 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12561 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
12562 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
12563 #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
12564 #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
12565
12566 #define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
12567 #define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
12568 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
12569 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
12570 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
12571 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
12572 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12573 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
12574 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
12575 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12576 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
12577 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
12578 #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
12579 #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
12580 #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
12581 #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
12582
12583 #define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
12584 #define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
12585 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
12586 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
12587 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
12588 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
12589 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12590 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
12591 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
12592 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12593 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
12594 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
12595
12596 #define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
12597 #define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
12598 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
12599 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
12600 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
12601 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
12602 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12603 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
12604 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
12605 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12606 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
12607 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
12608
12609 #define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
12610 #define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
12611 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
12612 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
12613 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
12614 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
12615 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12616 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
12617 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
12618 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12619 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
12620 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
12621
12622 #define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
12623 #define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
12624 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
12625 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
12626 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
12627 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
12628 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12629 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
12630 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
12631 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12632 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
12633 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
12634
12635 #define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
12636 #define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
12637 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
12638 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
12639 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
12640 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
12641 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12642 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
12643 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
12644 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12645 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
12646 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
12647
12648 #define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
12649 #define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
12650 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
12651 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
12652 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
12653 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
12654 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12655 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
12656 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
12657 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12658 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
12659 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
12660 #define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
12661 #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
12662 #define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
12663
12664 /* Icelake Rate Control Buffer Threshold Registers */
12665 #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
12666 #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
12667 #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
12668 #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
12669 #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
12670 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
12671 #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
12672 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
12673 #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
12674 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
12675 #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
12676 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
12677 #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12678 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
12679 _ICL_DSC0_RC_BUF_THRESH_0_PC)
12680 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12681 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
12682 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
12683 #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12684 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
12685 _ICL_DSC1_RC_BUF_THRESH_0_PC)
12686 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12687 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
12688 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
12689
12690 #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
12691 #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
12692 #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
12693 #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
12694 #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
12695 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
12696 #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
12697 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
12698 #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
12699 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
12700 #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
12701 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
12702 #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12703 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
12704 _ICL_DSC0_RC_BUF_THRESH_1_PC)
12705 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12706 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
12707 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
12708 #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12709 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
12710 _ICL_DSC1_RC_BUF_THRESH_1_PC)
12711 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12712 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
12713 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
12714
12715 #define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
12716 #define MODULAR_FIA_MASK (1 << 4)
12717 #define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
12718 #define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
12719 #define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
12720 #define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
12721 #define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
12722
12723 #define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
12724 #define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
12725
12726 #define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
12727 #define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
12728
12729 #define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
12730 #define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
12731 #define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
12732 #define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
12733
12734 #define _TCSS_DDI_STATUS_1 0x161500
12735 #define _TCSS_DDI_STATUS_2 0x161504
12736 #define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
12737 _TCSS_DDI_STATUS_1, \
12738 _TCSS_DDI_STATUS_2))
12739 #define TCSS_DDI_STATUS_READY REG_BIT(2)
12740 #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
12741 #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
12742
12743 /* This register controls the Display State Buffer (DSB) engines. */
12744 #define _DSBSL_INSTANCE_BASE 0x70B00
12745 #define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
12746 (pipe) * 0x1000 + (id) * 0x100)
12747 #define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
12748 #define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
12749 #define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
12750 #define DSB_ENABLE (1 << 31)
12751 #define DSB_STATUS (1 << 0)
12752
12753 #define TGL_ROOT_DEVICE_ID 0x9A00
12754 #define TGL_ROOT_DEVICE_MASK 0xFF00
12755 #define TGL_ROOT_DEVICE_SKU_MASK 0xF
12756 #define TGL_ROOT_DEVICE_SKU_ULX 0x2
12757 #define TGL_ROOT_DEVICE_SKU_ULT 0x4
12758
12759 #define CLKREQ_POLICY _MMIO(0x101038)
12760 #define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
12761
12762 #endif /* _I915_REG_H_ */
12763