• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * QLogic Fibre Channel HBA Driver
4  * Copyright (c)  2003-2014 QLogic Corporation
5  */
6 #ifndef __QLA_DEF_H
7 #define __QLA_DEF_H
8 
9 #include <linux/kernel.h>
10 #include <linux/init.h>
11 #include <linux/types.h>
12 #include <linux/module.h>
13 #include <linux/list.h>
14 #include <linux/pci.h>
15 #include <linux/dma-mapping.h>
16 #include <linux/sched.h>
17 #include <linux/slab.h>
18 #include <linux/dmapool.h>
19 #include <linux/mempool.h>
20 #include <linux/spinlock.h>
21 #include <linux/completion.h>
22 #include <linux/interrupt.h>
23 #include <linux/workqueue.h>
24 #include <linux/firmware.h>
25 #include <linux/aer.h>
26 #include <linux/mutex.h>
27 #include <linux/btree.h>
28 
29 #include <scsi/scsi.h>
30 #include <scsi/scsi_host.h>
31 #include <scsi/scsi_device.h>
32 #include <scsi/scsi_cmnd.h>
33 #include <scsi/scsi_transport_fc.h>
34 #include <scsi/scsi_bsg_fc.h>
35 
36 #include <uapi/scsi/fc/fc_els.h>
37 
38 /* Big endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
39 typedef struct {
40 	uint8_t domain;
41 	uint8_t area;
42 	uint8_t al_pa;
43 } be_id_t;
44 
45 /* Little endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
46 typedef struct {
47 	uint8_t al_pa;
48 	uint8_t area;
49 	uint8_t domain;
50 } le_id_t;
51 
52 /*
53  * 24 bit port ID type definition.
54  */
55 typedef union {
56 	uint32_t b24 : 24;
57 	struct {
58 #ifdef __BIG_ENDIAN
59 		uint8_t domain;
60 		uint8_t area;
61 		uint8_t al_pa;
62 #elif defined(__LITTLE_ENDIAN)
63 		uint8_t al_pa;
64 		uint8_t area;
65 		uint8_t domain;
66 #else
67 #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
68 #endif
69 		uint8_t rsvd_1;
70 	} b;
71 } port_id_t;
72 #define INVALID_PORT_ID	0xFFFFFF
73 
74 #include "qla_bsg.h"
75 #include "qla_dsd.h"
76 #include "qla_nx.h"
77 #include "qla_nx2.h"
78 #include "qla_nvme.h"
79 #define QLA2XXX_DRIVER_NAME	"qla2xxx"
80 #define QLA2XXX_APIDEV		"ql2xapidev"
81 #define QLA2XXX_MANUFACTURER	"QLogic Corporation"
82 
83 /*
84  * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
85  * but that's fine as we don't look at the last 24 ones for
86  * ISP2100 HBAs.
87  */
88 #define MAILBOX_REGISTER_COUNT_2100	8
89 #define MAILBOX_REGISTER_COUNT_2200	24
90 #define MAILBOX_REGISTER_COUNT		32
91 
92 #define QLA2200A_RISC_ROM_VER	4
93 #define FPM_2300		6
94 #define FPM_2310		7
95 
96 #include "qla_settings.h"
97 
98 #define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
99 
100 /*
101  * Data bit definitions
102  */
103 #define BIT_0	0x1
104 #define BIT_1	0x2
105 #define BIT_2	0x4
106 #define BIT_3	0x8
107 #define BIT_4	0x10
108 #define BIT_5	0x20
109 #define BIT_6	0x40
110 #define BIT_7	0x80
111 #define BIT_8	0x100
112 #define BIT_9	0x200
113 #define BIT_10	0x400
114 #define BIT_11	0x800
115 #define BIT_12	0x1000
116 #define BIT_13	0x2000
117 #define BIT_14	0x4000
118 #define BIT_15	0x8000
119 #define BIT_16	0x10000
120 #define BIT_17	0x20000
121 #define BIT_18	0x40000
122 #define BIT_19	0x80000
123 #define BIT_20	0x100000
124 #define BIT_21	0x200000
125 #define BIT_22	0x400000
126 #define BIT_23	0x800000
127 #define BIT_24	0x1000000
128 #define BIT_25	0x2000000
129 #define BIT_26	0x4000000
130 #define BIT_27	0x8000000
131 #define BIT_28	0x10000000
132 #define BIT_29	0x20000000
133 #define BIT_30	0x40000000
134 #define BIT_31	0x80000000
135 
136 #define LSB(x)	((uint8_t)(x))
137 #define MSB(x)	((uint8_t)((uint16_t)(x) >> 8))
138 
139 #define LSW(x)	((uint16_t)(x))
140 #define MSW(x)	((uint16_t)((uint32_t)(x) >> 16))
141 
142 #define LSD(x)	((uint32_t)((uint64_t)(x)))
143 #define MSD(x)	((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
144 
make_handle(uint16_t x,uint16_t y)145 static inline uint32_t make_handle(uint16_t x, uint16_t y)
146 {
147 	return ((uint32_t)x << 16) | y;
148 }
149 
150 /*
151  * I/O register
152 */
153 
rd_reg_byte(const volatile u8 __iomem * addr)154 static inline u8 rd_reg_byte(const volatile u8 __iomem *addr)
155 {
156 	return readb(addr);
157 }
158 
rd_reg_word(const volatile __le16 __iomem * addr)159 static inline u16 rd_reg_word(const volatile __le16 __iomem *addr)
160 {
161 	return readw(addr);
162 }
163 
rd_reg_dword(const volatile __le32 __iomem * addr)164 static inline u32 rd_reg_dword(const volatile __le32 __iomem *addr)
165 {
166 	return readl(addr);
167 }
168 
rd_reg_byte_relaxed(const volatile u8 __iomem * addr)169 static inline u8 rd_reg_byte_relaxed(const volatile u8 __iomem *addr)
170 {
171 	return readb_relaxed(addr);
172 }
173 
rd_reg_word_relaxed(const volatile __le16 __iomem * addr)174 static inline u16 rd_reg_word_relaxed(const volatile __le16 __iomem *addr)
175 {
176 	return readw_relaxed(addr);
177 }
178 
rd_reg_dword_relaxed(const volatile __le32 __iomem * addr)179 static inline u32 rd_reg_dword_relaxed(const volatile __le32 __iomem *addr)
180 {
181 	return readl_relaxed(addr);
182 }
183 
wrt_reg_byte(volatile u8 __iomem * addr,u8 data)184 static inline void wrt_reg_byte(volatile u8 __iomem *addr, u8 data)
185 {
186 	return writeb(data, addr);
187 }
188 
wrt_reg_word(volatile __le16 __iomem * addr,u16 data)189 static inline void wrt_reg_word(volatile __le16 __iomem *addr, u16 data)
190 {
191 	return writew(data, addr);
192 }
193 
wrt_reg_dword(volatile __le32 __iomem * addr,u32 data)194 static inline void wrt_reg_dword(volatile __le32 __iomem *addr, u32 data)
195 {
196 	return writel(data, addr);
197 }
198 
199 /*
200  * ISP83XX specific remote register addresses
201  */
202 #define QLA83XX_LED_PORT0			0x00201320
203 #define QLA83XX_LED_PORT1			0x00201328
204 #define QLA83XX_IDC_DEV_STATE		0x22102384
205 #define QLA83XX_IDC_MAJOR_VERSION	0x22102380
206 #define QLA83XX_IDC_MINOR_VERSION	0x22102398
207 #define QLA83XX_IDC_DRV_PRESENCE	0x22102388
208 #define QLA83XX_IDC_DRIVER_ACK		0x2210238c
209 #define QLA83XX_IDC_CONTROL			0x22102390
210 #define QLA83XX_IDC_AUDIT			0x22102394
211 #define QLA83XX_IDC_LOCK_RECOVERY	0x2210239c
212 #define QLA83XX_DRIVER_LOCKID		0x22102104
213 #define QLA83XX_DRIVER_LOCK			0x8111c028
214 #define QLA83XX_DRIVER_UNLOCK		0x8111c02c
215 #define QLA83XX_FLASH_LOCKID		0x22102100
216 #define QLA83XX_FLASH_LOCK			0x8111c010
217 #define QLA83XX_FLASH_UNLOCK		0x8111c014
218 #define QLA83XX_DEV_PARTINFO1		0x221023e0
219 #define QLA83XX_DEV_PARTINFO2		0x221023e4
220 #define QLA83XX_FW_HEARTBEAT		0x221020b0
221 #define QLA83XX_PEG_HALT_STATUS1	0x221020a8
222 #define QLA83XX_PEG_HALT_STATUS2	0x221020ac
223 
224 /* 83XX: Macros defining 8200 AEN Reason codes */
225 #define IDC_DEVICE_STATE_CHANGE BIT_0
226 #define IDC_PEG_HALT_STATUS_CHANGE BIT_1
227 #define IDC_NIC_FW_REPORTED_FAILURE BIT_2
228 #define IDC_HEARTBEAT_FAILURE BIT_3
229 
230 /* 83XX: Macros defining 8200 AEN Error-levels */
231 #define ERR_LEVEL_NON_FATAL 0x1
232 #define ERR_LEVEL_RECOVERABLE_FATAL 0x2
233 #define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
234 
235 /* 83XX: Macros for IDC Version */
236 #define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
237 #define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
238 
239 /* 83XX: Macros for scheduling dpc tasks */
240 #define QLA83XX_NIC_CORE_RESET 0x1
241 #define QLA83XX_IDC_STATE_HANDLER 0x2
242 #define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
243 
244 /* 83XX: Macros for defining IDC-Control bits */
245 #define QLA83XX_IDC_RESET_DISABLED BIT_0
246 #define QLA83XX_IDC_GRACEFUL_RESET BIT_1
247 
248 /* 83XX: Macros for different timeouts */
249 #define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
250 #define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
251 #define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
252 
253 /* 83XX: Macros for defining class in DEV-Partition Info register */
254 #define QLA83XX_CLASS_TYPE_NONE		0x0
255 #define QLA83XX_CLASS_TYPE_NIC		0x1
256 #define QLA83XX_CLASS_TYPE_FCOE		0x2
257 #define QLA83XX_CLASS_TYPE_ISCSI	0x3
258 
259 /* 83XX: Macros for IDC Lock-Recovery stages */
260 #define IDC_LOCK_RECOVERY_STAGE1	0x1 /* Stage1: Intent for
261 					     * lock-recovery
262 					     */
263 #define IDC_LOCK_RECOVERY_STAGE2	0x2 /* Stage2: Perform lock-recovery */
264 
265 /* 83XX: Macros for IDC Audit type */
266 #define IDC_AUDIT_TIMESTAMP		0x0 /* IDC-AUDIT: Record timestamp of
267 					     * dev-state change to NEED-RESET
268 					     * or NEED-QUIESCENT
269 					     */
270 #define IDC_AUDIT_COMPLETION		0x1 /* IDC-AUDIT: Record duration of
271 					     * reset-recovery completion is
272 					     * second
273 					     */
274 /* ISP2031: Values for laser on/off */
275 #define PORT_0_2031	0x00201340
276 #define PORT_1_2031	0x00201350
277 #define LASER_ON_2031	0x01800100
278 #define LASER_OFF_2031	0x01800180
279 
280 /*
281  * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
282  * 133Mhz slot.
283  */
284 #define RD_REG_WORD_PIO(addr)		(inw((unsigned long)addr))
285 #define WRT_REG_WORD_PIO(addr, data)	(outw(data, (unsigned long)addr))
286 
287 /*
288  * Fibre Channel device definitions.
289  */
290 #define WWN_SIZE		8	/* Size of WWPN, WWN & WWNN */
291 #define MAX_FIBRE_DEVICES_2100	512
292 #define MAX_FIBRE_DEVICES_2400	2048
293 #define MAX_FIBRE_DEVICES_LOOP	128
294 #define MAX_FIBRE_DEVICES_MAX	MAX_FIBRE_DEVICES_2400
295 #define LOOPID_MAP_SIZE		(ha->max_fibre_devices)
296 #define MAX_FIBRE_LUNS  	0xFFFF
297 #define	MAX_HOST_COUNT		16
298 
299 /*
300  * Host adapter default definitions.
301  */
302 #define MAX_BUSES		1  /* We only have one bus today */
303 #define MIN_LUNS		8
304 #define MAX_LUNS		MAX_FIBRE_LUNS
305 #define MAX_CMDS_PER_LUN	255
306 
307 /*
308  * Fibre Channel device definitions.
309  */
310 #define SNS_LAST_LOOP_ID_2100	0xfe
311 #define SNS_LAST_LOOP_ID_2300	0x7ff
312 
313 #define LAST_LOCAL_LOOP_ID	0x7d
314 #define SNS_FL_PORT		0x7e
315 #define FABRIC_CONTROLLER	0x7f
316 #define SIMPLE_NAME_SERVER	0x80
317 #define SNS_FIRST_LOOP_ID	0x81
318 #define MANAGEMENT_SERVER	0xfe
319 #define BROADCAST		0xff
320 
321 /*
322  * There is no correspondence between an N-PORT id and an AL_PA.  Therefore the
323  * valid range of an N-PORT id is 0 through 0x7ef.
324  */
325 #define NPH_LAST_HANDLE		0x7ee
326 #define NPH_MGMT_SERVER		0x7ef		/*  FFFFEF */
327 #define NPH_SNS			0x7fc		/*  FFFFFC */
328 #define NPH_FABRIC_CONTROLLER	0x7fd		/*  FFFFFD */
329 #define NPH_F_PORT		0x7fe		/*  FFFFFE */
330 #define NPH_IP_BROADCAST	0x7ff		/*  FFFFFF */
331 
332 #define NPH_SNS_LID(ha)	(IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
333 
334 #define MAX_CMDSZ	16		/* SCSI maximum CDB size. */
335 #include "qla_fw.h"
336 
337 struct name_list_extended {
338 	struct get_name_list_extended *l;
339 	dma_addr_t		ldma;
340 	struct list_head	fcports;
341 	u32			size;
342 	u8			sent;
343 };
344 
345 struct els_reject {
346 	struct fc_els_ls_rjt *c;
347 	dma_addr_t  cdma;
348 	u16 size;
349 };
350 
351 /*
352  * Timeout timer counts in seconds
353  */
354 #define PORT_RETRY_TIME			1
355 #define LOOP_DOWN_TIMEOUT		60
356 #define LOOP_DOWN_TIME			255	/* 240 */
357 #define	LOOP_DOWN_RESET			(LOOP_DOWN_TIME - 30)
358 
359 #define DEFAULT_OUTSTANDING_COMMANDS	4096
360 #define MIN_OUTSTANDING_COMMANDS	128
361 
362 /* ISP request and response entry counts (37-65535) */
363 #define REQUEST_ENTRY_CNT_2100		128	/* Number of request entries. */
364 #define REQUEST_ENTRY_CNT_2200		2048	/* Number of request entries. */
365 #define REQUEST_ENTRY_CNT_24XX		2048	/* Number of request entries. */
366 #define REQUEST_ENTRY_CNT_83XX		8192	/* Number of request entries. */
367 #define RESPONSE_ENTRY_CNT_83XX		4096	/* Number of response entries.*/
368 #define RESPONSE_ENTRY_CNT_2100		64	/* Number of response entries.*/
369 #define RESPONSE_ENTRY_CNT_2300		512	/* Number of response entries.*/
370 #define RESPONSE_ENTRY_CNT_MQ		128	/* Number of response entries.*/
371 #define ATIO_ENTRY_CNT_24XX		4096	/* Number of ATIO entries. */
372 #define RESPONSE_ENTRY_CNT_FX00		256     /* Number of response entries.*/
373 #define FW_DEF_EXCHANGES_CNT 2048
374 #define FW_MAX_EXCHANGES_CNT (32 * 1024)
375 #define REDUCE_EXCHANGES_CNT  (8 * 1024)
376 
377 #define SET_DID_STATUS(stat_var, status) (stat_var = status << 16)
378 
379 struct req_que;
380 struct qla_tgt_sess;
381 
382 /*
383  * SCSI Request Block
384  */
385 struct srb_cmd {
386 	struct scsi_cmnd *cmd;		/* Linux SCSI command pkt */
387 	uint32_t request_sense_length;
388 	uint32_t fw_sense_length;
389 	uint8_t *request_sense_ptr;
390 	struct ct6_dsd *ct6_ctx;
391 	struct crc_context *crc_ctx;
392 };
393 
394 /*
395  * SRB flag definitions
396  */
397 #define SRB_DMA_VALID			BIT_0	/* Command sent to ISP */
398 #define SRB_FCP_CMND_DMA_VALID		BIT_12	/* DIF: DSD List valid */
399 #define SRB_CRC_CTX_DMA_VALID		BIT_2	/* DIF: context DMA valid */
400 #define SRB_CRC_PROT_DMA_VALID		BIT_4	/* DIF: prot DMA valid */
401 #define SRB_CRC_CTX_DSD_VALID		BIT_5	/* DIF: dsd_list valid */
402 #define SRB_WAKEUP_ON_COMP		BIT_6
403 #define SRB_DIF_BUNDL_DMA_VALID		BIT_7   /* DIF: DMA list valid */
404 #define SRB_EDIF_CLEANUP_DELETE		BIT_9
405 
406 /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
407 #define IS_PROT_IO(sp)	(sp->flags & SRB_CRC_CTX_DSD_VALID)
408 #define ISP_REG16_DISCONNECT 0xFFFF
409 
be_id_to_le(be_id_t id)410 static inline le_id_t be_id_to_le(be_id_t id)
411 {
412 	le_id_t res;
413 
414 	res.domain = id.domain;
415 	res.area   = id.area;
416 	res.al_pa  = id.al_pa;
417 
418 	return res;
419 }
420 
le_id_to_be(le_id_t id)421 static inline be_id_t le_id_to_be(le_id_t id)
422 {
423 	be_id_t res;
424 
425 	res.domain = id.domain;
426 	res.area   = id.area;
427 	res.al_pa  = id.al_pa;
428 
429 	return res;
430 }
431 
be_to_port_id(be_id_t id)432 static inline port_id_t be_to_port_id(be_id_t id)
433 {
434 	port_id_t res;
435 
436 	res.b.domain = id.domain;
437 	res.b.area   = id.area;
438 	res.b.al_pa  = id.al_pa;
439 	res.b.rsvd_1 = 0;
440 
441 	return res;
442 }
443 
port_id_to_be_id(port_id_t port_id)444 static inline be_id_t port_id_to_be_id(port_id_t port_id)
445 {
446 	be_id_t res;
447 
448 	res.domain = port_id.b.domain;
449 	res.area   = port_id.b.area;
450 	res.al_pa  = port_id.b.al_pa;
451 
452 	return res;
453 }
454 
455 struct tmf_arg {
456 	struct list_head tmf_elem;
457 	struct qla_qpair *qpair;
458 	struct fc_port *fcport;
459 	struct scsi_qla_host *vha;
460 	u64 lun;
461 	u32 flags;
462 	uint8_t modifier;
463 };
464 
465 struct els_logo_payload {
466 	uint8_t opcode;
467 	uint8_t rsvd[3];
468 	uint8_t s_id[3];
469 	uint8_t rsvd1[1];
470 	uint8_t wwpn[WWN_SIZE];
471 };
472 
473 struct els_plogi_payload {
474 	uint8_t opcode;
475 	uint8_t rsvd[3];
476 	__be32	data[112 / 4];
477 };
478 
479 struct ct_arg {
480 	void		*iocb;
481 	u16		nport_handle;
482 	dma_addr_t	req_dma;
483 	dma_addr_t	rsp_dma;
484 	u32		req_size;
485 	u32		rsp_size;
486 	u32		req_allocated_size;
487 	u32		rsp_allocated_size;
488 	void		*req;
489 	void		*rsp;
490 	port_id_t	id;
491 };
492 
493 /*
494  * SRB extensions.
495  */
496 struct srb_iocb {
497 	union {
498 		struct {
499 			uint16_t flags;
500 #define SRB_LOGIN_RETRIED	BIT_0
501 #define SRB_LOGIN_COND_PLOGI	BIT_1
502 #define SRB_LOGIN_SKIP_PRLI	BIT_2
503 #define SRB_LOGIN_NVME_PRLI	BIT_3
504 #define SRB_LOGIN_PRLI_ONLY	BIT_4
505 #define SRB_LOGIN_FCSP		BIT_5
506 			uint16_t data[2];
507 			u32 iop[2];
508 		} logio;
509 		struct {
510 #define ELS_DCMD_TIMEOUT 20
511 #define ELS_DCMD_LOGO 0x5
512 			uint32_t flags;
513 			uint32_t els_cmd;
514 			struct completion comp;
515 			struct els_logo_payload *els_logo_pyld;
516 			dma_addr_t els_logo_pyld_dma;
517 		} els_logo;
518 		struct els_plogi {
519 #define ELS_DCMD_PLOGI 0x3
520 			uint32_t flags;
521 			uint32_t els_cmd;
522 			struct completion comp;
523 			struct els_plogi_payload *els_plogi_pyld;
524 			struct els_plogi_payload *els_resp_pyld;
525 			u32 tx_size;
526 			u32 rx_size;
527 			dma_addr_t els_plogi_pyld_dma;
528 			dma_addr_t els_resp_pyld_dma;
529 			__le32	fw_status[3];
530 			__le16	comp_status;
531 			__le16	len;
532 		} els_plogi;
533 		struct {
534 			/*
535 			 * Values for flags field below are as
536 			 * defined in tsk_mgmt_entry struct
537 			 * for control_flags field in qla_fw.h.
538 			 */
539 			uint64_t lun;
540 			uint32_t flags;
541 			uint32_t data;
542 			struct completion comp;
543 			__le16 comp_status;
544 
545 			uint8_t modifier;
546 			uint8_t vp_index;
547 			uint16_t loop_id;
548 		} tmf;
549 		struct {
550 #define SRB_FXDISC_REQ_DMA_VALID	BIT_0
551 #define SRB_FXDISC_RESP_DMA_VALID	BIT_1
552 #define SRB_FXDISC_REQ_DWRD_VALID	BIT_2
553 #define SRB_FXDISC_RSP_DWRD_VALID	BIT_3
554 #define FXDISC_TIMEOUT 20
555 			uint8_t flags;
556 			uint32_t req_len;
557 			uint32_t rsp_len;
558 			void *req_addr;
559 			void *rsp_addr;
560 			dma_addr_t req_dma_handle;
561 			dma_addr_t rsp_dma_handle;
562 			__le32 adapter_id;
563 			__le32 adapter_id_hi;
564 			__le16 req_func_type;
565 			__le32 req_data;
566 			__le32 req_data_extra;
567 			__le32 result;
568 			__le32 seq_number;
569 			__le16 fw_flags;
570 			struct completion fxiocb_comp;
571 			__le32 reserved_0;
572 			uint8_t reserved_1;
573 		} fxiocb;
574 		struct {
575 			uint32_t cmd_hndl;
576 			__le16 comp_status;
577 			__le16 req_que_no;
578 			struct completion comp;
579 		} abt;
580 		struct ct_arg ctarg;
581 #define MAX_IOCB_MB_REG 28
582 #define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
583 		struct {
584 			u16 in_mb[MAX_IOCB_MB_REG];	/* from FW */
585 			u16 out_mb[MAX_IOCB_MB_REG];	/* to FW */
586 			void *out, *in;
587 			dma_addr_t out_dma, in_dma;
588 			struct completion comp;
589 			int rc;
590 		} mbx;
591 		struct {
592 			struct imm_ntfy_from_isp *ntfy;
593 		} nack;
594 		struct {
595 			__le16 comp_status;
596 			__le16 rsp_pyld_len;
597 			uint8_t	aen_op;
598 			void *desc;
599 
600 			/* These are only used with ls4 requests */
601 			int cmd_len;
602 			int rsp_len;
603 			dma_addr_t cmd_dma;
604 			dma_addr_t rsp_dma;
605 			enum nvmefc_fcp_datadir dir;
606 			uint32_t dl;
607 			uint32_t timeout_sec;
608 			struct	list_head   entry;
609 		} nvme;
610 		struct {
611 			u16 cmd;
612 			u16 vp_index;
613 		} ctrlvp;
614 		struct {
615 			struct edif_sa_ctl	*sa_ctl;
616 			struct qla_sa_update_frame sa_frame;
617 		} sa_update;
618 	} u;
619 
620 	struct timer_list timer;
621 	void (*timeout)(void *);
622 };
623 
624 /* Values for srb_ctx type */
625 #define SRB_LOGIN_CMD	1
626 #define SRB_LOGOUT_CMD	2
627 #define SRB_ELS_CMD_RPT 3
628 #define SRB_ELS_CMD_HST 4
629 #define SRB_CT_CMD	5
630 #define SRB_ADISC_CMD	6
631 #define SRB_TM_CMD	7
632 #define SRB_SCSI_CMD	8
633 #define SRB_BIDI_CMD	9
634 #define SRB_FXIOCB_DCMD	10
635 #define SRB_FXIOCB_BCMD	11
636 #define SRB_ABT_CMD	12
637 #define SRB_ELS_DCMD	13
638 #define SRB_MB_IOCB	14
639 #define SRB_CT_PTHRU_CMD 15
640 #define SRB_NACK_PLOGI	16
641 #define SRB_NACK_PRLI	17
642 #define SRB_NACK_LOGO	18
643 #define SRB_NVME_CMD	19
644 #define SRB_NVME_LS	20
645 #define SRB_PRLI_CMD	21
646 #define SRB_CTRL_VP	22
647 #define SRB_PRLO_CMD	23
648 #define SRB_SA_UPDATE	25
649 #define SRB_ELS_CMD_HST_NOLOGIN 26
650 #define SRB_SA_REPLACE	27
651 #define SRB_MARKER	28
652 
653 struct qla_els_pt_arg {
654 	u8 els_opcode;
655 	u8 vp_idx;
656 	__le16 nport_handle;
657 	u16 control_flags;
658 	__le32 rx_xchg_address;
659 	port_id_t did;
660 	u32 tx_len, tx_byte_count, rx_len, rx_byte_count;
661 	dma_addr_t tx_addr, rx_addr;
662 
663 };
664 
665 enum {
666 	TYPE_SRB,
667 	TYPE_TGT_CMD,
668 	TYPE_TGT_TMCMD,		/* task management */
669 };
670 
671 struct iocb_resource {
672 	u8 res_type;
673 	u8  exch_cnt;
674 	u16 iocb_cnt;
675 };
676 
677 struct bsg_cmd {
678 	struct bsg_job *bsg_job;
679 	union {
680 		struct qla_els_pt_arg els_arg;
681 	} u;
682 };
683 
684 typedef struct srb {
685 	/*
686 	 * Do not move cmd_type field, it needs to
687 	 * line up with qla_tgt_cmd->cmd_type
688 	 */
689 	uint8_t cmd_type;
690 	uint8_t pad[3];
691 	struct iocb_resource iores;
692 	struct kref cmd_kref;	/* need to migrate ref_count over to this */
693 	void *priv;
694 	struct fc_port *fcport;
695 	struct scsi_qla_host *vha;
696 	unsigned int start_timer:1;
697 
698 	uint32_t handle;
699 	uint16_t flags;
700 	uint16_t type;
701 	const char *name;
702 	int iocbs;
703 	struct qla_qpair *qpair;
704 	struct srb *cmd_sp;
705 	struct list_head elem;
706 	u32 gen1;	/* scratch */
707 	u32 gen2;	/* scratch */
708 	int rc;
709 	int retry_count;
710 	struct completion *comp;
711 	union {
712 		struct srb_iocb iocb_cmd;
713 		struct bsg_job *bsg_job;
714 		struct srb_cmd scmd;
715 		struct bsg_cmd bsg_cmd;
716 	} u;
717 	struct {
718 		bool remapped;
719 		struct {
720 			dma_addr_t dma;
721 			void *buf;
722 			uint len;
723 		} req;
724 		struct {
725 			dma_addr_t dma;
726 			void *buf;
727 			uint len;
728 		} rsp;
729 	} remap;
730 	/*
731 	 * Report completion status @res and call sp_put(@sp). @res is
732 	 * an NVMe status code, a SCSI result (e.g. DID_OK << 16) or a
733 	 * QLA_* status value.
734 	 */
735 	void (*done)(struct srb *sp, int res);
736 	/* Stop the timer and free @sp. Only used by the FCP code. */
737 	void (*free)(struct srb *sp);
738 	/*
739 	 * Call nvme_private->fd->done() and free @sp. Only used by the NVMe
740 	 * code.
741 	 */
742 	void (*put_fn)(struct kref *kref);
743 
744 	/*
745 	 * Report completion for asynchronous commands.
746 	 */
747 	void (*async_done)(struct srb *sp, int res);
748 } srb_t;
749 
750 #define GET_CMD_SP(sp) (sp->u.scmd.cmd)
751 
752 #define GET_CMD_SENSE_LEN(sp) \
753 	(sp->u.scmd.request_sense_length)
754 #define SET_CMD_SENSE_LEN(sp, len) \
755 	(sp->u.scmd.request_sense_length = len)
756 #define GET_CMD_SENSE_PTR(sp) \
757 	(sp->u.scmd.request_sense_ptr)
758 #define SET_CMD_SENSE_PTR(sp, ptr) \
759 	(sp->u.scmd.request_sense_ptr = ptr)
760 #define GET_FW_SENSE_LEN(sp) \
761 	(sp->u.scmd.fw_sense_length)
762 #define SET_FW_SENSE_LEN(sp, len) \
763 	(sp->u.scmd.fw_sense_length = len)
764 
765 struct msg_echo_lb {
766 	dma_addr_t send_dma;
767 	dma_addr_t rcv_dma;
768 	uint16_t req_sg_cnt;
769 	uint16_t rsp_sg_cnt;
770 	uint16_t options;
771 	uint32_t transfer_size;
772 	uint32_t iteration_count;
773 };
774 
775 /*
776  * ISP I/O Register Set structure definitions.
777  */
778 struct device_reg_2xxx {
779 	__le16	flash_address; 	/* Flash BIOS address */
780 	__le16	flash_data;		/* Flash BIOS data */
781 	__le16	unused_1[1];		/* Gap */
782 	__le16	ctrl_status;		/* Control/Status */
783 #define CSR_FLASH_64K_BANK	BIT_3	/* Flash upper 64K bank select */
784 #define CSR_FLASH_ENABLE	BIT_1	/* Flash BIOS Read/Write enable */
785 #define CSR_ISP_SOFT_RESET	BIT_0	/* ISP soft reset */
786 
787 	__le16	ictrl;			/* Interrupt control */
788 #define ICR_EN_INT		BIT_15	/* ISP enable interrupts. */
789 #define ICR_EN_RISC		BIT_3	/* ISP enable RISC interrupts. */
790 
791 	__le16	istatus;		/* Interrupt status */
792 #define ISR_RISC_INT		BIT_3	/* RISC interrupt */
793 
794 	__le16	semaphore;		/* Semaphore */
795 	__le16	nvram;			/* NVRAM register. */
796 #define NVR_DESELECT		0
797 #define NVR_BUSY		BIT_15
798 #define NVR_WRT_ENABLE		BIT_14	/* Write enable */
799 #define NVR_PR_ENABLE		BIT_13	/* Protection register enable */
800 #define NVR_DATA_IN		BIT_3
801 #define NVR_DATA_OUT		BIT_2
802 #define NVR_SELECT		BIT_1
803 #define NVR_CLOCK		BIT_0
804 
805 #define NVR_WAIT_CNT		20000
806 
807 	union {
808 		struct {
809 			__le16	mailbox0;
810 			__le16	mailbox1;
811 			__le16	mailbox2;
812 			__le16	mailbox3;
813 			__le16	mailbox4;
814 			__le16	mailbox5;
815 			__le16	mailbox6;
816 			__le16	mailbox7;
817 			__le16	unused_2[59];	/* Gap */
818 		} __attribute__((packed)) isp2100;
819 		struct {
820 						/* Request Queue */
821 			__le16	req_q_in;	/*  In-Pointer */
822 			__le16	req_q_out;	/*  Out-Pointer */
823 						/* Response Queue */
824 			__le16	rsp_q_in;	/*  In-Pointer */
825 			__le16	rsp_q_out;	/*  Out-Pointer */
826 
827 						/* RISC to Host Status */
828 			__le32	host_status;
829 #define HSR_RISC_INT		BIT_15	/* RISC interrupt */
830 #define HSR_RISC_PAUSED		BIT_8	/* RISC Paused */
831 
832 					/* Host to Host Semaphore */
833 			__le16	host_semaphore;
834 			__le16	unused_3[17];	/* Gap */
835 			__le16	mailbox0;
836 			__le16	mailbox1;
837 			__le16	mailbox2;
838 			__le16	mailbox3;
839 			__le16	mailbox4;
840 			__le16	mailbox5;
841 			__le16	mailbox6;
842 			__le16	mailbox7;
843 			__le16	mailbox8;
844 			__le16	mailbox9;
845 			__le16	mailbox10;
846 			__le16	mailbox11;
847 			__le16	mailbox12;
848 			__le16	mailbox13;
849 			__le16	mailbox14;
850 			__le16	mailbox15;
851 			__le16	mailbox16;
852 			__le16	mailbox17;
853 			__le16	mailbox18;
854 			__le16	mailbox19;
855 			__le16	mailbox20;
856 			__le16	mailbox21;
857 			__le16	mailbox22;
858 			__le16	mailbox23;
859 			__le16	mailbox24;
860 			__le16	mailbox25;
861 			__le16	mailbox26;
862 			__le16	mailbox27;
863 			__le16	mailbox28;
864 			__le16	mailbox29;
865 			__le16	mailbox30;
866 			__le16	mailbox31;
867 			__le16	fb_cmd;
868 			__le16	unused_4[10];	/* Gap */
869 		} __attribute__((packed)) isp2300;
870 	} u;
871 
872 	__le16	fpm_diag_config;
873 	__le16	unused_5[0x4];		/* Gap */
874 	__le16	risc_hw;
875 	__le16	unused_5_1;		/* Gap */
876 	__le16	pcr;			/* Processor Control Register. */
877 	__le16	unused_6[0x5];		/* Gap */
878 	__le16	mctr;			/* Memory Configuration and Timing. */
879 	__le16	unused_7[0x3];		/* Gap */
880 	__le16	fb_cmd_2100;		/* Unused on 23XX */
881 	__le16	unused_8[0x3];		/* Gap */
882 	__le16	hccr;			/* Host command & control register. */
883 #define HCCR_HOST_INT		BIT_7	/* Host interrupt bit */
884 #define HCCR_RISC_PAUSE		BIT_5	/* Pause mode bit */
885 					/* HCCR commands */
886 #define HCCR_RESET_RISC		0x1000	/* Reset RISC */
887 #define HCCR_PAUSE_RISC		0x2000	/* Pause RISC */
888 #define HCCR_RELEASE_RISC	0x3000	/* Release RISC from reset. */
889 #define HCCR_SET_HOST_INT	0x5000	/* Set host interrupt */
890 #define HCCR_CLR_HOST_INT	0x6000	/* Clear HOST interrupt */
891 #define HCCR_CLR_RISC_INT	0x7000	/* Clear RISC interrupt */
892 #define	HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
893 #define HCCR_ENABLE_PARITY	0xA000	/* Enable PARITY interrupt */
894 
895 	__le16	unused_9[5];		/* Gap */
896 	__le16	gpiod;			/* GPIO Data register. */
897 	__le16	gpioe;			/* GPIO Enable register. */
898 #define GPIO_LED_MASK			0x00C0
899 #define GPIO_LED_GREEN_OFF_AMBER_OFF	0x0000
900 #define GPIO_LED_GREEN_ON_AMBER_OFF	0x0040
901 #define GPIO_LED_GREEN_OFF_AMBER_ON	0x0080
902 #define GPIO_LED_GREEN_ON_AMBER_ON	0x00C0
903 #define GPIO_LED_ALL_OFF		0x0000
904 #define GPIO_LED_RED_ON_OTHER_OFF	0x0001	/* isp2322 */
905 #define GPIO_LED_RGA_ON			0x00C1	/* isp2322: red green amber */
906 
907 	union {
908 		struct {
909 			__le16	unused_10[8];	/* Gap */
910 			__le16	mailbox8;
911 			__le16	mailbox9;
912 			__le16	mailbox10;
913 			__le16	mailbox11;
914 			__le16	mailbox12;
915 			__le16	mailbox13;
916 			__le16	mailbox14;
917 			__le16	mailbox15;
918 			__le16	mailbox16;
919 			__le16	mailbox17;
920 			__le16	mailbox18;
921 			__le16	mailbox19;
922 			__le16	mailbox20;
923 			__le16	mailbox21;
924 			__le16	mailbox22;
925 			__le16	mailbox23;	/* Also probe reg. */
926 		} __attribute__((packed)) isp2200;
927 	} u_end;
928 };
929 
930 struct device_reg_25xxmq {
931 	__le32	req_q_in;
932 	__le32	req_q_out;
933 	__le32	rsp_q_in;
934 	__le32	rsp_q_out;
935 	__le32	atio_q_in;
936 	__le32	atio_q_out;
937 };
938 
939 
940 struct device_reg_fx00 {
941 	__le32	mailbox0;		/* 00 */
942 	__le32	mailbox1;		/* 04 */
943 	__le32	mailbox2;		/* 08 */
944 	__le32	mailbox3;		/* 0C */
945 	__le32	mailbox4;		/* 10 */
946 	__le32	mailbox5;		/* 14 */
947 	__le32	mailbox6;		/* 18 */
948 	__le32	mailbox7;		/* 1C */
949 	__le32	mailbox8;		/* 20 */
950 	__le32	mailbox9;		/* 24 */
951 	__le32	mailbox10;		/* 28 */
952 	__le32	mailbox11;
953 	__le32	mailbox12;
954 	__le32	mailbox13;
955 	__le32	mailbox14;
956 	__le32	mailbox15;
957 	__le32	mailbox16;
958 	__le32	mailbox17;
959 	__le32	mailbox18;
960 	__le32	mailbox19;
961 	__le32	mailbox20;
962 	__le32	mailbox21;
963 	__le32	mailbox22;
964 	__le32	mailbox23;
965 	__le32	mailbox24;
966 	__le32	mailbox25;
967 	__le32	mailbox26;
968 	__le32	mailbox27;
969 	__le32	mailbox28;
970 	__le32	mailbox29;
971 	__le32	mailbox30;
972 	__le32	mailbox31;
973 	__le32	aenmailbox0;
974 	__le32	aenmailbox1;
975 	__le32	aenmailbox2;
976 	__le32	aenmailbox3;
977 	__le32	aenmailbox4;
978 	__le32	aenmailbox5;
979 	__le32	aenmailbox6;
980 	__le32	aenmailbox7;
981 	/* Request Queue. */
982 	__le32	req_q_in;		/* A0 - Request Queue In-Pointer */
983 	__le32	req_q_out;		/* A4 - Request Queue Out-Pointer */
984 	/* Response Queue. */
985 	__le32	rsp_q_in;		/* A8 - Response Queue In-Pointer */
986 	__le32	rsp_q_out;		/* AC - Response Queue Out-Pointer */
987 	/* Init values shadowed on FW Up Event */
988 	__le32	initval0;		/* B0 */
989 	__le32	initval1;		/* B4 */
990 	__le32	initval2;		/* B8 */
991 	__le32	initval3;		/* BC */
992 	__le32	initval4;		/* C0 */
993 	__le32	initval5;		/* C4 */
994 	__le32	initval6;		/* C8 */
995 	__le32	initval7;		/* CC */
996 	__le32	fwheartbeat;		/* D0 */
997 	__le32	pseudoaen;		/* D4 */
998 };
999 
1000 
1001 
1002 typedef union {
1003 		struct device_reg_2xxx isp;
1004 		struct device_reg_24xx isp24;
1005 		struct device_reg_25xxmq isp25mq;
1006 		struct device_reg_82xx isp82;
1007 		struct device_reg_fx00 ispfx00;
1008 } __iomem device_reg_t;
1009 
1010 #define ISP_REQ_Q_IN(ha, reg) \
1011 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
1012 	 &(reg)->u.isp2100.mailbox4 : \
1013 	 &(reg)->u.isp2300.req_q_in)
1014 #define ISP_REQ_Q_OUT(ha, reg) \
1015 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
1016 	 &(reg)->u.isp2100.mailbox4 : \
1017 	 &(reg)->u.isp2300.req_q_out)
1018 #define ISP_RSP_Q_IN(ha, reg) \
1019 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
1020 	 &(reg)->u.isp2100.mailbox5 : \
1021 	 &(reg)->u.isp2300.rsp_q_in)
1022 #define ISP_RSP_Q_OUT(ha, reg) \
1023 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
1024 	 &(reg)->u.isp2100.mailbox5 : \
1025 	 &(reg)->u.isp2300.rsp_q_out)
1026 
1027 #define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
1028 #define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
1029 
1030 #define MAILBOX_REG(ha, reg, num) \
1031 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
1032 	 (num < 8 ? \
1033 	  &(reg)->u.isp2100.mailbox0 + (num) : \
1034 	  &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
1035 	 &(reg)->u.isp2300.mailbox0 + (num))
1036 #define RD_MAILBOX_REG(ha, reg, num) \
1037 	rd_reg_word(MAILBOX_REG(ha, reg, num))
1038 #define WRT_MAILBOX_REG(ha, reg, num, data) \
1039 	wrt_reg_word(MAILBOX_REG(ha, reg, num), data)
1040 
1041 #define FB_CMD_REG(ha, reg) \
1042 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
1043 	 &(reg)->fb_cmd_2100 : \
1044 	 &(reg)->u.isp2300.fb_cmd)
1045 #define RD_FB_CMD_REG(ha, reg) \
1046 	rd_reg_word(FB_CMD_REG(ha, reg))
1047 #define WRT_FB_CMD_REG(ha, reg, data) \
1048 	wrt_reg_word(FB_CMD_REG(ha, reg), data)
1049 
1050 typedef struct {
1051 	uint32_t	out_mb;		/* outbound from driver */
1052 	uint32_t	in_mb;			/* Incoming from RISC */
1053 	uint16_t	mb[MAILBOX_REGISTER_COUNT];
1054 	long		buf_size;
1055 	void		*bufp;
1056 	uint32_t	tov;
1057 	uint8_t		flags;
1058 #define MBX_DMA_IN	BIT_0
1059 #define	MBX_DMA_OUT	BIT_1
1060 #define IOCTL_CMD	BIT_2
1061 } mbx_cmd_t;
1062 
1063 struct mbx_cmd_32 {
1064 	uint32_t	out_mb;		/* outbound from driver */
1065 	uint32_t	in_mb;			/* Incoming from RISC */
1066 	uint32_t	mb[MAILBOX_REGISTER_COUNT];
1067 	long		buf_size;
1068 	void		*bufp;
1069 	uint32_t	tov;
1070 	uint8_t		flags;
1071 #define MBX_DMA_IN	BIT_0
1072 #define	MBX_DMA_OUT	BIT_1
1073 #define IOCTL_CMD	BIT_2
1074 };
1075 
1076 
1077 #define	MBX_TOV_SECONDS	30
1078 
1079 /*
1080  *  ISP product identification definitions in mailboxes after reset.
1081  */
1082 #define PROD_ID_1		0x4953
1083 #define PROD_ID_2		0x0000
1084 #define PROD_ID_2a		0x5020
1085 #define PROD_ID_3		0x2020
1086 
1087 /*
1088  * ISP mailbox Self-Test status codes
1089  */
1090 #define MBS_FRM_ALIVE		0	/* Firmware Alive. */
1091 #define MBS_CHKSUM_ERR		1	/* Checksum Error. */
1092 #define MBS_BUSY		4	/* Busy. */
1093 
1094 /*
1095  * ISP mailbox command complete status codes
1096  */
1097 #define MBS_COMMAND_COMPLETE		0x4000
1098 #define MBS_INVALID_COMMAND		0x4001
1099 #define MBS_HOST_INTERFACE_ERROR	0x4002
1100 #define MBS_TEST_FAILED			0x4003
1101 #define MBS_COMMAND_ERROR		0x4005
1102 #define MBS_COMMAND_PARAMETER_ERROR	0x4006
1103 #define MBS_PORT_ID_USED		0x4007
1104 #define MBS_LOOP_ID_USED		0x4008
1105 #define MBS_ALL_IDS_IN_USE		0x4009
1106 #define MBS_NOT_LOGGED_IN		0x400A
1107 #define MBS_LINK_DOWN_ERROR		0x400B
1108 #define MBS_DIAG_ECHO_TEST_ERROR	0x400C
1109 
qla2xxx_is_valid_mbs(unsigned int mbs)1110 static inline bool qla2xxx_is_valid_mbs(unsigned int mbs)
1111 {
1112 	return MBS_COMMAND_COMPLETE <= mbs && mbs <= MBS_DIAG_ECHO_TEST_ERROR;
1113 }
1114 
1115 /*
1116  * ISP mailbox asynchronous event status codes
1117  */
1118 #define MBA_ASYNC_EVENT		0x8000	/* Asynchronous event. */
1119 #define MBA_RESET		0x8001	/* Reset Detected. */
1120 #define MBA_SYSTEM_ERR		0x8002	/* System Error. */
1121 #define MBA_REQ_TRANSFER_ERR	0x8003	/* Request Transfer Error. */
1122 #define MBA_RSP_TRANSFER_ERR	0x8004	/* Response Transfer Error. */
1123 #define MBA_WAKEUP_THRES	0x8005	/* Request Queue Wake-up. */
1124 #define MBA_LIP_OCCURRED	0x8010	/* Loop Initialization Procedure */
1125 					/* occurred. */
1126 #define MBA_LOOP_UP		0x8011	/* FC Loop UP. */
1127 #define MBA_LOOP_DOWN		0x8012	/* FC Loop Down. */
1128 #define MBA_LIP_RESET		0x8013	/* LIP reset occurred. */
1129 #define MBA_PORT_UPDATE		0x8014	/* Port Database update. */
1130 #define MBA_RSCN_UPDATE		0x8015	/* Register State Chg Notification. */
1131 #define MBA_LIP_F8		0x8016	/* Received a LIP F8. */
1132 #define MBA_LOOP_INIT_ERR	0x8017	/* Loop Initialization Error. */
1133 #define MBA_FABRIC_AUTH_REQ	0x801b	/* Fabric Authentication Required. */
1134 #define MBA_CONGN_NOTI_RECV	0x801e	/* Congestion Notification Received */
1135 #define MBA_SCSI_COMPLETION	0x8020	/* SCSI Command Complete. */
1136 #define MBA_CTIO_COMPLETION	0x8021	/* CTIO Complete. */
1137 #define MBA_IP_COMPLETION	0x8022	/* IP Transmit Command Complete. */
1138 #define MBA_IP_RECEIVE		0x8023	/* IP Received. */
1139 #define MBA_IP_BROADCAST	0x8024	/* IP Broadcast Received. */
1140 #define MBA_IP_LOW_WATER_MARK	0x8025	/* IP Low Water Mark reached. */
1141 #define MBA_IP_RCV_BUFFER_EMPTY 0x8026	/* IP receive buffer queue empty. */
1142 #define MBA_IP_HDR_DATA_SPLIT	0x8027	/* IP header/data splitting feature */
1143 					/* used. */
1144 #define MBA_TRACE_NOTIFICATION	0x8028	/* Trace/Diagnostic notification. */
1145 #define MBA_POINT_TO_POINT	0x8030	/* Point to point mode. */
1146 #define MBA_CMPLT_1_16BIT	0x8031	/* Completion 1 16bit IOSB. */
1147 #define MBA_CMPLT_2_16BIT	0x8032	/* Completion 2 16bit IOSB. */
1148 #define MBA_CMPLT_3_16BIT	0x8033	/* Completion 3 16bit IOSB. */
1149 #define MBA_CMPLT_4_16BIT	0x8034	/* Completion 4 16bit IOSB. */
1150 #define MBA_CMPLT_5_16BIT	0x8035	/* Completion 5 16bit IOSB. */
1151 #define MBA_CHG_IN_CONNECTION	0x8036	/* Change in connection mode. */
1152 #define MBA_RIO_RESPONSE	0x8040	/* RIO response queue update. */
1153 #define MBA_ZIO_RESPONSE	0x8040	/* ZIO response queue update. */
1154 #define MBA_CMPLT_2_32BIT	0x8042	/* Completion 2 32bit IOSB. */
1155 #define MBA_BYPASS_NOTIFICATION	0x8043	/* Auto bypass notification. */
1156 #define MBA_DISCARD_RND_FRAME	0x8048	/* discard RND frame due to error. */
1157 #define MBA_REJECTED_FCP_CMD	0x8049	/* rejected FCP_CMD. */
1158 #define MBA_FW_NOT_STARTED	0x8050	/* Firmware not started */
1159 #define MBA_FW_STARTING		0x8051	/* Firmware starting */
1160 #define MBA_FW_RESTART_CMPLT	0x8060	/* Firmware restart complete */
1161 #define MBA_INIT_REQUIRED	0x8061	/* Initialization required */
1162 #define MBA_SHUTDOWN_REQUESTED	0x8062	/* Shutdown Requested */
1163 #define MBA_TEMPERATURE_ALERT	0x8070	/* Temperature Alert */
1164 #define MBA_DPORT_DIAGNOSTICS	0x8080	/* D-port Diagnostics */
1165 #define MBA_TRANS_INSERT	0x8130	/* Transceiver Insertion */
1166 #define MBA_TRANS_REMOVE	0x8131	/* Transceiver Removal */
1167 #define MBA_FW_INIT_FAILURE	0x8401	/* Firmware initialization failure */
1168 #define MBA_MIRROR_LUN_CHANGE	0x8402	/* Mirror LUN State Change
1169 					   Notification */
1170 #define MBA_FW_POLL_STATE	0x8600  /* Firmware in poll diagnostic state */
1171 #define MBA_FW_RESET_FCT	0x8502	/* Firmware reset factory defaults */
1172 #define MBA_FW_INIT_INPROGRESS	0x8500	/* Firmware boot in progress */
1173 /* 83XX FCoE specific */
1174 #define MBA_IDC_AEN		0x8200  /* FCoE: NIC Core state change AEN */
1175 
1176 /* Interrupt type codes */
1177 #define INTR_ROM_MB_SUCCESS		0x1
1178 #define INTR_ROM_MB_FAILED		0x2
1179 #define INTR_MB_SUCCESS			0x10
1180 #define INTR_MB_FAILED			0x11
1181 #define INTR_ASYNC_EVENT		0x12
1182 #define INTR_RSP_QUE_UPDATE		0x13
1183 #define INTR_RSP_QUE_UPDATE_83XX	0x14
1184 #define INTR_ATIO_QUE_UPDATE		0x1C
1185 #define INTR_ATIO_RSP_QUE_UPDATE	0x1D
1186 #define INTR_ATIO_QUE_UPDATE_27XX	0x1E
1187 
1188 /* ISP mailbox loopback echo diagnostic error code */
1189 #define MBS_LB_RESET	0x17
1190 /*
1191  * Firmware options 1, 2, 3.
1192  */
1193 #define FO1_AE_ON_LIPF8			BIT_0
1194 #define FO1_AE_ALL_LIP_RESET		BIT_1
1195 #define FO1_CTIO_RETRY			BIT_3
1196 #define FO1_DISABLE_LIP_F7_SW		BIT_4
1197 #define FO1_DISABLE_100MS_LOS_WAIT	BIT_5
1198 #define FO1_DISABLE_GPIO6_7		BIT_6	/* LED bits */
1199 #define FO1_AE_ON_LOOP_INIT_ERR		BIT_7
1200 #define FO1_SET_EMPHASIS_SWING		BIT_8
1201 #define FO1_AE_AUTO_BYPASS		BIT_9
1202 #define FO1_ENABLE_PURE_IOCB		BIT_10
1203 #define FO1_AE_PLOGI_RJT		BIT_11
1204 #define FO1_ENABLE_ABORT_SEQUENCE	BIT_12
1205 #define FO1_AE_QUEUE_FULL		BIT_13
1206 
1207 #define FO2_ENABLE_ATIO_TYPE_3		BIT_0
1208 #define FO2_REV_LOOPBACK		BIT_1
1209 
1210 #define FO3_ENABLE_EMERG_IOCB		BIT_0
1211 #define FO3_AE_RND_ERROR		BIT_1
1212 
1213 /* 24XX additional firmware options */
1214 #define ADD_FO_COUNT			3
1215 #define ADD_FO1_DISABLE_GPIO_LED_CTRL	BIT_6	/* LED bits */
1216 #define ADD_FO1_ENABLE_PUREX_IOCB	BIT_10
1217 
1218 #define ADD_FO2_ENABLE_SEL_CLS2		BIT_5
1219 
1220 #define ADD_FO3_NO_ABT_ON_LINK_DOWN	BIT_14
1221 
1222 /*
1223  * ISP mailbox commands
1224  */
1225 #define MBC_LOAD_RAM			1	/* Load RAM. */
1226 #define MBC_EXECUTE_FIRMWARE		2	/* Execute firmware. */
1227 #define MBC_READ_RAM_WORD		5	/* Read RAM word. */
1228 #define MBC_MAILBOX_REGISTER_TEST	6	/* Wrap incoming mailboxes */
1229 #define MBC_VERIFY_CHECKSUM		7	/* Verify checksum. */
1230 #define MBC_GET_FIRMWARE_VERSION	8	/* Get firmware revision. */
1231 #define MBC_LOAD_RISC_RAM		9	/* Load RAM command. */
1232 #define MBC_DUMP_RISC_RAM		0xa	/* Dump RAM command. */
1233 #define MBC_SECURE_FLASH_UPDATE		0xa	/* Secure Flash Update(28xx) */
1234 #define MBC_LOAD_RISC_RAM_EXTENDED	0xb	/* Load RAM extended. */
1235 #define MBC_DUMP_RISC_RAM_EXTENDED	0xc	/* Dump RAM extended. */
1236 #define MBC_WRITE_RAM_WORD_EXTENDED	0xd	/* Write RAM word extended */
1237 #define MBC_READ_RAM_EXTENDED		0xf	/* Read RAM extended. */
1238 #define MBC_IOCB_COMMAND		0x12	/* Execute IOCB command. */
1239 #define MBC_STOP_FIRMWARE		0x14	/* Stop firmware. */
1240 #define MBC_ABORT_COMMAND		0x15	/* Abort IOCB command. */
1241 #define MBC_ABORT_DEVICE		0x16	/* Abort device (ID/LUN). */
1242 #define MBC_ABORT_TARGET		0x17	/* Abort target (ID). */
1243 #define MBC_RESET			0x18	/* Reset. */
1244 #define MBC_GET_ADAPTER_LOOP_ID		0x20	/* Get loop id of ISP2200. */
1245 #define MBC_GET_SET_ZIO_THRESHOLD	0x21	/* Get/SET ZIO THRESHOLD. */
1246 #define MBC_GET_RETRY_COUNT		0x22	/* Get f/w retry cnt/delay. */
1247 #define MBC_DISABLE_VI			0x24	/* Disable VI operation. */
1248 #define MBC_ENABLE_VI			0x25	/* Enable VI operation. */
1249 #define MBC_GET_FIRMWARE_OPTION		0x28	/* Get Firmware Options. */
1250 #define MBC_GET_MEM_OFFLOAD_CNTRL_STAT	0x34	/* Memory Offload ctrl/Stat*/
1251 #define MBC_SET_FIRMWARE_OPTION		0x38	/* Set Firmware Options. */
1252 #define MBC_SET_GET_FC_LED_CONFIG	0x3b	/* Set/Get FC LED config */
1253 #define MBC_LOOP_PORT_BYPASS		0x40	/* Loop Port Bypass. */
1254 #define MBC_LOOP_PORT_ENABLE		0x41	/* Loop Port Enable. */
1255 #define MBC_GET_RESOURCE_COUNTS		0x42	/* Get Resource Counts. */
1256 #define MBC_NON_PARTICIPATE		0x43	/* Non-Participating Mode. */
1257 #define MBC_DIAGNOSTIC_ECHO		0x44	/* Diagnostic echo. */
1258 #define MBC_DIAGNOSTIC_LOOP_BACK	0x45	/* Diagnostic loop back. */
1259 #define MBC_ONLINE_SELF_TEST		0x46	/* Online self-test. */
1260 #define MBC_ENHANCED_GET_PORT_DATABASE	0x47	/* Get port database + login */
1261 #define MBC_CONFIGURE_VF		0x4b	/* Configure VFs */
1262 #define MBC_RESET_LINK_STATUS		0x52	/* Reset Link Error Status */
1263 #define MBC_IOCB_COMMAND_A64		0x54	/* Execute IOCB command (64) */
1264 #define MBC_PORT_LOGOUT			0x56	/* Port Logout request */
1265 #define MBC_SEND_RNID_ELS		0x57	/* Send RNID ELS request */
1266 #define MBC_SET_RNID_PARAMS		0x59	/* Set RNID parameters */
1267 #define MBC_GET_RNID_PARAMS		0x5a	/* Get RNID parameters */
1268 #define MBC_DATA_RATE			0x5d	/* Data Rate */
1269 #define MBC_INITIALIZE_FIRMWARE		0x60	/* Initialize firmware */
1270 #define MBC_INITIATE_LIP		0x62	/* Initiate Loop */
1271 						/* Initialization Procedure */
1272 #define MBC_GET_FC_AL_POSITION_MAP	0x63	/* Get FC_AL Position Map. */
1273 #define MBC_GET_PORT_DATABASE		0x64	/* Get Port Database. */
1274 #define MBC_CLEAR_ACA			0x65	/* Clear ACA. */
1275 #define MBC_TARGET_RESET		0x66	/* Target Reset. */
1276 #define MBC_CLEAR_TASK_SET		0x67	/* Clear Task Set. */
1277 #define MBC_ABORT_TASK_SET		0x68	/* Abort Task Set. */
1278 #define MBC_GET_FIRMWARE_STATE		0x69	/* Get firmware state. */
1279 #define MBC_GET_PORT_NAME		0x6a	/* Get port name. */
1280 #define MBC_GET_LINK_STATUS		0x6b	/* Get port link status. */
1281 #define MBC_LIP_RESET			0x6c	/* LIP reset. */
1282 #define MBC_SEND_SNS_COMMAND		0x6e	/* Send Simple Name Server */
1283 						/* commandd. */
1284 #define MBC_LOGIN_FABRIC_PORT		0x6f	/* Login fabric port. */
1285 #define MBC_SEND_CHANGE_REQUEST		0x70	/* Send Change Request. */
1286 #define MBC_LOGOUT_FABRIC_PORT		0x71	/* Logout fabric port. */
1287 #define MBC_LIP_FULL_LOGIN		0x72	/* Full login LIP. */
1288 #define MBC_LOGIN_LOOP_PORT		0x74	/* Login Loop Port. */
1289 #define MBC_PORT_NODE_NAME_LIST		0x75	/* Get port/node name list. */
1290 #define MBC_INITIALIZE_RECEIVE_QUEUE	0x77	/* Initialize receive queue */
1291 #define MBC_UNLOAD_IP			0x79	/* Shutdown IP */
1292 #define MBC_GET_ID_LIST			0x7C	/* Get Port ID list. */
1293 #define MBC_SEND_LFA_COMMAND		0x7D	/* Send Loop Fabric Address */
1294 #define MBC_LUN_RESET			0x7E	/* Send LUN reset */
1295 
1296 /*
1297  * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1298  * should be defined with MBC_MR_*
1299  */
1300 #define MBC_MR_DRV_SHUTDOWN		0x6A
1301 
1302 /*
1303  * ISP24xx mailbox commands
1304  */
1305 #define MBC_WRITE_SERDES		0x3	/* Write serdes word. */
1306 #define MBC_READ_SERDES			0x4	/* Read serdes word. */
1307 #define MBC_LOAD_DUMP_MPI_RAM		0x5	/* Load/Dump MPI RAM. */
1308 #define MBC_SERDES_PARAMS		0x10	/* Serdes Tx Parameters. */
1309 #define MBC_GET_IOCB_STATUS		0x12	/* Get IOCB status command. */
1310 #define MBC_PORT_PARAMS			0x1A	/* Port iDMA Parameters. */
1311 #define MBC_GET_TIMEOUT_PARAMS		0x22	/* Get FW timeouts. */
1312 #define MBC_TRACE_CONTROL		0x27	/* Trace control command. */
1313 #define MBC_GEN_SYSTEM_ERROR		0x2a	/* Generate System Error. */
1314 #define MBC_WRITE_SFP			0x30	/* Write SFP Data. */
1315 #define MBC_READ_SFP			0x31	/* Read SFP Data. */
1316 #define MBC_SET_TIMEOUT_PARAMS		0x32	/* Set FW timeouts. */
1317 #define MBC_DPORT_DIAGNOSTICS		0x47	/* D-Port Diagnostics */
1318 #define MBC_MID_INITIALIZE_FIRMWARE	0x48	/* MID Initialize firmware. */
1319 #define MBC_MID_GET_VP_DATABASE		0x49	/* MID Get VP Database. */
1320 #define MBC_MID_GET_VP_ENTRY		0x4a	/* MID Get VP Entry. */
1321 #define MBC_HOST_MEMORY_COPY		0x53	/* Host Memory Copy. */
1322 #define MBC_SEND_RNFT_ELS		0x5e	/* Send RNFT ELS request */
1323 #define MBC_GET_LINK_PRIV_STATS		0x6d	/* Get link & private data. */
1324 #define MBC_LINK_INITIALIZATION		0x72	/* Do link initialization. */
1325 #define MBC_SET_VENDOR_ID		0x76	/* Set Vendor ID. */
1326 #define MBC_PORT_RESET			0x120	/* Port Reset */
1327 #define MBC_SET_PORT_CONFIG		0x122	/* Set port configuration */
1328 #define MBC_GET_PORT_CONFIG		0x123	/* Get port configuration */
1329 
1330 /*
1331  * ISP81xx mailbox commands
1332  */
1333 #define MBC_WRITE_MPI_REGISTER		0x01    /* Write MPI Register. */
1334 
1335 /*
1336  * ISP8044 mailbox commands
1337  */
1338 #define MBC_SET_GET_ETH_SERDES_REG	0x150
1339 #define HCS_WRITE_SERDES		0x3
1340 #define HCS_READ_SERDES			0x4
1341 
1342 /* Firmware return data sizes */
1343 #define FCAL_MAP_SIZE	128
1344 
1345 /* Mailbox bit definitions for out_mb and in_mb */
1346 #define	MBX_31		BIT_31
1347 #define	MBX_30		BIT_30
1348 #define	MBX_29		BIT_29
1349 #define	MBX_28		BIT_28
1350 #define	MBX_27		BIT_27
1351 #define	MBX_26		BIT_26
1352 #define	MBX_25		BIT_25
1353 #define	MBX_24		BIT_24
1354 #define	MBX_23		BIT_23
1355 #define	MBX_22		BIT_22
1356 #define	MBX_21		BIT_21
1357 #define	MBX_20		BIT_20
1358 #define	MBX_19		BIT_19
1359 #define	MBX_18		BIT_18
1360 #define	MBX_17		BIT_17
1361 #define	MBX_16		BIT_16
1362 #define	MBX_15		BIT_15
1363 #define	MBX_14		BIT_14
1364 #define	MBX_13		BIT_13
1365 #define	MBX_12		BIT_12
1366 #define	MBX_11		BIT_11
1367 #define	MBX_10		BIT_10
1368 #define	MBX_9		BIT_9
1369 #define	MBX_8		BIT_8
1370 #define	MBX_7		BIT_7
1371 #define	MBX_6		BIT_6
1372 #define	MBX_5		BIT_5
1373 #define	MBX_4		BIT_4
1374 #define	MBX_3		BIT_3
1375 #define	MBX_2		BIT_2
1376 #define	MBX_1		BIT_1
1377 #define	MBX_0		BIT_0
1378 
1379 #define RNID_TYPE_ELS_CMD	0x5
1380 #define RNID_TYPE_PORT_LOGIN	0x7
1381 #define RNID_BUFFER_CREDITS	0x8
1382 #define RNID_TYPE_SET_VERSION	0x9
1383 #define RNID_TYPE_ASIC_TEMP	0xC
1384 
1385 #define ELS_CMD_MAP_SIZE	32
1386 
1387 /*
1388  * Firmware state codes from get firmware state mailbox command
1389  */
1390 #define FSTATE_CONFIG_WAIT      0
1391 #define FSTATE_WAIT_AL_PA       1
1392 #define FSTATE_WAIT_LOGIN       2
1393 #define FSTATE_READY            3
1394 #define FSTATE_LOSS_OF_SYNC     4
1395 #define FSTATE_ERROR            5
1396 #define FSTATE_REINIT           6
1397 #define FSTATE_NON_PART         7
1398 
1399 #define FSTATE_CONFIG_CORRECT      0
1400 #define FSTATE_P2P_RCV_LIP         1
1401 #define FSTATE_P2P_CHOOSE_LOOP     2
1402 #define FSTATE_P2P_RCV_UNIDEN_LIP  3
1403 #define FSTATE_FATAL_ERROR         4
1404 #define FSTATE_LOOP_BACK_CONN      5
1405 
1406 #define QLA27XX_IMG_STATUS_VER_MAJOR   0x01
1407 #define QLA27XX_IMG_STATUS_VER_MINOR    0x00
1408 #define QLA27XX_IMG_STATUS_SIGN   0xFACEFADE
1409 #define QLA28XX_IMG_STATUS_SIGN    0xFACEFADF
1410 #define QLA28XX_IMG_STATUS_SIGN		0xFACEFADF
1411 #define QLA28XX_AUX_IMG_STATUS_SIGN	0xFACEFAED
1412 #define QLA27XX_DEFAULT_IMAGE		0
1413 #define QLA27XX_PRIMARY_IMAGE  1
1414 #define QLA27XX_SECONDARY_IMAGE    2
1415 
1416 /*
1417  * Port Database structure definition
1418  * Little endian except where noted.
1419  */
1420 #define	PORT_DATABASE_SIZE	128	/* bytes */
1421 typedef struct {
1422 	uint8_t options;
1423 	uint8_t control;
1424 	uint8_t master_state;
1425 	uint8_t slave_state;
1426 	uint8_t reserved[2];
1427 	uint8_t hard_address;
1428 	uint8_t reserved_1;
1429 	uint8_t port_id[4];
1430 	uint8_t node_name[WWN_SIZE];
1431 	uint8_t port_name[WWN_SIZE];
1432 	__le16	execution_throttle;
1433 	uint16_t execution_count;
1434 	uint8_t reset_count;
1435 	uint8_t reserved_2;
1436 	uint16_t resource_allocation;
1437 	uint16_t current_allocation;
1438 	uint16_t queue_head;
1439 	uint16_t queue_tail;
1440 	uint16_t transmit_execution_list_next;
1441 	uint16_t transmit_execution_list_previous;
1442 	uint16_t common_features;
1443 	uint16_t total_concurrent_sequences;
1444 	uint16_t RO_by_information_category;
1445 	uint8_t recipient;
1446 	uint8_t initiator;
1447 	uint16_t receive_data_size;
1448 	uint16_t concurrent_sequences;
1449 	uint16_t open_sequences_per_exchange;
1450 	uint16_t lun_abort_flags;
1451 	uint16_t lun_stop_flags;
1452 	uint16_t stop_queue_head;
1453 	uint16_t stop_queue_tail;
1454 	uint16_t port_retry_timer;
1455 	uint16_t next_sequence_id;
1456 	uint16_t frame_count;
1457 	uint16_t PRLI_payload_length;
1458 	uint8_t prli_svc_param_word_0[2];	/* Big endian */
1459 						/* Bits 15-0 of word 0 */
1460 	uint8_t prli_svc_param_word_3[2];	/* Big endian */
1461 						/* Bits 15-0 of word 3 */
1462 	uint16_t loop_id;
1463 	uint16_t extended_lun_info_list_pointer;
1464 	uint16_t extended_lun_stop_list_pointer;
1465 } port_database_t;
1466 
1467 /*
1468  * Port database slave/master states
1469  */
1470 #define PD_STATE_DISCOVERY			0
1471 #define PD_STATE_WAIT_DISCOVERY_ACK		1
1472 #define PD_STATE_PORT_LOGIN			2
1473 #define PD_STATE_WAIT_PORT_LOGIN_ACK		3
1474 #define PD_STATE_PROCESS_LOGIN			4
1475 #define PD_STATE_WAIT_PROCESS_LOGIN_ACK		5
1476 #define PD_STATE_PORT_LOGGED_IN			6
1477 #define PD_STATE_PORT_UNAVAILABLE		7
1478 #define PD_STATE_PROCESS_LOGOUT			8
1479 #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK	9
1480 #define PD_STATE_PORT_LOGOUT			10
1481 #define PD_STATE_WAIT_PORT_LOGOUT_ACK		11
1482 
1483 
1484 #define QLA_ZIO_MODE_6		(BIT_2 | BIT_1)
1485 #define QLA_ZIO_DISABLED	0
1486 #define QLA_ZIO_DEFAULT_TIMER	2
1487 
1488 /*
1489  * ISP Initialization Control Block.
1490  * Little endian except where noted.
1491  */
1492 #define	ICB_VERSION 1
1493 typedef struct {
1494 	uint8_t  version;
1495 	uint8_t  reserved_1;
1496 
1497 	/*
1498 	 * LSB BIT 0  = Enable Hard Loop Id
1499 	 * LSB BIT 1  = Enable Fairness
1500 	 * LSB BIT 2  = Enable Full-Duplex
1501 	 * LSB BIT 3  = Enable Fast Posting
1502 	 * LSB BIT 4  = Enable Target Mode
1503 	 * LSB BIT 5  = Disable Initiator Mode
1504 	 * LSB BIT 6  = Enable ADISC
1505 	 * LSB BIT 7  = Enable Target Inquiry Data
1506 	 *
1507 	 * MSB BIT 0  = Enable PDBC Notify
1508 	 * MSB BIT 1  = Non Participating LIP
1509 	 * MSB BIT 2  = Descending Loop ID Search
1510 	 * MSB BIT 3  = Acquire Loop ID in LIPA
1511 	 * MSB BIT 4  = Stop PortQ on Full Status
1512 	 * MSB BIT 5  = Full Login after LIP
1513 	 * MSB BIT 6  = Node Name Option
1514 	 * MSB BIT 7  = Ext IFWCB enable bit
1515 	 */
1516 	uint8_t  firmware_options[2];
1517 
1518 	__le16	frame_payload_size;
1519 	__le16	max_iocb_allocation;
1520 	__le16	execution_throttle;
1521 	uint8_t  retry_count;
1522 	uint8_t	 retry_delay;			/* unused */
1523 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
1524 	uint16_t hard_address;
1525 	uint8_t	 inquiry_data;
1526 	uint8_t	 login_timeout;
1527 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
1528 
1529 	__le16	request_q_outpointer;
1530 	__le16	response_q_inpointer;
1531 	__le16	request_q_length;
1532 	__le16	response_q_length;
1533 	__le64  request_q_address __packed;
1534 	__le64  response_q_address __packed;
1535 
1536 	__le16	lun_enables;
1537 	uint8_t  command_resource_count;
1538 	uint8_t  immediate_notify_resource_count;
1539 	__le16	timeout;
1540 	uint8_t  reserved_2[2];
1541 
1542 	/*
1543 	 * LSB BIT 0 = Timer Operation mode bit 0
1544 	 * LSB BIT 1 = Timer Operation mode bit 1
1545 	 * LSB BIT 2 = Timer Operation mode bit 2
1546 	 * LSB BIT 3 = Timer Operation mode bit 3
1547 	 * LSB BIT 4 = Init Config Mode bit 0
1548 	 * LSB BIT 5 = Init Config Mode bit 1
1549 	 * LSB BIT 6 = Init Config Mode bit 2
1550 	 * LSB BIT 7 = Enable Non part on LIHA failure
1551 	 *
1552 	 * MSB BIT 0 = Enable class 2
1553 	 * MSB BIT 1 = Enable ACK0
1554 	 * MSB BIT 2 =
1555 	 * MSB BIT 3 =
1556 	 * MSB BIT 4 = FC Tape Enable
1557 	 * MSB BIT 5 = Enable FC Confirm
1558 	 * MSB BIT 6 = Enable command queuing in target mode
1559 	 * MSB BIT 7 = No Logo On Link Down
1560 	 */
1561 	uint8_t	 add_firmware_options[2];
1562 
1563 	uint8_t	 response_accumulation_timer;
1564 	uint8_t	 interrupt_delay_timer;
1565 
1566 	/*
1567 	 * LSB BIT 0 = Enable Read xfr_rdy
1568 	 * LSB BIT 1 = Soft ID only
1569 	 * LSB BIT 2 =
1570 	 * LSB BIT 3 =
1571 	 * LSB BIT 4 = FCP RSP Payload [0]
1572 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1573 	 * LSB BIT 6 = Enable Out-of-Order frame handling
1574 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1575 	 *
1576 	 * MSB BIT 0 = Sbus enable - 2300
1577 	 * MSB BIT 1 =
1578 	 * MSB BIT 2 =
1579 	 * MSB BIT 3 =
1580 	 * MSB BIT 4 = LED mode
1581 	 * MSB BIT 5 = enable 50 ohm termination
1582 	 * MSB BIT 6 = Data Rate (2300 only)
1583 	 * MSB BIT 7 = Data Rate (2300 only)
1584 	 */
1585 	uint8_t	 special_options[2];
1586 
1587 	uint8_t  reserved_3[26];
1588 } init_cb_t;
1589 
1590 /* Special Features Control Block */
1591 struct init_sf_cb {
1592 	uint8_t	format;
1593 	uint8_t	reserved0;
1594 	/*
1595 	 * BIT 15-14 = Reserved
1596 	 * BIT_13 = SAN Congestion Management (1 - Enabled, 0 - Disabled)
1597 	 * BIT_12 = Remote Write Optimization (1 - Enabled, 0 - Disabled)
1598 	 * BIT 11-0 = Reserved
1599 	 */
1600 	__le16	flags;
1601 	uint8_t	reserved1[32];
1602 	uint16_t discard_OHRB_timeout_value;
1603 	uint16_t remote_write_opt_queue_num;
1604 	uint8_t	reserved2[40];
1605 	uint8_t scm_related_parameter[16];
1606 	uint8_t reserved3[32];
1607 };
1608 
1609 /*
1610  * Get Link Status mailbox command return buffer.
1611  */
1612 #define GLSO_SEND_RPS	BIT_0
1613 #define GLSO_USE_DID	BIT_3
1614 
1615 struct link_statistics {
1616 	__le32 link_fail_cnt;
1617 	__le32 loss_sync_cnt;
1618 	__le32 loss_sig_cnt;
1619 	__le32 prim_seq_err_cnt;
1620 	__le32 inval_xmit_word_cnt;
1621 	__le32 inval_crc_cnt;
1622 	__le32 lip_cnt;
1623 	__le32 link_up_cnt;
1624 	__le32 link_down_loop_init_tmo;
1625 	__le32 link_down_los;
1626 	__le32 link_down_loss_rcv_clk;
1627 	uint32_t reserved0[5];
1628 	__le32 port_cfg_chg;
1629 	uint32_t reserved1[11];
1630 	__le32 rsp_q_full;
1631 	__le32 atio_q_full;
1632 	__le32 drop_ae;
1633 	__le32 els_proto_err;
1634 	__le32 reserved2;
1635 	__le32 tx_frames;
1636 	__le32 rx_frames;
1637 	__le32 discarded_frames;
1638 	__le32 dropped_frames;
1639 	uint32_t reserved3;
1640 	__le32 nos_rcvd;
1641 	uint32_t reserved4[4];
1642 	__le32 tx_prjt;
1643 	__le32 rcv_exfail;
1644 	__le32 rcv_abts;
1645 	__le32 seq_frm_miss;
1646 	__le32 corr_err;
1647 	__le32 mb_rqst;
1648 	__le32 nport_full;
1649 	__le32 eofa;
1650 	uint32_t reserved5;
1651 	__le64 fpm_recv_word_cnt;
1652 	__le64 fpm_disc_word_cnt;
1653 	__le64 fpm_xmit_word_cnt;
1654 	uint32_t reserved6[70];
1655 };
1656 
1657 /*
1658  * NVRAM Command values.
1659  */
1660 #define NV_START_BIT            BIT_2
1661 #define NV_WRITE_OP             (BIT_26+BIT_24)
1662 #define NV_READ_OP              (BIT_26+BIT_25)
1663 #define NV_ERASE_OP             (BIT_26+BIT_25+BIT_24)
1664 #define NV_MASK_OP              (BIT_26+BIT_25+BIT_24)
1665 #define NV_DELAY_COUNT          10
1666 
1667 /*
1668  * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1669  */
1670 typedef struct {
1671 	/*
1672 	 * NVRAM header
1673 	 */
1674 	uint8_t	id[4];
1675 	uint8_t	nvram_version;
1676 	uint8_t	reserved_0;
1677 
1678 	/*
1679 	 * NVRAM RISC parameter block
1680 	 */
1681 	uint8_t	parameter_block_version;
1682 	uint8_t	reserved_1;
1683 
1684 	/*
1685 	 * LSB BIT 0  = Enable Hard Loop Id
1686 	 * LSB BIT 1  = Enable Fairness
1687 	 * LSB BIT 2  = Enable Full-Duplex
1688 	 * LSB BIT 3  = Enable Fast Posting
1689 	 * LSB BIT 4  = Enable Target Mode
1690 	 * LSB BIT 5  = Disable Initiator Mode
1691 	 * LSB BIT 6  = Enable ADISC
1692 	 * LSB BIT 7  = Enable Target Inquiry Data
1693 	 *
1694 	 * MSB BIT 0  = Enable PDBC Notify
1695 	 * MSB BIT 1  = Non Participating LIP
1696 	 * MSB BIT 2  = Descending Loop ID Search
1697 	 * MSB BIT 3  = Acquire Loop ID in LIPA
1698 	 * MSB BIT 4  = Stop PortQ on Full Status
1699 	 * MSB BIT 5  = Full Login after LIP
1700 	 * MSB BIT 6  = Node Name Option
1701 	 * MSB BIT 7  = Ext IFWCB enable bit
1702 	 */
1703 	uint8_t	 firmware_options[2];
1704 
1705 	__le16	frame_payload_size;
1706 	__le16	max_iocb_allocation;
1707 	__le16	execution_throttle;
1708 	uint8_t	 retry_count;
1709 	uint8_t	 retry_delay;			/* unused */
1710 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
1711 	uint16_t hard_address;
1712 	uint8_t	 inquiry_data;
1713 	uint8_t	 login_timeout;
1714 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
1715 
1716 	/*
1717 	 * LSB BIT 0 = Timer Operation mode bit 0
1718 	 * LSB BIT 1 = Timer Operation mode bit 1
1719 	 * LSB BIT 2 = Timer Operation mode bit 2
1720 	 * LSB BIT 3 = Timer Operation mode bit 3
1721 	 * LSB BIT 4 = Init Config Mode bit 0
1722 	 * LSB BIT 5 = Init Config Mode bit 1
1723 	 * LSB BIT 6 = Init Config Mode bit 2
1724 	 * LSB BIT 7 = Enable Non part on LIHA failure
1725 	 *
1726 	 * MSB BIT 0 = Enable class 2
1727 	 * MSB BIT 1 = Enable ACK0
1728 	 * MSB BIT 2 =
1729 	 * MSB BIT 3 =
1730 	 * MSB BIT 4 = FC Tape Enable
1731 	 * MSB BIT 5 = Enable FC Confirm
1732 	 * MSB BIT 6 = Enable command queuing in target mode
1733 	 * MSB BIT 7 = No Logo On Link Down
1734 	 */
1735 	uint8_t	 add_firmware_options[2];
1736 
1737 	uint8_t	 response_accumulation_timer;
1738 	uint8_t	 interrupt_delay_timer;
1739 
1740 	/*
1741 	 * LSB BIT 0 = Enable Read xfr_rdy
1742 	 * LSB BIT 1 = Soft ID only
1743 	 * LSB BIT 2 =
1744 	 * LSB BIT 3 =
1745 	 * LSB BIT 4 = FCP RSP Payload [0]
1746 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1747 	 * LSB BIT 6 = Enable Out-of-Order frame handling
1748 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1749 	 *
1750 	 * MSB BIT 0 = Sbus enable - 2300
1751 	 * MSB BIT 1 =
1752 	 * MSB BIT 2 =
1753 	 * MSB BIT 3 =
1754 	 * MSB BIT 4 = LED mode
1755 	 * MSB BIT 5 = enable 50 ohm termination
1756 	 * MSB BIT 6 = Data Rate (2300 only)
1757 	 * MSB BIT 7 = Data Rate (2300 only)
1758 	 */
1759 	uint8_t	 special_options[2];
1760 
1761 	/* Reserved for expanded RISC parameter block */
1762 	uint8_t reserved_2[22];
1763 
1764 	/*
1765 	 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1766 	 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1767 	 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1768 	 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1769 	 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1770 	 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1771 	 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1772 	 * LSB BIT 7 = Rx Sensitivity 1G bit 3
1773 	 *
1774 	 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1775 	 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1776 	 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1777 	 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1778 	 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1779 	 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1780 	 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1781 	 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1782 	 *
1783 	 * LSB BIT 0 = Output Swing 1G bit 0
1784 	 * LSB BIT 1 = Output Swing 1G bit 1
1785 	 * LSB BIT 2 = Output Swing 1G bit 2
1786 	 * LSB BIT 3 = Output Emphasis 1G bit 0
1787 	 * LSB BIT 4 = Output Emphasis 1G bit 1
1788 	 * LSB BIT 5 = Output Swing 2G bit 0
1789 	 * LSB BIT 6 = Output Swing 2G bit 1
1790 	 * LSB BIT 7 = Output Swing 2G bit 2
1791 	 *
1792 	 * MSB BIT 0 = Output Emphasis 2G bit 0
1793 	 * MSB BIT 1 = Output Emphasis 2G bit 1
1794 	 * MSB BIT 2 = Output Enable
1795 	 * MSB BIT 3 =
1796 	 * MSB BIT 4 =
1797 	 * MSB BIT 5 =
1798 	 * MSB BIT 6 =
1799 	 * MSB BIT 7 =
1800 	 */
1801 	uint8_t seriallink_options[4];
1802 
1803 	/*
1804 	 * NVRAM host parameter block
1805 	 *
1806 	 * LSB BIT 0 = Enable spinup delay
1807 	 * LSB BIT 1 = Disable BIOS
1808 	 * LSB BIT 2 = Enable Memory Map BIOS
1809 	 * LSB BIT 3 = Enable Selectable Boot
1810 	 * LSB BIT 4 = Disable RISC code load
1811 	 * LSB BIT 5 = Set cache line size 1
1812 	 * LSB BIT 6 = PCI Parity Disable
1813 	 * LSB BIT 7 = Enable extended logging
1814 	 *
1815 	 * MSB BIT 0 = Enable 64bit addressing
1816 	 * MSB BIT 1 = Enable lip reset
1817 	 * MSB BIT 2 = Enable lip full login
1818 	 * MSB BIT 3 = Enable target reset
1819 	 * MSB BIT 4 = Enable database storage
1820 	 * MSB BIT 5 = Enable cache flush read
1821 	 * MSB BIT 6 = Enable database load
1822 	 * MSB BIT 7 = Enable alternate WWN
1823 	 */
1824 	uint8_t host_p[2];
1825 
1826 	uint8_t boot_node_name[WWN_SIZE];
1827 	uint8_t boot_lun_number;
1828 	uint8_t reset_delay;
1829 	uint8_t port_down_retry_count;
1830 	uint8_t boot_id_number;
1831 	__le16	max_luns_per_target;
1832 	uint8_t fcode_boot_port_name[WWN_SIZE];
1833 	uint8_t alternate_port_name[WWN_SIZE];
1834 	uint8_t alternate_node_name[WWN_SIZE];
1835 
1836 	/*
1837 	 * BIT 0 = Selective Login
1838 	 * BIT 1 = Alt-Boot Enable
1839 	 * BIT 2 =
1840 	 * BIT 3 = Boot Order List
1841 	 * BIT 4 =
1842 	 * BIT 5 = Selective LUN
1843 	 * BIT 6 =
1844 	 * BIT 7 = unused
1845 	 */
1846 	uint8_t efi_parameters;
1847 
1848 	uint8_t link_down_timeout;
1849 
1850 	uint8_t adapter_id[16];
1851 
1852 	uint8_t alt1_boot_node_name[WWN_SIZE];
1853 	uint16_t alt1_boot_lun_number;
1854 	uint8_t alt2_boot_node_name[WWN_SIZE];
1855 	uint16_t alt2_boot_lun_number;
1856 	uint8_t alt3_boot_node_name[WWN_SIZE];
1857 	uint16_t alt3_boot_lun_number;
1858 	uint8_t alt4_boot_node_name[WWN_SIZE];
1859 	uint16_t alt4_boot_lun_number;
1860 	uint8_t alt5_boot_node_name[WWN_SIZE];
1861 	uint16_t alt5_boot_lun_number;
1862 	uint8_t alt6_boot_node_name[WWN_SIZE];
1863 	uint16_t alt6_boot_lun_number;
1864 	uint8_t alt7_boot_node_name[WWN_SIZE];
1865 	uint16_t alt7_boot_lun_number;
1866 
1867 	uint8_t reserved_3[2];
1868 
1869 	/* Offset 200-215 : Model Number */
1870 	uint8_t model_number[16];
1871 
1872 	/* OEM related items */
1873 	uint8_t oem_specific[16];
1874 
1875 	/*
1876 	 * NVRAM Adapter Features offset 232-239
1877 	 *
1878 	 * LSB BIT 0 = External GBIC
1879 	 * LSB BIT 1 = Risc RAM parity
1880 	 * LSB BIT 2 = Buffer Plus Module
1881 	 * LSB BIT 3 = Multi Chip Adapter
1882 	 * LSB BIT 4 = Internal connector
1883 	 * LSB BIT 5 =
1884 	 * LSB BIT 6 =
1885 	 * LSB BIT 7 =
1886 	 *
1887 	 * MSB BIT 0 =
1888 	 * MSB BIT 1 =
1889 	 * MSB BIT 2 =
1890 	 * MSB BIT 3 =
1891 	 * MSB BIT 4 =
1892 	 * MSB BIT 5 =
1893 	 * MSB BIT 6 =
1894 	 * MSB BIT 7 =
1895 	 */
1896 	uint8_t	adapter_features[2];
1897 
1898 	uint8_t reserved_4[16];
1899 
1900 	/* Subsystem vendor ID for ISP2200 */
1901 	uint16_t subsystem_vendor_id_2200;
1902 
1903 	/* Subsystem device ID for ISP2200 */
1904 	uint16_t subsystem_device_id_2200;
1905 
1906 	uint8_t	 reserved_5;
1907 	uint8_t	 checksum;
1908 } nvram_t;
1909 
1910 /*
1911  * ISP queue - response queue entry definition.
1912  */
1913 typedef struct {
1914 	uint8_t		entry_type;		/* Entry type. */
1915 	uint8_t		entry_count;		/* Entry count. */
1916 	uint8_t		sys_define;		/* System defined. */
1917 	uint8_t		entry_status;		/* Entry Status. */
1918 	uint32_t	handle;			/* System defined handle */
1919 	uint8_t		data[52];
1920 	uint32_t	signature;
1921 #define RESPONSE_PROCESSED	0xDEADDEAD	/* Signature */
1922 } response_t;
1923 
1924 /*
1925  * ISP queue - ATIO queue entry definition.
1926  */
1927 struct atio {
1928 	uint8_t		entry_type;		/* Entry type. */
1929 	uint8_t		entry_count;		/* Entry count. */
1930 	__le16		attr_n_length;
1931 	uint8_t		data[56];
1932 	uint32_t	signature;
1933 #define ATIO_PROCESSED 0xDEADDEAD		/* Signature */
1934 };
1935 
1936 typedef union {
1937 	__le16	extended;
1938 	struct {
1939 		uint8_t reserved;
1940 		uint8_t standard;
1941 	} id;
1942 } target_id_t;
1943 
1944 #define SET_TARGET_ID(ha, to, from)			\
1945 do {							\
1946 	if (HAS_EXTENDED_IDS(ha))			\
1947 		to.extended = cpu_to_le16(from);	\
1948 	else						\
1949 		to.id.standard = (uint8_t)from;		\
1950 } while (0)
1951 
1952 /*
1953  * ISP queue - command entry structure definition.
1954  */
1955 #define COMMAND_TYPE	0x11		/* Command entry */
1956 typedef struct {
1957 	uint8_t entry_type;		/* Entry type. */
1958 	uint8_t entry_count;		/* Entry count. */
1959 	uint8_t sys_define;		/* System defined. */
1960 	uint8_t entry_status;		/* Entry Status. */
1961 	uint32_t handle;		/* System handle. */
1962 	target_id_t target;		/* SCSI ID */
1963 	__le16	lun;			/* SCSI LUN */
1964 	__le16	control_flags;		/* Control flags. */
1965 #define CF_WRITE	BIT_6
1966 #define CF_READ		BIT_5
1967 #define CF_SIMPLE_TAG	BIT_3
1968 #define CF_ORDERED_TAG	BIT_2
1969 #define CF_HEAD_TAG	BIT_1
1970 	uint16_t reserved_1;
1971 	__le16	timeout;		/* Command timeout. */
1972 	__le16	dseg_count;		/* Data segment count. */
1973 	uint8_t scsi_cdb[MAX_CMDSZ]; 	/* SCSI command words. */
1974 	__le32	byte_count;		/* Total byte count. */
1975 	union {
1976 		struct dsd32 dsd32[3];
1977 		struct dsd64 dsd64[2];
1978 	};
1979 } cmd_entry_t;
1980 
1981 /*
1982  * ISP queue - 64-Bit addressing, command entry structure definition.
1983  */
1984 #define COMMAND_A64_TYPE	0x19	/* Command A64 entry */
1985 typedef struct {
1986 	uint8_t entry_type;		/* Entry type. */
1987 	uint8_t entry_count;		/* Entry count. */
1988 	uint8_t sys_define;		/* System defined. */
1989 	uint8_t entry_status;		/* Entry Status. */
1990 	uint32_t handle;		/* System handle. */
1991 	target_id_t target;		/* SCSI ID */
1992 	__le16	lun;			/* SCSI LUN */
1993 	__le16	control_flags;		/* Control flags. */
1994 	uint16_t reserved_1;
1995 	__le16	timeout;		/* Command timeout. */
1996 	__le16	dseg_count;		/* Data segment count. */
1997 	uint8_t scsi_cdb[MAX_CMDSZ];	/* SCSI command words. */
1998 	uint32_t byte_count;		/* Total byte count. */
1999 	struct dsd64 dsd[2];
2000 } cmd_a64_entry_t, request_t;
2001 
2002 /*
2003  * ISP queue - continuation entry structure definition.
2004  */
2005 #define CONTINUE_TYPE		0x02	/* Continuation entry. */
2006 typedef struct {
2007 	uint8_t entry_type;		/* Entry type. */
2008 	uint8_t entry_count;		/* Entry count. */
2009 	uint8_t sys_define;		/* System defined. */
2010 	uint8_t entry_status;		/* Entry Status. */
2011 	uint32_t reserved;
2012 	struct dsd32 dsd[7];
2013 } cont_entry_t;
2014 
2015 /*
2016  * ISP queue - 64-Bit addressing, continuation entry structure definition.
2017  */
2018 #define CONTINUE_A64_TYPE	0x0A	/* Continuation A64 entry. */
2019 typedef struct {
2020 	uint8_t entry_type;		/* Entry type. */
2021 	uint8_t entry_count;		/* Entry count. */
2022 	uint8_t sys_define;		/* System defined. */
2023 	uint8_t entry_status;		/* Entry Status. */
2024 	struct dsd64 dsd[5];
2025 } cont_a64_entry_t;
2026 
2027 #define PO_MODE_DIF_INSERT	0
2028 #define PO_MODE_DIF_REMOVE	1
2029 #define PO_MODE_DIF_PASS	2
2030 #define PO_MODE_DIF_REPLACE	3
2031 #define PO_MODE_DIF_TCP_CKSUM	6
2032 #define PO_ENABLE_INCR_GUARD_SEED	BIT_3
2033 #define PO_DISABLE_GUARD_CHECK	BIT_4
2034 #define PO_DISABLE_INCR_REF_TAG	BIT_5
2035 #define PO_DIS_HEADER_MODE	BIT_7
2036 #define PO_ENABLE_DIF_BUNDLING	BIT_8
2037 #define PO_DIS_FRAME_MODE	BIT_9
2038 #define PO_DIS_VALD_APP_ESC	BIT_10 /* Dis validation for escape tag/ffffh */
2039 #define PO_DIS_VALD_APP_REF_ESC BIT_11
2040 
2041 #define PO_DIS_APP_TAG_REPL	BIT_12 /* disable REG Tag replacement */
2042 #define PO_DIS_REF_TAG_REPL	BIT_13
2043 #define PO_DIS_APP_TAG_VALD	BIT_14 /* disable REF Tag validation */
2044 #define PO_DIS_REF_TAG_VALD	BIT_15
2045 
2046 /*
2047  * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
2048  */
2049 struct crc_context {
2050 	uint32_t handle;		/* System handle. */
2051 	__le32 ref_tag;
2052 	__le16 app_tag;
2053 	uint8_t ref_tag_mask[4];	/* Validation/Replacement Mask*/
2054 	uint8_t app_tag_mask[2];	/* Validation/Replacement Mask*/
2055 	__le16 guard_seed;		/* Initial Guard Seed */
2056 	__le16 prot_opts;		/* Requested Data Protection Mode */
2057 	__le16 blk_size;		/* Data size in bytes */
2058 	__le16	runt_blk_guard;	/* Guard value for runt block (tape
2059 					 * only) */
2060 	__le32 byte_count;		/* Total byte count/ total data
2061 					 * transfer count */
2062 	union {
2063 		struct {
2064 			uint32_t	reserved_1;
2065 			uint16_t	reserved_2;
2066 			uint16_t	reserved_3;
2067 			uint32_t	reserved_4;
2068 			struct dsd64	data_dsd[1];
2069 			uint32_t	reserved_5[2];
2070 			uint32_t	reserved_6;
2071 		} nobundling;
2072 		struct {
2073 			__le32	dif_byte_count;	/* Total DIF byte
2074 							 * count */
2075 			uint16_t	reserved_1;
2076 			__le16	dseg_count;	/* Data segment count */
2077 			uint32_t	reserved_2;
2078 			struct dsd64	data_dsd[1];
2079 			struct dsd64	dif_dsd;
2080 		} bundling;
2081 	} u;
2082 
2083 	struct fcp_cmnd	fcp_cmnd;
2084 	dma_addr_t	crc_ctx_dma;
2085 	/* List of DMA context transfers */
2086 	struct list_head dsd_list;
2087 
2088 	/* List of DIF Bundling context DMA address */
2089 	struct list_head ldif_dsd_list;
2090 	u8 no_ldif_dsd;
2091 
2092 	struct list_head ldif_dma_hndl_list;
2093 	u32 dif_bundl_len;
2094 	u8 no_dif_bundl;
2095 	/* This structure should not exceed 512 bytes */
2096 };
2097 
2098 #define CRC_CONTEXT_LEN_FW	(offsetof(struct crc_context, fcp_cmnd.lun))
2099 #define CRC_CONTEXT_FCPCMND_OFF	(offsetof(struct crc_context, fcp_cmnd.lun))
2100 
2101 /*
2102  * ISP queue - status entry structure definition.
2103  */
2104 #define	STATUS_TYPE	0x03		/* Status entry. */
2105 typedef struct {
2106 	uint8_t entry_type;		/* Entry type. */
2107 	uint8_t entry_count;		/* Entry count. */
2108 	uint8_t sys_define;		/* System defined. */
2109 	uint8_t entry_status;		/* Entry Status. */
2110 	uint32_t handle;		/* System handle. */
2111 	__le16	scsi_status;		/* SCSI status. */
2112 	__le16	comp_status;		/* Completion status. */
2113 	__le16	state_flags;		/* State flags. */
2114 	__le16	status_flags;		/* Status flags. */
2115 	__le16	rsp_info_len;		/* Response Info Length. */
2116 	__le16	req_sense_length;	/* Request sense data length. */
2117 	__le32	residual_length;	/* Residual transfer length. */
2118 	uint8_t rsp_info[8];		/* FCP response information. */
2119 	uint8_t req_sense_data[32];	/* Request sense data. */
2120 } sts_entry_t;
2121 
2122 /*
2123  * Status entry entry status
2124  */
2125 #define RF_RQ_DMA_ERROR	BIT_6		/* Request Queue DMA error. */
2126 #define RF_INV_E_ORDER	BIT_5		/* Invalid entry order. */
2127 #define RF_INV_E_COUNT	BIT_4		/* Invalid entry count. */
2128 #define RF_INV_E_PARAM	BIT_3		/* Invalid entry parameter. */
2129 #define RF_INV_E_TYPE	BIT_2		/* Invalid entry type. */
2130 #define RF_BUSY		BIT_1		/* Busy */
2131 #define RF_MASK		(RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
2132 			 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
2133 #define RF_MASK_24XX	(RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
2134 			 RF_INV_E_TYPE)
2135 
2136 /*
2137  * Status entry SCSI status bit definitions.
2138  */
2139 #define SS_MASK				0xfff	/* Reserved bits BIT_12-BIT_15*/
2140 #define SS_RESIDUAL_UNDER		BIT_11
2141 #define SS_RESIDUAL_OVER		BIT_10
2142 #define SS_SENSE_LEN_VALID		BIT_9
2143 #define SS_RESPONSE_INFO_LEN_VALID	BIT_8
2144 #define SS_SCSI_STATUS_BYTE	0xff
2145 
2146 #define SS_RESERVE_CONFLICT		(BIT_4 | BIT_3)
2147 #define SS_BUSY_CONDITION		BIT_3
2148 #define SS_CONDITION_MET		BIT_2
2149 #define SS_CHECK_CONDITION		BIT_1
2150 
2151 /*
2152  * Status entry completion status
2153  */
2154 #define CS_COMPLETE		0x0	/* No errors */
2155 #define CS_INCOMPLETE		0x1	/* Incomplete transfer of cmd. */
2156 #define CS_DMA			0x2	/* A DMA direction error. */
2157 #define CS_TRANSPORT		0x3	/* Transport error. */
2158 #define CS_RESET		0x4	/* SCSI bus reset occurred */
2159 #define CS_ABORTED		0x5	/* System aborted command. */
2160 #define CS_TIMEOUT		0x6	/* Timeout error. */
2161 #define CS_DATA_OVERRUN		0x7	/* Data overrun. */
2162 #define CS_DIF_ERROR		0xC	/* DIF error detected  */
2163 
2164 #define CS_DATA_UNDERRUN	0x15	/* Data Underrun. */
2165 #define CS_QUEUE_FULL		0x1C	/* Queue Full. */
2166 #define CS_PORT_UNAVAILABLE	0x28	/* Port unavailable */
2167 					/* (selection timeout) */
2168 #define CS_PORT_LOGGED_OUT	0x29	/* Port Logged Out */
2169 #define CS_PORT_CONFIG_CHG	0x2A	/* Port Configuration Changed */
2170 #define CS_PORT_BUSY		0x2B	/* Port Busy */
2171 #define CS_COMPLETE_CHKCOND	0x30	/* Error? */
2172 #define CS_IOCB_ERROR		0x31	/* Generic error for IOCB request
2173 					   failure */
2174 #define CS_REJECT_RECEIVED	0x4E	/* Reject received */
2175 #define CS_EDIF_AUTH_ERROR	0x63	/* decrypt error */
2176 #define CS_EDIF_PAD_LEN_ERROR	0x65	/* pad > frame size, not 4byte align */
2177 #define CS_EDIF_INV_REQ		0x66	/* invalid request */
2178 #define CS_EDIF_SPI_ERROR	0x67	/* rx frame unable to locate sa */
2179 #define CS_EDIF_HDR_ERROR	0x69	/* data frame != expected len */
2180 #define CS_BAD_PAYLOAD		0x80	/* Driver defined */
2181 #define CS_UNKNOWN		0x81	/* Driver defined */
2182 #define CS_RETRY		0x82	/* Driver defined */
2183 #define CS_LOOP_DOWN_ABORT	0x83	/* Driver defined */
2184 
2185 #define CS_BIDIR_RD_OVERRUN			0x700
2186 #define CS_BIDIR_RD_WR_OVERRUN			0x707
2187 #define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN		0x715
2188 #define CS_BIDIR_RD_UNDERRUN			0x1500
2189 #define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN		0x1507
2190 #define CS_BIDIR_RD_WR_UNDERRUN			0x1515
2191 #define CS_BIDIR_DMA				0x200
2192 /*
2193  * Status entry status flags
2194  */
2195 #define SF_ABTS_TERMINATED	BIT_10
2196 #define SF_LOGOUT_SENT		BIT_13
2197 
2198 /*
2199  * ISP queue - status continuation entry structure definition.
2200  */
2201 #define	STATUS_CONT_TYPE	0x10	/* Status continuation entry. */
2202 typedef struct {
2203 	uint8_t entry_type;		/* Entry type. */
2204 	uint8_t entry_count;		/* Entry count. */
2205 	uint8_t sys_define;		/* System defined. */
2206 	uint8_t entry_status;		/* Entry Status. */
2207 	uint8_t data[60];		/* data */
2208 } sts_cont_entry_t;
2209 
2210 /*
2211  * ISP queue -	RIO Type 1 status entry (32 bit I/O entry handles)
2212  *		structure definition.
2213  */
2214 #define	STATUS_TYPE_21 0x21		/* Status entry. */
2215 typedef struct {
2216 	uint8_t entry_type;		/* Entry type. */
2217 	uint8_t entry_count;		/* Entry count. */
2218 	uint8_t handle_count;		/* Handle count. */
2219 	uint8_t entry_status;		/* Entry Status. */
2220 	uint32_t handle[15];		/* System handles. */
2221 } sts21_entry_t;
2222 
2223 /*
2224  * ISP queue -	RIO Type 2 status entry (16 bit I/O entry handles)
2225  *		structure definition.
2226  */
2227 #define	STATUS_TYPE_22	0x22		/* Status entry. */
2228 typedef struct {
2229 	uint8_t entry_type;		/* Entry type. */
2230 	uint8_t entry_count;		/* Entry count. */
2231 	uint8_t handle_count;		/* Handle count. */
2232 	uint8_t entry_status;		/* Entry Status. */
2233 	uint16_t handle[30];		/* System handles. */
2234 } sts22_entry_t;
2235 
2236 /*
2237  * ISP queue - marker entry structure definition.
2238  */
2239 #define MARKER_TYPE	0x04		/* Marker entry. */
2240 typedef struct {
2241 	uint8_t entry_type;		/* Entry type. */
2242 	uint8_t entry_count;		/* Entry count. */
2243 	uint8_t handle_count;		/* Handle count. */
2244 	uint8_t entry_status;		/* Entry Status. */
2245 	uint32_t sys_define_2;		/* System defined. */
2246 	target_id_t target;		/* SCSI ID */
2247 	uint8_t modifier;		/* Modifier (7-0). */
2248 #define MK_SYNC_ID_LUN	0		/* Synchronize ID/LUN */
2249 #define MK_SYNC_ID	1		/* Synchronize ID */
2250 #define MK_SYNC_ALL	2		/* Synchronize all ID/LUN */
2251 #define MK_SYNC_LIP	3		/* Synchronize all ID/LUN, */
2252 					/* clear port changed, */
2253 					/* use sequence number. */
2254 	uint8_t reserved_1;
2255 	__le16	sequence_number;	/* Sequence number of event */
2256 	__le16	lun;			/* SCSI LUN */
2257 	uint8_t reserved_2[48];
2258 } mrk_entry_t;
2259 
2260 /*
2261  * ISP queue - Management Server entry structure definition.
2262  */
2263 #define MS_IOCB_TYPE		0x29	/* Management Server IOCB entry */
2264 typedef struct {
2265 	uint8_t entry_type;		/* Entry type. */
2266 	uint8_t entry_count;		/* Entry count. */
2267 	uint8_t handle_count;		/* Handle count. */
2268 	uint8_t entry_status;		/* Entry Status. */
2269 	uint32_t handle1;		/* System handle. */
2270 	target_id_t loop_id;
2271 	__le16	status;
2272 	__le16	control_flags;		/* Control flags. */
2273 	uint16_t reserved2;
2274 	__le16	timeout;
2275 	__le16	cmd_dsd_count;
2276 	__le16	total_dsd_count;
2277 	uint8_t type;
2278 	uint8_t r_ctl;
2279 	__le16	rx_id;
2280 	uint16_t reserved3;
2281 	uint32_t handle2;
2282 	__le32	rsp_bytecount;
2283 	__le32	req_bytecount;
2284 	struct dsd64 req_dsd;
2285 	struct dsd64 rsp_dsd;
2286 } ms_iocb_entry_t;
2287 
2288 #define SCM_EDC_ACC_RECEIVED		BIT_6
2289 #define SCM_RDF_ACC_RECEIVED		BIT_7
2290 
2291 /*
2292  * ISP queue - Mailbox Command entry structure definition.
2293  */
2294 #define MBX_IOCB_TYPE	0x39
2295 struct mbx_entry {
2296 	uint8_t entry_type;
2297 	uint8_t entry_count;
2298 	uint8_t sys_define1;
2299 	/* Use sys_define1 for source type */
2300 #define SOURCE_SCSI	0x00
2301 #define SOURCE_IP	0x01
2302 #define SOURCE_VI	0x02
2303 #define SOURCE_SCTP	0x03
2304 #define SOURCE_MP	0x04
2305 #define SOURCE_MPIOCTL	0x05
2306 #define SOURCE_ASYNC_IOCB 0x07
2307 
2308 	uint8_t entry_status;
2309 
2310 	uint32_t handle;
2311 	target_id_t loop_id;
2312 
2313 	__le16	status;
2314 	__le16	state_flags;
2315 	__le16	status_flags;
2316 
2317 	uint32_t sys_define2[2];
2318 
2319 	__le16	mb0;
2320 	__le16	mb1;
2321 	__le16	mb2;
2322 	__le16	mb3;
2323 	__le16	mb6;
2324 	__le16	mb7;
2325 	__le16	mb9;
2326 	__le16	mb10;
2327 	uint32_t reserved_2[2];
2328 	uint8_t node_name[WWN_SIZE];
2329 	uint8_t port_name[WWN_SIZE];
2330 };
2331 
2332 #ifndef IMMED_NOTIFY_TYPE
2333 #define IMMED_NOTIFY_TYPE 0x0D		/* Immediate notify entry. */
2334 /*
2335  * ISP queue -	immediate notify entry structure definition.
2336  *		This is sent by the ISP to the Target driver.
2337  *		This IOCB would have report of events sent by the
2338  *		initiator, that needs to be handled by the target
2339  *		driver immediately.
2340  */
2341 struct imm_ntfy_from_isp {
2342 	uint8_t	 entry_type;		    /* Entry type. */
2343 	uint8_t	 entry_count;		    /* Entry count. */
2344 	uint8_t	 sys_define;		    /* System defined. */
2345 	uint8_t	 entry_status;		    /* Entry Status. */
2346 	union {
2347 		struct {
2348 			__le32	sys_define_2; /* System defined. */
2349 			target_id_t target;
2350 			__le16	lun;
2351 			uint8_t  target_id;
2352 			uint8_t  reserved_1;
2353 			__le16	status_modifier;
2354 			__le16	status;
2355 			__le16	task_flags;
2356 			__le16	seq_id;
2357 			__le16	srr_rx_id;
2358 			__le32	srr_rel_offs;
2359 			__le16	srr_ui;
2360 #define SRR_IU_DATA_IN	0x1
2361 #define SRR_IU_DATA_OUT	0x5
2362 #define SRR_IU_STATUS	0x7
2363 			__le16	srr_ox_id;
2364 			uint8_t reserved_2[28];
2365 		} isp2x;
2366 		struct {
2367 			uint32_t reserved;
2368 			__le16	nport_handle;
2369 			uint16_t reserved_2;
2370 			__le16	flags;
2371 #define NOTIFY24XX_FLAGS_FCSP		BIT_5
2372 #define NOTIFY24XX_FLAGS_GLOBAL_TPRLO   BIT_1
2373 #define NOTIFY24XX_FLAGS_PUREX_IOCB     BIT_0
2374 			__le16	srr_rx_id;
2375 			__le16	status;
2376 			uint8_t  status_subcode;
2377 			uint8_t  fw_handle;
2378 			__le32	exchange_address;
2379 			__le32	srr_rel_offs;
2380 			__le16	srr_ui;
2381 			__le16	srr_ox_id;
2382 			union {
2383 				struct {
2384 					uint8_t node_name[8];
2385 				} plogi; /* PLOGI/ADISC/PDISC */
2386 				struct {
2387 					/* PRLI word 3 bit 0-15 */
2388 					__le16	wd3_lo;
2389 					uint8_t resv0[6];
2390 				} prli;
2391 				struct {
2392 					uint8_t port_id[3];
2393 					uint8_t resv1;
2394 					__le16	nport_handle;
2395 					uint16_t resv2;
2396 				} req_els;
2397 			} u;
2398 			uint8_t port_name[8];
2399 			uint8_t resv3[3];
2400 			uint8_t  vp_index;
2401 			uint32_t reserved_5;
2402 			uint8_t  port_id[3];
2403 			uint8_t  reserved_6;
2404 		} isp24;
2405 	} u;
2406 	uint16_t reserved_7;
2407 	__le16	ox_id;
2408 } __packed;
2409 #endif
2410 
2411 /*
2412  * ISP request and response queue entry sizes
2413  */
2414 #define RESPONSE_ENTRY_SIZE	(sizeof(response_t))
2415 #define REQUEST_ENTRY_SIZE	(sizeof(request_t))
2416 
2417 
2418 
2419 /*
2420  * Switch info gathering structure.
2421  */
2422 typedef struct {
2423 	port_id_t d_id;
2424 	uint8_t node_name[WWN_SIZE];
2425 	uint8_t port_name[WWN_SIZE];
2426 	uint8_t fabric_port_name[WWN_SIZE];
2427 	uint16_t fp_speed;
2428 	uint8_t fc4_type;
2429 	uint8_t fc4_features;
2430 } sw_info_t;
2431 
2432 /* FCP-4 types */
2433 #define FC4_TYPE_FCP_SCSI	0x08
2434 #define FC4_TYPE_NVME		0x28
2435 #define FC4_TYPE_OTHER		0x0
2436 #define FC4_TYPE_UNKNOWN	0xff
2437 
2438 /* mailbox command 4G & above */
2439 struct mbx_24xx_entry {
2440 	uint8_t		entry_type;
2441 	uint8_t		entry_count;
2442 	uint8_t		sys_define1;
2443 	uint8_t		entry_status;
2444 	uint32_t	handle;
2445 	uint16_t	mb[28];
2446 };
2447 
2448 #define IOCB_SIZE 64
2449 
2450 /*
2451  * Fibre channel port type.
2452  */
2453 typedef enum {
2454 	FCT_UNKNOWN,
2455 	FCT_BROADCAST = 0x01,
2456 	FCT_INITIATOR = 0x02,
2457 	FCT_TARGET    = 0x04,
2458 	FCT_NVME_INITIATOR = 0x10,
2459 	FCT_NVME_TARGET = 0x20,
2460 	FCT_NVME_DISCOVERY = 0x40,
2461 	FCT_NVME = 0xf0,
2462 } fc_port_type_t;
2463 
2464 enum qla_sess_deletion {
2465 	QLA_SESS_DELETION_NONE		= 0,
2466 	QLA_SESS_DELETION_IN_PROGRESS,
2467 	QLA_SESS_DELETED,
2468 };
2469 
2470 enum qlt_plogi_link_t {
2471 	QLT_PLOGI_LINK_SAME_WWN,
2472 	QLT_PLOGI_LINK_CONFLICT,
2473 	QLT_PLOGI_LINK_MAX
2474 };
2475 
2476 struct qlt_plogi_ack_t {
2477 	struct list_head	list;
2478 	struct imm_ntfy_from_isp iocb;
2479 	port_id_t	id;
2480 	int		ref_count;
2481 	void		*fcport;
2482 };
2483 
2484 struct ct_sns_desc {
2485 	struct ct_sns_pkt	*ct_sns;
2486 	dma_addr_t		ct_sns_dma;
2487 };
2488 
2489 enum discovery_state {
2490 	DSC_DELETED,
2491 	DSC_GNN_ID,
2492 	DSC_GNL,
2493 	DSC_LOGIN_PEND,
2494 	DSC_LOGIN_FAILED,
2495 	DSC_GPDB,
2496 	DSC_UPD_FCPORT,
2497 	DSC_LOGIN_COMPLETE,
2498 	DSC_ADISC,
2499 	DSC_DELETE_PEND,
2500 	DSC_LOGIN_AUTH_PEND,
2501 };
2502 
2503 enum login_state {	/* FW control Target side */
2504 	DSC_LS_LLIOCB_SENT = 2,
2505 	DSC_LS_PLOGI_PEND,
2506 	DSC_LS_PLOGI_COMP,
2507 	DSC_LS_PRLI_PEND,
2508 	DSC_LS_PRLI_COMP,
2509 	DSC_LS_PORT_UNAVAIL,
2510 	DSC_LS_PRLO_PEND = 9,
2511 	DSC_LS_LOGO_PEND,
2512 };
2513 
2514 enum rscn_addr_format {
2515 	RSCN_PORT_ADDR,
2516 	RSCN_AREA_ADDR,
2517 	RSCN_DOM_ADDR,
2518 	RSCN_FAB_ADDR,
2519 };
2520 
2521 /*
2522  * Fibre channel port structure.
2523  */
2524 typedef struct fc_port {
2525 	struct list_head list;
2526 	struct scsi_qla_host *vha;
2527 
2528 	unsigned int conf_compl_supported:1;
2529 	unsigned int deleted:2;
2530 	unsigned int free_pending:1;
2531 	unsigned int local:1;
2532 	unsigned int logout_on_delete:1;
2533 	unsigned int logo_ack_needed:1;
2534 	unsigned int keep_nport_handle:1;
2535 	unsigned int send_els_logo:1;
2536 	unsigned int login_pause:1;
2537 	unsigned int login_succ:1;
2538 	unsigned int query:1;
2539 	unsigned int id_changed:1;
2540 	unsigned int scan_needed:1;
2541 	unsigned int n2n_flag:1;
2542 	unsigned int explicit_logout:1;
2543 	unsigned int prli_pend_timer:1;
2544 	unsigned int do_prli_nvme:1;
2545 
2546 	uint8_t nvme_flag;
2547 	uint8_t node_name[WWN_SIZE];
2548 	uint8_t port_name[WWN_SIZE];
2549 	port_id_t d_id;
2550 	uint16_t loop_id;
2551 	uint16_t old_loop_id;
2552 
2553 	struct completion nvme_del_done;
2554 	uint32_t nvme_prli_service_param;
2555 #define NVME_PRLI_SP_PI_CTRL	BIT_9
2556 #define NVME_PRLI_SP_SLER	BIT_8
2557 #define NVME_PRLI_SP_CONF       BIT_7
2558 #define NVME_PRLI_SP_INITIATOR  BIT_5
2559 #define NVME_PRLI_SP_TARGET     BIT_4
2560 #define NVME_PRLI_SP_DISCOVERY  BIT_3
2561 #define NVME_PRLI_SP_FIRST_BURST	BIT_0
2562 
2563 	uint32_t nvme_first_burst_size;
2564 #define NVME_FLAG_REGISTERED 4
2565 #define NVME_FLAG_DELETING 2
2566 #define NVME_FLAG_RESETTING 1
2567 
2568 	struct fc_port *conflict;
2569 	unsigned char logout_completed;
2570 	int generation;
2571 
2572 	struct se_session *se_sess;
2573 	struct list_head sess_cmd_list;
2574 	spinlock_t sess_cmd_lock;
2575 	struct kref sess_kref;
2576 	struct qla_tgt *tgt;
2577 	unsigned long expires;
2578 	struct list_head del_list_entry;
2579 	struct work_struct free_work;
2580 	struct work_struct reg_work;
2581 	uint64_t jiffies_at_registration;
2582 	unsigned long prli_expired;
2583 	struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2584 
2585 	uint16_t tgt_id;
2586 	uint16_t old_tgt_id;
2587 	uint16_t sec_since_registration;
2588 
2589 	uint8_t fcp_prio;
2590 
2591 	uint8_t fabric_port_name[WWN_SIZE];
2592 	uint16_t fp_speed;
2593 
2594 	fc_port_type_t port_type;
2595 
2596 	atomic_t state;
2597 	uint32_t flags;
2598 
2599 	int login_retry;
2600 
2601 	struct fc_rport *rport, *drport;
2602 	u32 supported_classes;
2603 
2604 	uint8_t fc4_type;
2605 	uint8_t fc4_features;
2606 	uint8_t scan_state;
2607 
2608 	unsigned long last_queue_full;
2609 	unsigned long last_ramp_up;
2610 
2611 	uint16_t port_id;
2612 
2613 	struct nvme_fc_remote_port *nvme_remote_port;
2614 
2615 	unsigned long retry_delay_timestamp;
2616 	struct qla_tgt_sess *tgt_session;
2617 	struct ct_sns_desc ct_desc;
2618 	enum discovery_state disc_state;
2619 	atomic_t shadow_disc_state;
2620 	enum discovery_state next_disc_state;
2621 	enum login_state fw_login_state;
2622 	unsigned long dm_login_expire;
2623 	unsigned long plogi_nack_done_deadline;
2624 
2625 	u32 login_gen, last_login_gen;
2626 	u32 rscn_gen, last_rscn_gen;
2627 	u32 chip_reset;
2628 	struct list_head gnl_entry;
2629 	struct work_struct del_work;
2630 	u8 iocb[IOCB_SIZE];
2631 	u8 current_login_state;
2632 	u8 last_login_state;
2633 	u16 n2n_link_reset_cnt;
2634 	u16 n2n_chip_reset;
2635 
2636 	struct dentry *dfs_rport_dir;
2637 
2638 	u64 tgt_short_link_down_cnt;
2639 	u64 tgt_link_down_time;
2640 	u64 dev_loss_tmo;
2641 	/*
2642 	 * EDIF parameters for encryption.
2643 	 */
2644 	struct {
2645 		uint32_t	enable:1;	/* device is edif enabled/req'd */
2646 		uint32_t	app_stop:2;
2647 		uint32_t	app_started:1;
2648 		uint32_t	aes_gmac:1;
2649 		uint32_t	app_sess_online:1;
2650 		uint32_t	tx_sa_set:1;
2651 		uint32_t	rx_sa_set:1;
2652 		uint32_t	tx_sa_pending:1;
2653 		uint32_t	rx_sa_pending:1;
2654 		uint32_t	tx_rekey_cnt;
2655 		uint32_t	rx_rekey_cnt;
2656 		uint64_t	tx_bytes;
2657 		uint64_t	rx_bytes;
2658 		uint8_t		auth_state;
2659 		uint16_t	authok:1;
2660 		uint16_t	rekey_cnt;
2661 		struct list_head edif_indx_list;
2662 		spinlock_t  indx_list_lock;
2663 
2664 		struct list_head tx_sa_list;
2665 		struct list_head rx_sa_list;
2666 		spinlock_t	sa_list_lock;
2667 	} edif;
2668 } fc_port_t;
2669 
2670 enum {
2671 	FC4_PRIORITY_NVME = 1,
2672 	FC4_PRIORITY_FCP  = 2,
2673 };
2674 
2675 #define QLA_FCPORT_SCAN		1
2676 #define QLA_FCPORT_FOUND	2
2677 
2678 struct event_arg {
2679 	fc_port_t		*fcport;
2680 	srb_t			*sp;
2681 	port_id_t		id;
2682 	u16			data[2], rc;
2683 	u8			port_name[WWN_SIZE];
2684 	u32			iop[2];
2685 };
2686 
2687 #include "qla_mr.h"
2688 
2689 /*
2690  * Fibre channel port/lun states.
2691  */
2692 #define FCS_UNCONFIGURED	1
2693 #define FCS_DEVICE_DEAD		2
2694 #define FCS_DEVICE_LOST		3
2695 #define FCS_ONLINE		4
2696 
2697 extern const char *const port_state_str[5];
2698 
2699 static const char * const port_dstate_str[] = {
2700 	"DELETED",
2701 	"GNN_ID",
2702 	"GNL",
2703 	"LOGIN_PEND",
2704 	"LOGIN_FAILED",
2705 	"GPDB",
2706 	"UPD_FCPORT",
2707 	"LOGIN_COMPLETE",
2708 	"ADISC",
2709 	"DELETE_PEND",
2710 	"LOGIN_AUTH_PEND",
2711 };
2712 
2713 /*
2714  * FC port flags.
2715  */
2716 #define FCF_FABRIC_DEVICE	BIT_0
2717 #define FCF_LOGIN_NEEDED	BIT_1
2718 #define FCF_FCP2_DEVICE		BIT_2
2719 #define FCF_ASYNC_SENT		BIT_3
2720 #define FCF_CONF_COMP_SUPPORTED BIT_4
2721 #define FCF_ASYNC_ACTIVE	BIT_5
2722 #define FCF_FCSP_DEVICE		BIT_6
2723 #define FCF_EDIF_DELETE		BIT_7
2724 
2725 /* No loop ID flag. */
2726 #define FC_NO_LOOP_ID		0x1000
2727 
2728 /*
2729  * FC-CT interface
2730  *
2731  * NOTE: All structures are big-endian in form.
2732  */
2733 
2734 #define CT_REJECT_RESPONSE	0x8001
2735 #define CT_ACCEPT_RESPONSE	0x8002
2736 #define CT_REASON_INVALID_COMMAND_CODE		0x01
2737 #define CT_REASON_CANNOT_PERFORM		0x09
2738 #define CT_REASON_COMMAND_UNSUPPORTED		0x0b
2739 #define CT_EXPL_ALREADY_REGISTERED		0x10
2740 #define CT_EXPL_HBA_ATTR_NOT_REGISTERED		0x11
2741 #define CT_EXPL_MULTIPLE_HBA_ATTR		0x12
2742 #define CT_EXPL_INVALID_HBA_BLOCK_LENGTH	0x13
2743 #define CT_EXPL_MISSING_REQ_HBA_ATTR		0x14
2744 #define CT_EXPL_PORT_NOT_REGISTERED_		0x15
2745 #define CT_EXPL_MISSING_HBA_ID_PORT_LIST	0x16
2746 #define CT_EXPL_HBA_NOT_REGISTERED		0x17
2747 #define CT_EXPL_PORT_ATTR_NOT_REGISTERED	0x20
2748 #define CT_EXPL_PORT_NOT_REGISTERED		0x21
2749 #define CT_EXPL_MULTIPLE_PORT_ATTR		0x22
2750 #define CT_EXPL_INVALID_PORT_BLOCK_LENGTH	0x23
2751 
2752 #define NS_N_PORT_TYPE	0x01
2753 #define NS_NL_PORT_TYPE	0x02
2754 #define NS_NX_PORT_TYPE	0x7F
2755 
2756 #define	GA_NXT_CMD	0x100
2757 #define	GA_NXT_REQ_SIZE	(16 + 4)
2758 #define	GA_NXT_RSP_SIZE	(16 + 620)
2759 
2760 #define	GPN_FT_CMD	0x172
2761 #define	GPN_FT_REQ_SIZE	(16 + 4)
2762 #define	GNN_FT_CMD	0x173
2763 #define	GNN_FT_REQ_SIZE	(16 + 4)
2764 
2765 #define	GID_PT_CMD	0x1A1
2766 #define	GID_PT_REQ_SIZE	(16 + 4)
2767 
2768 #define	GPN_ID_CMD	0x112
2769 #define	GPN_ID_REQ_SIZE	(16 + 4)
2770 #define	GPN_ID_RSP_SIZE	(16 + 8)
2771 
2772 #define	GNN_ID_CMD	0x113
2773 #define	GNN_ID_REQ_SIZE	(16 + 4)
2774 #define	GNN_ID_RSP_SIZE	(16 + 8)
2775 
2776 #define	GFT_ID_CMD	0x117
2777 #define	GFT_ID_REQ_SIZE	(16 + 4)
2778 #define	GFT_ID_RSP_SIZE	(16 + 32)
2779 
2780 #define GID_PN_CMD 0x121
2781 #define GID_PN_REQ_SIZE (16 + 8)
2782 #define GID_PN_RSP_SIZE (16 + 4)
2783 
2784 #define	RFT_ID_CMD	0x217
2785 #define	RFT_ID_REQ_SIZE	(16 + 4 + 32)
2786 #define	RFT_ID_RSP_SIZE	16
2787 
2788 #define	RFF_ID_CMD	0x21F
2789 #define	RFF_ID_REQ_SIZE	(16 + 4 + 2 + 1 + 1)
2790 #define	RFF_ID_RSP_SIZE	16
2791 
2792 #define	RNN_ID_CMD	0x213
2793 #define	RNN_ID_REQ_SIZE	(16 + 4 + 8)
2794 #define	RNN_ID_RSP_SIZE	16
2795 
2796 #define	RSNN_NN_CMD	 0x239
2797 #define	RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2798 #define	RSNN_NN_RSP_SIZE 16
2799 
2800 #define	GFPN_ID_CMD	0x11C
2801 #define	GFPN_ID_REQ_SIZE (16 + 4)
2802 #define	GFPN_ID_RSP_SIZE (16 + 8)
2803 
2804 #define	GPSC_CMD	0x127
2805 #define	GPSC_REQ_SIZE	(16 + 8)
2806 #define	GPSC_RSP_SIZE	(16 + 2 + 2)
2807 
2808 #define GFF_ID_CMD	0x011F
2809 #define GFF_ID_REQ_SIZE	(16 + 4)
2810 #define GFF_ID_RSP_SIZE (16 + 128)
2811 
2812 /*
2813  * FDMI HBA attribute types.
2814  */
2815 #define FDMI1_HBA_ATTR_COUNT			10
2816 #define FDMI2_HBA_ATTR_COUNT			17
2817 
2818 #define FDMI_HBA_NODE_NAME			0x1
2819 #define FDMI_HBA_MANUFACTURER			0x2
2820 #define FDMI_HBA_SERIAL_NUMBER			0x3
2821 #define FDMI_HBA_MODEL				0x4
2822 #define FDMI_HBA_MODEL_DESCRIPTION		0x5
2823 #define FDMI_HBA_HARDWARE_VERSION		0x6
2824 #define FDMI_HBA_DRIVER_VERSION			0x7
2825 #define FDMI_HBA_OPTION_ROM_VERSION		0x8
2826 #define FDMI_HBA_FIRMWARE_VERSION		0x9
2827 #define FDMI_HBA_OS_NAME_AND_VERSION		0xa
2828 #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH	0xb
2829 
2830 #define FDMI_HBA_NODE_SYMBOLIC_NAME		0xc
2831 #define FDMI_HBA_VENDOR_SPECIFIC_INFO		0xd
2832 #define FDMI_HBA_NUM_PORTS			0xe
2833 #define FDMI_HBA_FABRIC_NAME			0xf
2834 #define FDMI_HBA_BOOT_BIOS_NAME			0x10
2835 #define FDMI_HBA_VENDOR_IDENTIFIER		0xe0
2836 
2837 struct ct_fdmi_hba_attr {
2838 	__be16	type;
2839 	__be16	len;
2840 	union {
2841 		uint8_t node_name[WWN_SIZE];
2842 		uint8_t manufacturer[64];
2843 		uint8_t serial_num[32];
2844 		uint8_t model[16+1];
2845 		uint8_t model_desc[80];
2846 		uint8_t hw_version[32];
2847 		uint8_t driver_version[32];
2848 		uint8_t orom_version[16];
2849 		uint8_t fw_version[32];
2850 		uint8_t os_version[128];
2851 		__be32	 max_ct_len;
2852 
2853 		uint8_t sym_name[256];
2854 		__be32	 vendor_specific_info;
2855 		__be32	 num_ports;
2856 		uint8_t fabric_name[WWN_SIZE];
2857 		uint8_t bios_name[32];
2858 		uint8_t vendor_identifier[8];
2859 	} a;
2860 };
2861 
2862 struct ct_fdmi1_hba_attributes {
2863 	__be32	count;
2864 	struct ct_fdmi_hba_attr entry[FDMI1_HBA_ATTR_COUNT];
2865 };
2866 
2867 struct ct_fdmi2_hba_attributes {
2868 	__be32	count;
2869 	struct ct_fdmi_hba_attr entry[FDMI2_HBA_ATTR_COUNT];
2870 };
2871 
2872 /*
2873  * FDMI Port attribute types.
2874  */
2875 #define FDMI1_PORT_ATTR_COUNT		6
2876 #define FDMI2_PORT_ATTR_COUNT		16
2877 #define FDMI2_SMARTSAN_PORT_ATTR_COUNT	23
2878 
2879 #define FDMI_PORT_FC4_TYPES		0x1
2880 #define FDMI_PORT_SUPPORT_SPEED		0x2
2881 #define FDMI_PORT_CURRENT_SPEED		0x3
2882 #define FDMI_PORT_MAX_FRAME_SIZE	0x4
2883 #define FDMI_PORT_OS_DEVICE_NAME	0x5
2884 #define FDMI_PORT_HOST_NAME		0x6
2885 
2886 #define FDMI_PORT_NODE_NAME		0x7
2887 #define FDMI_PORT_NAME			0x8
2888 #define FDMI_PORT_SYM_NAME		0x9
2889 #define FDMI_PORT_TYPE			0xa
2890 #define FDMI_PORT_SUPP_COS		0xb
2891 #define FDMI_PORT_FABRIC_NAME		0xc
2892 #define FDMI_PORT_FC4_TYPE		0xd
2893 #define FDMI_PORT_STATE			0x101
2894 #define FDMI_PORT_COUNT			0x102
2895 #define FDMI_PORT_IDENTIFIER		0x103
2896 
2897 #define FDMI_SMARTSAN_SERVICE		0xF100
2898 #define FDMI_SMARTSAN_GUID		0xF101
2899 #define FDMI_SMARTSAN_VERSION		0xF102
2900 #define FDMI_SMARTSAN_PROD_NAME		0xF103
2901 #define FDMI_SMARTSAN_PORT_INFO		0xF104
2902 #define FDMI_SMARTSAN_QOS_SUPPORT	0xF105
2903 #define FDMI_SMARTSAN_SECURITY_SUPPORT	0xF106
2904 
2905 #define FDMI_PORT_SPEED_1GB		0x1
2906 #define FDMI_PORT_SPEED_2GB		0x2
2907 #define FDMI_PORT_SPEED_10GB		0x4
2908 #define FDMI_PORT_SPEED_4GB		0x8
2909 #define FDMI_PORT_SPEED_8GB		0x10
2910 #define FDMI_PORT_SPEED_16GB		0x20
2911 #define FDMI_PORT_SPEED_32GB		0x40
2912 #define FDMI_PORT_SPEED_20GB		0x80
2913 #define FDMI_PORT_SPEED_40GB		0x100
2914 #define FDMI_PORT_SPEED_128GB		0x200
2915 #define FDMI_PORT_SPEED_64GB		0x400
2916 #define FDMI_PORT_SPEED_256GB		0x800
2917 #define FDMI_PORT_SPEED_UNKNOWN		0x8000
2918 
2919 #define FC_CLASS_2	0x04
2920 #define FC_CLASS_3	0x08
2921 #define FC_CLASS_2_3	0x0C
2922 
2923 struct ct_fdmi_port_attr {
2924 	__be16	type;
2925 	__be16	len;
2926 	union {
2927 		uint8_t fc4_types[32];
2928 		__be32	sup_speed;
2929 		__be32	cur_speed;
2930 		__be32	max_frame_size;
2931 		uint8_t os_dev_name[32];
2932 		uint8_t host_name[256];
2933 
2934 		uint8_t node_name[WWN_SIZE];
2935 		uint8_t port_name[WWN_SIZE];
2936 		uint8_t port_sym_name[128];
2937 		__be32	port_type;
2938 		__be32	port_supported_cos;
2939 		uint8_t fabric_name[WWN_SIZE];
2940 		uint8_t port_fc4_type[32];
2941 		__be32	 port_state;
2942 		__be32	 num_ports;
2943 		__be32	 port_id;
2944 
2945 		uint8_t smartsan_service[24];
2946 		uint8_t smartsan_guid[16];
2947 		uint8_t smartsan_version[24];
2948 		uint8_t smartsan_prod_name[16];
2949 		__be32	 smartsan_port_info;
2950 		__be32	 smartsan_qos_support;
2951 		__be32	 smartsan_security_support;
2952 	} a;
2953 };
2954 
2955 struct ct_fdmi1_port_attributes {
2956 	__be32	 count;
2957 	struct ct_fdmi_port_attr entry[FDMI1_PORT_ATTR_COUNT];
2958 };
2959 
2960 struct ct_fdmi2_port_attributes {
2961 	__be32	count;
2962 	struct ct_fdmi_port_attr entry[FDMI2_PORT_ATTR_COUNT];
2963 };
2964 
2965 #define FDMI_ATTR_TYPELEN(obj) \
2966 	(sizeof((obj)->type) + sizeof((obj)->len))
2967 
2968 #define FDMI_ATTR_ALIGNMENT(len) \
2969 	(4 - ((len) & 3))
2970 
2971 /* FDMI register call options */
2972 #define CALLOPT_FDMI1		0
2973 #define CALLOPT_FDMI2		1
2974 #define CALLOPT_FDMI2_SMARTSAN	2
2975 
2976 /* FDMI definitions. */
2977 #define GRHL_CMD	0x100
2978 #define GHAT_CMD	0x101
2979 #define GRPL_CMD	0x102
2980 #define GPAT_CMD	0x110
2981 
2982 #define RHBA_CMD	0x200
2983 #define RHBA_RSP_SIZE	16
2984 
2985 #define RHAT_CMD	0x201
2986 
2987 #define RPRT_CMD	0x210
2988 #define RPRT_RSP_SIZE	24
2989 
2990 #define RPA_CMD		0x211
2991 #define RPA_RSP_SIZE	16
2992 #define SMARTSAN_RPA_RSP_SIZE	24
2993 
2994 #define DHBA_CMD	0x300
2995 #define DHBA_REQ_SIZE	(16 + 8)
2996 #define DHBA_RSP_SIZE	16
2997 
2998 #define DHAT_CMD	0x301
2999 #define DPRT_CMD	0x310
3000 #define DPA_CMD		0x311
3001 
3002 /* CT command header -- request/response common fields */
3003 struct ct_cmd_hdr {
3004 	uint8_t revision;
3005 	uint8_t in_id[3];
3006 	uint8_t gs_type;
3007 	uint8_t gs_subtype;
3008 	uint8_t options;
3009 	uint8_t reserved;
3010 };
3011 
3012 /* CT command request */
3013 struct ct_sns_req {
3014 	struct ct_cmd_hdr header;
3015 	__be16	command;
3016 	__be16	max_rsp_size;
3017 	uint8_t fragment_id;
3018 	uint8_t reserved[3];
3019 
3020 	union {
3021 		/* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
3022 		struct {
3023 			uint8_t reserved;
3024 			be_id_t port_id;
3025 		} port_id;
3026 
3027 		struct {
3028 			uint8_t reserved;
3029 			uint8_t domain;
3030 			uint8_t area;
3031 			uint8_t port_type;
3032 		} gpn_ft;
3033 
3034 		struct {
3035 			uint8_t port_type;
3036 			uint8_t domain;
3037 			uint8_t area;
3038 			uint8_t reserved;
3039 		} gid_pt;
3040 
3041 		struct {
3042 			uint8_t reserved;
3043 			be_id_t port_id;
3044 			uint8_t fc4_types[32];
3045 		} rft_id;
3046 
3047 		struct {
3048 			uint8_t reserved;
3049 			be_id_t port_id;
3050 			uint16_t reserved2;
3051 			uint8_t fc4_feature;
3052 			uint8_t fc4_type;
3053 		} rff_id;
3054 
3055 		struct {
3056 			uint8_t reserved;
3057 			be_id_t port_id;
3058 			uint8_t node_name[8];
3059 		} rnn_id;
3060 
3061 		struct {
3062 			uint8_t node_name[8];
3063 			uint8_t name_len;
3064 			uint8_t sym_node_name[255];
3065 		} rsnn_nn;
3066 
3067 		struct {
3068 			uint8_t hba_identifier[8];
3069 		} ghat;
3070 
3071 		struct {
3072 			uint8_t hba_identifier[8];
3073 			__be32	entry_count;
3074 			uint8_t port_name[8];
3075 			struct ct_fdmi2_hba_attributes attrs;
3076 		} rhba;
3077 
3078 		struct {
3079 			uint8_t hba_identifier[8];
3080 			struct ct_fdmi1_hba_attributes attrs;
3081 		} rhat;
3082 
3083 		struct {
3084 			uint8_t port_name[8];
3085 			struct ct_fdmi2_port_attributes attrs;
3086 		} rpa;
3087 
3088 		struct {
3089 			uint8_t hba_identifier[8];
3090 			uint8_t port_name[8];
3091 			struct ct_fdmi2_port_attributes attrs;
3092 		} rprt;
3093 
3094 		struct {
3095 			uint8_t port_name[8];
3096 		} dhba;
3097 
3098 		struct {
3099 			uint8_t port_name[8];
3100 		} dhat;
3101 
3102 		struct {
3103 			uint8_t port_name[8];
3104 		} dprt;
3105 
3106 		struct {
3107 			uint8_t port_name[8];
3108 		} dpa;
3109 
3110 		struct {
3111 			uint8_t port_name[8];
3112 		} gpsc;
3113 
3114 		struct {
3115 			uint8_t reserved;
3116 			uint8_t port_id[3];
3117 		} gff_id;
3118 
3119 		struct {
3120 			uint8_t port_name[8];
3121 		} gid_pn;
3122 	} req;
3123 };
3124 
3125 /* CT command response header */
3126 struct ct_rsp_hdr {
3127 	struct ct_cmd_hdr header;
3128 	__be16	response;
3129 	uint16_t residual;
3130 	uint8_t fragment_id;
3131 	uint8_t reason_code;
3132 	uint8_t explanation_code;
3133 	uint8_t vendor_unique;
3134 };
3135 
3136 struct ct_sns_gid_pt_data {
3137 	uint8_t control_byte;
3138 	be_id_t port_id;
3139 };
3140 
3141 /* It's the same for both GPN_FT and GNN_FT */
3142 struct ct_sns_gpnft_rsp {
3143 	struct {
3144 		struct ct_cmd_hdr header;
3145 		uint16_t response;
3146 		uint16_t residual;
3147 		uint8_t fragment_id;
3148 		uint8_t reason_code;
3149 		uint8_t explanation_code;
3150 		uint8_t vendor_unique;
3151 	};
3152 	/* Assume the largest number of targets for the union */
3153 	struct ct_sns_gpn_ft_data {
3154 		u8 control_byte;
3155 		u8 port_id[3];
3156 		u32 reserved;
3157 		u8 port_name[8];
3158 	} entries[1];
3159 };
3160 
3161 /* CT command response */
3162 struct ct_sns_rsp {
3163 	struct ct_rsp_hdr header;
3164 
3165 	union {
3166 		struct {
3167 			uint8_t port_type;
3168 			be_id_t port_id;
3169 			uint8_t port_name[8];
3170 			uint8_t sym_port_name_len;
3171 			uint8_t sym_port_name[255];
3172 			uint8_t node_name[8];
3173 			uint8_t sym_node_name_len;
3174 			uint8_t sym_node_name[255];
3175 			uint8_t init_proc_assoc[8];
3176 			uint8_t node_ip_addr[16];
3177 			uint8_t class_of_service[4];
3178 			uint8_t fc4_types[32];
3179 			uint8_t ip_address[16];
3180 			uint8_t fabric_port_name[8];
3181 			uint8_t reserved;
3182 			uint8_t hard_address[3];
3183 		} ga_nxt;
3184 
3185 		struct {
3186 			/* Assume the largest number of targets for the union */
3187 			struct ct_sns_gid_pt_data
3188 			    entries[MAX_FIBRE_DEVICES_MAX];
3189 		} gid_pt;
3190 
3191 		struct {
3192 			uint8_t port_name[8];
3193 		} gpn_id;
3194 
3195 		struct {
3196 			uint8_t node_name[8];
3197 		} gnn_id;
3198 
3199 		struct {
3200 			uint8_t fc4_types[32];
3201 		} gft_id;
3202 
3203 		struct {
3204 			uint32_t entry_count;
3205 			uint8_t port_name[8];
3206 			struct ct_fdmi1_hba_attributes attrs;
3207 		} ghat;
3208 
3209 		struct {
3210 			uint8_t port_name[8];
3211 		} gfpn_id;
3212 
3213 		struct {
3214 			__be16	speeds;
3215 			__be16	speed;
3216 		} gpsc;
3217 
3218 #define GFF_FCP_SCSI_OFFSET	7
3219 #define GFF_NVME_OFFSET		23 /* type = 28h */
3220 		struct {
3221 			uint8_t fc4_features[128];
3222 #define FC4_FF_TARGET    BIT_0
3223 #define FC4_FF_INITIATOR BIT_1
3224 		} gff_id;
3225 		struct {
3226 			uint8_t reserved;
3227 			uint8_t port_id[3];
3228 		} gid_pn;
3229 	} rsp;
3230 };
3231 
3232 struct ct_sns_pkt {
3233 	union {
3234 		struct ct_sns_req req;
3235 		struct ct_sns_rsp rsp;
3236 	} p;
3237 };
3238 
3239 struct ct_sns_gpnft_pkt {
3240 	union {
3241 		struct ct_sns_req req;
3242 		struct ct_sns_gpnft_rsp rsp;
3243 	} p;
3244 };
3245 
3246 enum scan_flags_t {
3247 	SF_SCANNING = BIT_0,
3248 	SF_QUEUED = BIT_1,
3249 };
3250 
3251 enum fc4type_t {
3252 	FS_FC4TYPE_FCP	= BIT_0,
3253 	FS_FC4TYPE_NVME	= BIT_1,
3254 	FS_FCP_IS_N2N = BIT_7,
3255 };
3256 
3257 struct fab_scan_rp {
3258 	port_id_t id;
3259 	enum fc4type_t fc4type;
3260 	u8 port_name[8];
3261 	u8 node_name[8];
3262 };
3263 
3264 struct fab_scan {
3265 	struct fab_scan_rp *l;
3266 	u32 size;
3267 	u16 scan_retry;
3268 #define MAX_SCAN_RETRIES 5
3269 	enum scan_flags_t scan_flags;
3270 	struct delayed_work scan_work;
3271 };
3272 
3273 /*
3274  * SNS command structures -- for 2200 compatibility.
3275  */
3276 #define	RFT_ID_SNS_SCMD_LEN	22
3277 #define	RFT_ID_SNS_CMD_SIZE	60
3278 #define	RFT_ID_SNS_DATA_SIZE	16
3279 
3280 #define	RNN_ID_SNS_SCMD_LEN	10
3281 #define	RNN_ID_SNS_CMD_SIZE	36
3282 #define	RNN_ID_SNS_DATA_SIZE	16
3283 
3284 #define	GA_NXT_SNS_SCMD_LEN	6
3285 #define	GA_NXT_SNS_CMD_SIZE	28
3286 #define	GA_NXT_SNS_DATA_SIZE	(620 + 16)
3287 
3288 #define	GID_PT_SNS_SCMD_LEN	6
3289 #define	GID_PT_SNS_CMD_SIZE	28
3290 /*
3291  * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
3292  * adapters.
3293  */
3294 #define	GID_PT_SNS_DATA_SIZE	(MAX_FIBRE_DEVICES_2100 * 4 + 16)
3295 
3296 #define	GPN_ID_SNS_SCMD_LEN	6
3297 #define	GPN_ID_SNS_CMD_SIZE	28
3298 #define	GPN_ID_SNS_DATA_SIZE	(8 + 16)
3299 
3300 #define	GNN_ID_SNS_SCMD_LEN	6
3301 #define	GNN_ID_SNS_CMD_SIZE	28
3302 #define	GNN_ID_SNS_DATA_SIZE	(8 + 16)
3303 
3304 struct sns_cmd_pkt {
3305 	union {
3306 		struct {
3307 			__le16	buffer_length;
3308 			__le16	reserved_1;
3309 			__le64	buffer_address __packed;
3310 			__le16	subcommand_length;
3311 			__le16	reserved_2;
3312 			__le16	subcommand;
3313 			__le16	size;
3314 			uint32_t reserved_3;
3315 			uint8_t param[36];
3316 		} cmd;
3317 
3318 		uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
3319 		uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
3320 		uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
3321 		uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
3322 		uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
3323 		uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
3324 	} p;
3325 };
3326 
3327 struct fw_blob {
3328 	char *name;
3329 	uint32_t segs[4];
3330 	const struct firmware *fw;
3331 };
3332 
3333 /* Return data from MBC_GET_ID_LIST call. */
3334 struct gid_list_info {
3335 	uint8_t	al_pa;
3336 	uint8_t	area;
3337 	uint8_t	domain;
3338 	uint8_t	loop_id_2100;	/* ISP2100/ISP2200 -- 4 bytes. */
3339 	__le16	loop_id;	/* ISP23XX         -- 6 bytes. */
3340 	uint16_t reserved_1;	/* ISP24XX         -- 8 bytes. */
3341 };
3342 
3343 /* NPIV */
3344 typedef struct vport_info {
3345 	uint8_t		port_name[WWN_SIZE];
3346 	uint8_t		node_name[WWN_SIZE];
3347 	int		vp_id;
3348 	uint16_t	loop_id;
3349 	unsigned long	host_no;
3350 	uint8_t		port_id[3];
3351 	int		loop_state;
3352 } vport_info_t;
3353 
3354 typedef struct vport_params {
3355 	uint8_t 	port_name[WWN_SIZE];
3356 	uint8_t 	node_name[WWN_SIZE];
3357 	uint32_t 	options;
3358 #define	VP_OPTS_RETRY_ENABLE	BIT_0
3359 #define	VP_OPTS_VP_DISABLE	BIT_1
3360 } vport_params_t;
3361 
3362 /* NPIV - return codes of VP create and modify */
3363 #define VP_RET_CODE_OK			0
3364 #define VP_RET_CODE_FATAL		1
3365 #define VP_RET_CODE_WRONG_ID		2
3366 #define VP_RET_CODE_WWPN		3
3367 #define VP_RET_CODE_RESOURCES		4
3368 #define VP_RET_CODE_NO_MEM		5
3369 #define VP_RET_CODE_NOT_FOUND		6
3370 
3371 struct qla_hw_data;
3372 struct rsp_que;
3373 /*
3374  * ISP operations
3375  */
3376 struct isp_operations {
3377 
3378 	int (*pci_config) (struct scsi_qla_host *);
3379 	int (*reset_chip)(struct scsi_qla_host *);
3380 	int (*chip_diag) (struct scsi_qla_host *);
3381 	void (*config_rings) (struct scsi_qla_host *);
3382 	int (*reset_adapter)(struct scsi_qla_host *);
3383 	int (*nvram_config) (struct scsi_qla_host *);
3384 	void (*update_fw_options) (struct scsi_qla_host *);
3385 	int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3386 
3387 	char * (*pci_info_str)(struct scsi_qla_host *, char *, size_t);
3388 	char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
3389 
3390 	irq_handler_t intr_handler;
3391 	void (*enable_intrs) (struct qla_hw_data *);
3392 	void (*disable_intrs) (struct qla_hw_data *);
3393 
3394 	int (*abort_command) (srb_t *);
3395 	int (*target_reset) (struct fc_port *, uint64_t, int);
3396 	int (*lun_reset) (struct fc_port *, uint64_t, int);
3397 	int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3398 		uint8_t, uint8_t, uint16_t *, uint8_t);
3399 	int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
3400 	    uint8_t, uint8_t);
3401 
3402 	uint16_t (*calc_req_entries) (uint16_t);
3403 	void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
3404 	void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3405 	void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
3406 	    uint32_t);
3407 
3408 	uint8_t *(*read_nvram)(struct scsi_qla_host *, void *,
3409 		uint32_t, uint32_t);
3410 	int (*write_nvram)(struct scsi_qla_host *, void *, uint32_t,
3411 		uint32_t);
3412 
3413 	void (*fw_dump)(struct scsi_qla_host *vha);
3414 	void (*mpi_fw_dump)(struct scsi_qla_host *, int);
3415 
3416 	/* Context: task, might sleep */
3417 	int (*beacon_on) (struct scsi_qla_host *);
3418 	int (*beacon_off) (struct scsi_qla_host *);
3419 
3420 	void (*beacon_blink) (struct scsi_qla_host *);
3421 
3422 	void *(*read_optrom)(struct scsi_qla_host *, void *,
3423 		uint32_t, uint32_t);
3424 	int (*write_optrom)(struct scsi_qla_host *, void *, uint32_t,
3425 		uint32_t);
3426 
3427 	int (*get_flash_version) (struct scsi_qla_host *, void *);
3428 	int (*start_scsi) (srb_t *);
3429 	int (*start_scsi_mq) (srb_t *);
3430 
3431 	/* Context: task, might sleep */
3432 	int (*abort_isp) (struct scsi_qla_host *);
3433 
3434 	int (*iospace_config)(struct qla_hw_data *);
3435 	int (*initialize_adapter)(struct scsi_qla_host *);
3436 };
3437 
3438 /* MSI-X Support *************************************************************/
3439 
3440 #define QLA_MSIX_CHIP_REV_24XX	3
3441 #define QLA_MSIX_FW_MODE(m)	(((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3442 #define QLA_MSIX_FW_MODE_1(m)	(QLA_MSIX_FW_MODE(m) == 1)
3443 
3444 #define QLA_BASE_VECTORS	2 /* default + RSP */
3445 #define QLA_MSIX_RSP_Q			0x01
3446 #define QLA_ATIO_VECTOR		0x02
3447 #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q	0x03
3448 #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q_HS	0x04
3449 
3450 #define QLA_MIDX_DEFAULT	0
3451 #define QLA_MIDX_RSP_Q		1
3452 #define QLA_PCI_MSIX_CONTROL	0xa2
3453 #define QLA_83XX_PCI_MSIX_CONTROL	0x92
3454 
3455 struct scsi_qla_host;
3456 
3457 
3458 #define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3459 
3460 struct qla_msix_entry {
3461 	int have_irq;
3462 	int in_use;
3463 	uint32_t vector;
3464 	uint32_t vector_base0;
3465 	uint16_t entry;
3466 	char name[30];
3467 	void *handle;
3468 	int cpuid;
3469 };
3470 
3471 #define	WATCH_INTERVAL		1       /* number of seconds */
3472 
3473 /* Work events.  */
3474 enum qla_work_type {
3475 	QLA_EVT_AEN,
3476 	QLA_EVT_IDC_ACK,
3477 	QLA_EVT_ASYNC_LOGIN,
3478 	QLA_EVT_ASYNC_LOGOUT,
3479 	QLA_EVT_ASYNC_ADISC,
3480 	QLA_EVT_UEVENT,
3481 	QLA_EVT_AENFX,
3482 	QLA_EVT_GPNID,
3483 	QLA_EVT_UNMAP,
3484 	QLA_EVT_NEW_SESS,
3485 	QLA_EVT_GPDB,
3486 	QLA_EVT_PRLI,
3487 	QLA_EVT_GPSC,
3488 	QLA_EVT_GNL,
3489 	QLA_EVT_NACK,
3490 	QLA_EVT_RELOGIN,
3491 	QLA_EVT_ASYNC_PRLO,
3492 	QLA_EVT_ASYNC_PRLO_DONE,
3493 	QLA_EVT_GPNFT,
3494 	QLA_EVT_GPNFT_DONE,
3495 	QLA_EVT_GNNFT_DONE,
3496 	QLA_EVT_GNNID,
3497 	QLA_EVT_GFPNID,
3498 	QLA_EVT_SP_RETRY,
3499 	QLA_EVT_IIDMA,
3500 	QLA_EVT_ELS_PLOGI,
3501 	QLA_EVT_SA_REPLACE,
3502 };
3503 
3504 
3505 struct qla_work_evt {
3506 	struct list_head	list;
3507 	enum qla_work_type	type;
3508 	u32			flags;
3509 #define QLA_EVT_FLAG_FREE	0x1
3510 
3511 	union {
3512 		struct {
3513 			enum fc_host_event_code code;
3514 			u32 data;
3515 		} aen;
3516 		struct {
3517 #define QLA_IDC_ACK_REGS	7
3518 			uint16_t mb[QLA_IDC_ACK_REGS];
3519 		} idc_ack;
3520 		struct {
3521 			struct fc_port *fcport;
3522 #define QLA_LOGIO_LOGIN_RETRIED	BIT_0
3523 			u16 data[2];
3524 		} logio;
3525 		struct {
3526 			u32 code;
3527 #define QLA_UEVENT_CODE_FW_DUMP	0
3528 		} uevent;
3529 		struct {
3530 			uint32_t        evtcode;
3531 			uint32_t        mbx[8];
3532 			uint32_t        count;
3533 		} aenfx;
3534 		struct {
3535 			srb_t *sp;
3536 		} iosb;
3537 		struct {
3538 			port_id_t id;
3539 		} gpnid;
3540 		struct {
3541 			port_id_t id;
3542 			u8 port_name[8];
3543 			u8 node_name[8];
3544 			void *pla;
3545 			u8 fc4_type;
3546 		} new_sess;
3547 		struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3548 			fc_port_t *fcport;
3549 			u8 opt;
3550 		} fcport;
3551 		struct {
3552 			fc_port_t *fcport;
3553 			u8 iocb[IOCB_SIZE];
3554 			int type;
3555 		} nack;
3556 		struct {
3557 			u8 fc4_type;
3558 			srb_t *sp;
3559 		} gpnft;
3560 		struct {
3561 			struct edif_sa_ctl	*sa_ctl;
3562 			fc_port_t *fcport;
3563 			uint16_t nport_handle;
3564 		} sa_update;
3565 	 } u;
3566 };
3567 
3568 struct qla_chip_state_84xx {
3569 	struct list_head list;
3570 	struct kref kref;
3571 
3572 	void *bus;
3573 	spinlock_t access_lock;
3574 	struct mutex fw_update_mutex;
3575 	uint32_t fw_update;
3576 	uint32_t op_fw_version;
3577 	uint32_t op_fw_size;
3578 	uint32_t op_fw_seq_size;
3579 	uint32_t diag_fw_version;
3580 	uint32_t gold_fw_version;
3581 };
3582 
3583 struct qla_dif_statistics {
3584 	uint64_t dif_input_bytes;
3585 	uint64_t dif_output_bytes;
3586 	uint64_t dif_input_requests;
3587 	uint64_t dif_output_requests;
3588 	uint32_t dif_guard_err;
3589 	uint32_t dif_ref_tag_err;
3590 	uint32_t dif_app_tag_err;
3591 };
3592 
3593 struct qla_statistics {
3594 	uint32_t total_isp_aborts;
3595 	uint64_t input_bytes;
3596 	uint64_t output_bytes;
3597 	uint64_t input_requests;
3598 	uint64_t output_requests;
3599 	uint32_t control_requests;
3600 
3601 	uint64_t jiffies_at_last_reset;
3602 	uint32_t stat_max_pend_cmds;
3603 	uint32_t stat_max_qfull_cmds_alloc;
3604 	uint32_t stat_max_qfull_cmds_dropped;
3605 
3606 	struct qla_dif_statistics qla_dif_stats;
3607 };
3608 
3609 struct bidi_statistics {
3610 	unsigned long long io_count;
3611 	unsigned long long transfer_bytes;
3612 };
3613 
3614 struct qla_tc_param {
3615 	struct scsi_qla_host *vha;
3616 	uint32_t blk_sz;
3617 	uint32_t bufflen;
3618 	struct scatterlist *sg;
3619 	struct scatterlist *prot_sg;
3620 	struct crc_context *ctx;
3621 	uint8_t *ctx_dsd_alloced;
3622 };
3623 
3624 /* Multi queue support */
3625 #define MBC_INITIALIZE_MULTIQ 0x1f
3626 #define QLA_QUE_PAGE 0X1000
3627 #define QLA_MQ_SIZE 32
3628 #define QLA_MAX_QUEUES 256
3629 #define ISP_QUE_REG(ha, id) \
3630 	((ha->mqenable || IS_QLA83XX(ha) || \
3631 	  IS_QLA27XX(ha) || IS_QLA28XX(ha)) ? \
3632 	 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3633 	 ((void __iomem *)ha->iobase))
3634 #define QLA_REQ_QUE_ID(tag) \
3635 	((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3636 #define QLA_DEFAULT_QUE_QOS 5
3637 #define QLA_PRECONFIG_VPORTS 32
3638 #define QLA_MAX_VPORTS_QLA24XX	128
3639 #define QLA_MAX_VPORTS_QLA25XX	256
3640 
3641 struct qla_tgt_counters {
3642 	uint64_t qla_core_sbt_cmd;
3643 	uint64_t core_qla_que_buf;
3644 	uint64_t qla_core_ret_ctio;
3645 	uint64_t core_qla_snd_status;
3646 	uint64_t qla_core_ret_sta_ctio;
3647 	uint64_t core_qla_free_cmd;
3648 	uint64_t num_q_full_sent;
3649 	uint64_t num_alloc_iocb_failed;
3650 	uint64_t num_term_xchg_sent;
3651 };
3652 
3653 struct qla_counters {
3654 	uint64_t input_bytes;
3655 	uint64_t input_requests;
3656 	uint64_t output_bytes;
3657 	uint64_t output_requests;
3658 
3659 };
3660 
3661 struct qla_qpair;
3662 
3663 /* Response queue data structure */
3664 struct rsp_que {
3665 	dma_addr_t  dma;
3666 	response_t *ring;
3667 	response_t *ring_ptr;
3668 	__le32	__iomem *rsp_q_in;	/* FWI2-capable only. */
3669 	__le32	__iomem *rsp_q_out;
3670 	uint16_t  ring_index;
3671 	uint16_t  out_ptr;
3672 	uint16_t  *in_ptr;		/* queue shadow in index */
3673 	uint16_t  length;
3674 	uint16_t  options;
3675 	uint16_t  rid;
3676 	uint16_t  id;
3677 	uint16_t  vp_idx;
3678 	struct qla_hw_data *hw;
3679 	struct qla_msix_entry *msix;
3680 	struct req_que *req;
3681 	srb_t *status_srb; /* status continuation entry */
3682 	struct qla_qpair *qpair;
3683 
3684 	dma_addr_t  dma_fx00;
3685 	response_t *ring_fx00;
3686 	uint16_t  length_fx00;
3687 	uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
3688 };
3689 
3690 /* Request queue data structure */
3691 struct req_que {
3692 	dma_addr_t  dma;
3693 	request_t *ring;
3694 	request_t *ring_ptr;
3695 	__le32	__iomem *req_q_in;	/* FWI2-capable only. */
3696 	__le32	__iomem *req_q_out;
3697 	uint16_t  ring_index;
3698 	uint16_t  in_ptr;
3699 	uint16_t  *out_ptr;		/* queue shadow out index */
3700 	uint16_t  cnt;
3701 	uint16_t  length;
3702 	uint16_t  options;
3703 	uint16_t  rid;
3704 	uint16_t  id;
3705 	uint16_t  qos;
3706 	uint16_t  vp_idx;
3707 	struct rsp_que *rsp;
3708 	srb_t **outstanding_cmds;
3709 	uint32_t current_outstanding_cmd;
3710 	uint16_t num_outstanding_cmds;
3711 	int max_q_depth;
3712 
3713 	dma_addr_t  dma_fx00;
3714 	request_t *ring_fx00;
3715 	uint16_t  length_fx00;
3716 	uint8_t req_pkt[REQUEST_ENTRY_SIZE];
3717 };
3718 
3719 struct qla_fw_resources {
3720 	u16 iocbs_total;
3721 	u16 iocbs_limit;
3722 	u16 iocbs_qp_limit;
3723 	u16 iocbs_used;
3724 	u16 exch_total;
3725 	u16 exch_limit;
3726 	u16 exch_used;
3727 	u16 pad;
3728 };
3729 
3730 struct qla_fw_res {
3731 	u16      iocb_total;
3732 	u16      iocb_limit;
3733 	atomic_t iocb_used;
3734 
3735 	u16      exch_total;
3736 	u16      exch_limit;
3737 	atomic_t exch_used;
3738 };
3739 
3740 #define QLA_IOCB_PCT_LIMIT 95
3741 
3742 /*Queue pair data structure */
3743 struct qla_qpair {
3744 	spinlock_t qp_lock;
3745 	atomic_t ref_count;
3746 	uint32_t lun_cnt;
3747 	/*
3748 	 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3749 	 * legacy code. For other Qpair(s), it will point at qp_lock.
3750 	 */
3751 	spinlock_t *qp_lock_ptr;
3752 	struct scsi_qla_host *vha;
3753 	u32 chip_reset;
3754 
3755 	/* distill these fields down to 'online=0/1'
3756 	 * ha->flags.eeh_busy
3757 	 * ha->flags.pci_channel_io_perm_failure
3758 	 * base_vha->loop_state
3759 	 */
3760 	uint32_t online:1;
3761 	/* move vha->flags.difdix_supported here */
3762 	uint32_t difdix_supported:1;
3763 	uint32_t delete_in_progress:1;
3764 	uint32_t fw_started:1;
3765 	uint32_t enable_class_2:1;
3766 	uint32_t enable_explicit_conf:1;
3767 	uint32_t use_shadow_reg:1;
3768 	uint32_t rcv_intr:1;
3769 
3770 	uint16_t id;			/* qp number used with FW */
3771 	uint16_t vp_idx;		/* vport ID */
3772 	mempool_t *srb_mempool;
3773 
3774 	struct pci_dev  *pdev;
3775 	void (*reqq_start_iocbs)(struct qla_qpair *);
3776 
3777 	/* to do: New driver: move queues to here instead of pointers */
3778 	struct req_que *req;
3779 	struct rsp_que *rsp;
3780 	struct atio_que *atio;
3781 	struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3782 	struct qla_hw_data *hw;
3783 	struct work_struct q_work;
3784 	struct qla_counters counters;
3785 
3786 	struct list_head qp_list_elem; /* vha->qp_list */
3787 	struct list_head hints_list;
3788 
3789 	uint16_t retry_term_cnt;
3790 	__le32	retry_term_exchg_addr;
3791 	uint64_t retry_term_jiff;
3792 	struct qla_tgt_counters tgt_counters;
3793 	uint16_t cpuid;
3794 	bool cpu_mapped;
3795 	struct qla_fw_resources fwres ____cacheline_aligned;
3796 	u32	cmd_cnt;
3797 	u32	cmd_completion_cnt;
3798 	u32	prev_completion_cnt;
3799 };
3800 
3801 /* Place holder for FW buffer parameters */
3802 struct qlfc_fw {
3803 	void *fw_buf;
3804 	dma_addr_t fw_dma;
3805 	uint32_t len;
3806 };
3807 
3808 struct rdp_req_payload {
3809 	uint32_t	els_request;
3810 	uint32_t	desc_list_len;
3811 
3812 	/* NPIV descriptor */
3813 	struct {
3814 		uint32_t desc_tag;
3815 		uint32_t desc_len;
3816 		uint8_t  reserved;
3817 		uint8_t  nport_id[3];
3818 	} npiv_desc;
3819 };
3820 
3821 struct rdp_rsp_payload {
3822 	struct {
3823 		__be32	cmd;
3824 		__be32	len;
3825 	} hdr;
3826 
3827 	/* LS Request Info descriptor */
3828 	struct {
3829 		__be32	desc_tag;
3830 		__be32	desc_len;
3831 		__be32	req_payload_word_0;
3832 	} ls_req_info_desc;
3833 
3834 	/* LS Request Info descriptor */
3835 	struct {
3836 		__be32	desc_tag;
3837 		__be32	desc_len;
3838 		__be32	req_payload_word_0;
3839 	} ls_req_info_desc2;
3840 
3841 	/* SFP diagnostic param descriptor */
3842 	struct {
3843 		__be32	desc_tag;
3844 		__be32	desc_len;
3845 		__be16	temperature;
3846 		__be16	vcc;
3847 		__be16	tx_bias;
3848 		__be16	tx_power;
3849 		__be16	rx_power;
3850 		__be16	sfp_flags;
3851 	} sfp_diag_desc;
3852 
3853 	/* Port Speed Descriptor */
3854 	struct {
3855 		__be32	desc_tag;
3856 		__be32	desc_len;
3857 		__be16	speed_capab;
3858 		__be16	operating_speed;
3859 	} port_speed_desc;
3860 
3861 	/* Link Error Status Descriptor */
3862 	struct {
3863 		__be32	desc_tag;
3864 		__be32	desc_len;
3865 		__be32	link_fail_cnt;
3866 		__be32	loss_sync_cnt;
3867 		__be32	loss_sig_cnt;
3868 		__be32	prim_seq_err_cnt;
3869 		__be32	inval_xmit_word_cnt;
3870 		__be32	inval_crc_cnt;
3871 		uint8_t  pn_port_phy_type;
3872 		uint8_t  reserved[3];
3873 	} ls_err_desc;
3874 
3875 	/* Port name description with diag param */
3876 	struct {
3877 		__be32	desc_tag;
3878 		__be32	desc_len;
3879 		uint8_t WWNN[WWN_SIZE];
3880 		uint8_t WWPN[WWN_SIZE];
3881 	} port_name_diag_desc;
3882 
3883 	/* Port Name desc for Direct attached Fx_Port or Nx_Port */
3884 	struct {
3885 		__be32	desc_tag;
3886 		__be32	desc_len;
3887 		uint8_t WWNN[WWN_SIZE];
3888 		uint8_t WWPN[WWN_SIZE];
3889 	} port_name_direct_desc;
3890 
3891 	/* Buffer Credit descriptor */
3892 	struct {
3893 		__be32	desc_tag;
3894 		__be32	desc_len;
3895 		__be32	fcport_b2b;
3896 		__be32	attached_fcport_b2b;
3897 		__be32	fcport_rtt;
3898 	} buffer_credit_desc;
3899 
3900 	/* Optical Element Data Descriptor */
3901 	struct {
3902 		__be32	desc_tag;
3903 		__be32	desc_len;
3904 		__be16	high_alarm;
3905 		__be16	low_alarm;
3906 		__be16	high_warn;
3907 		__be16	low_warn;
3908 		__be32	element_flags;
3909 	} optical_elmt_desc[5];
3910 
3911 	/* Optical Product Data Descriptor */
3912 	struct {
3913 		__be32	desc_tag;
3914 		__be32	desc_len;
3915 		uint8_t  vendor_name[16];
3916 		uint8_t  part_number[16];
3917 		uint8_t  serial_number[16];
3918 		uint8_t  revision[4];
3919 		uint8_t  date[8];
3920 	} optical_prod_desc;
3921 };
3922 
3923 #define RDP_DESC_LEN(obj) \
3924 	(sizeof(obj) - sizeof((obj).desc_tag) - sizeof((obj).desc_len))
3925 
3926 #define RDP_PORT_SPEED_1GB		BIT_15
3927 #define RDP_PORT_SPEED_2GB		BIT_14
3928 #define RDP_PORT_SPEED_4GB		BIT_13
3929 #define RDP_PORT_SPEED_10GB		BIT_12
3930 #define RDP_PORT_SPEED_8GB		BIT_11
3931 #define RDP_PORT_SPEED_16GB		BIT_10
3932 #define RDP_PORT_SPEED_32GB		BIT_9
3933 #define RDP_PORT_SPEED_64GB             BIT_8
3934 #define RDP_PORT_SPEED_UNKNOWN		BIT_0
3935 
3936 struct scsi_qlt_host {
3937 	void *target_lport_ptr;
3938 	struct mutex tgt_mutex;
3939 	struct mutex tgt_host_action_mutex;
3940 	struct qla_tgt *qla_tgt;
3941 };
3942 
3943 struct qlt_hw_data {
3944 	/* Protected by hw lock */
3945 	uint32_t node_name_set:1;
3946 
3947 	dma_addr_t atio_dma;	/* Physical address. */
3948 	struct atio *atio_ring;	/* Base virtual address */
3949 	struct atio *atio_ring_ptr;	/* Current address. */
3950 	uint16_t atio_ring_index; /* Current index. */
3951 	uint16_t atio_q_length;
3952 	__le32 __iomem *atio_q_in;
3953 	__le32 __iomem *atio_q_out;
3954 
3955 	const struct qla_tgt_func_tmpl *tgt_ops;
3956 	struct qla_tgt_vp_map *tgt_vp_map;
3957 
3958 	int saved_set;
3959 	__le16	saved_exchange_count;
3960 	__le32	saved_firmware_options_1;
3961 	__le32	saved_firmware_options_2;
3962 	__le32	saved_firmware_options_3;
3963 	uint8_t saved_firmware_options[2];
3964 	uint8_t saved_add_firmware_options[2];
3965 
3966 	uint8_t tgt_node_name[WWN_SIZE];
3967 
3968 	struct dentry *dfs_tgt_sess;
3969 	struct dentry *dfs_tgt_port_database;
3970 	struct dentry *dfs_naqp;
3971 
3972 	struct list_head q_full_list;
3973 	uint32_t num_pend_cmds;
3974 	uint32_t num_qfull_cmds_alloc;
3975 	uint32_t num_qfull_cmds_dropped;
3976 	spinlock_t q_full_lock;
3977 	uint32_t leak_exchg_thresh_hold;
3978 	spinlock_t sess_lock;
3979 	int num_act_qpairs;
3980 #define DEFAULT_NAQP 2
3981 	spinlock_t atio_lock ____cacheline_aligned;
3982 };
3983 
3984 #define MAX_QFULL_CMDS_ALLOC	8192
3985 #define Q_FULL_THRESH_HOLD_PERCENT 90
3986 #define Q_FULL_THRESH_HOLD(ha) \
3987 	((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
3988 
3989 #define LEAK_EXCHG_THRESH_HOLD_PERCENT 75	/* 75 percent */
3990 
3991 struct qla_hw_data_stat {
3992 	u32 num_fw_dump;
3993 	u32 num_mpi_reset;
3994 };
3995 
3996 /* refer to pcie_do_recovery reference */
3997 typedef enum {
3998 	QLA_PCI_RESUME,
3999 	QLA_PCI_ERR_DETECTED,
4000 	QLA_PCI_MMIO_ENABLED,
4001 	QLA_PCI_SLOT_RESET,
4002 } pci_error_state_t;
4003 /*
4004  * Qlogic host adapter specific data structure.
4005 */
4006 struct qla_hw_data {
4007 	struct pci_dev  *pdev;
4008 	/* SRB cache. */
4009 #define SRB_MIN_REQ     128
4010 	mempool_t       *srb_mempool;
4011 	u8 port_name[WWN_SIZE];
4012 
4013 	volatile struct {
4014 		uint32_t	mbox_int		:1;
4015 		uint32_t	mbox_busy		:1;
4016 		uint32_t	disable_risc_code_load	:1;
4017 		uint32_t	enable_64bit_addressing	:1;
4018 		uint32_t	enable_lip_reset	:1;
4019 		uint32_t	enable_target_reset	:1;
4020 		uint32_t	enable_lip_full_login	:1;
4021 		uint32_t	enable_led_scheme	:1;
4022 
4023 		uint32_t	msi_enabled		:1;
4024 		uint32_t	msix_enabled		:1;
4025 		uint32_t	disable_serdes		:1;
4026 		uint32_t	gpsc_supported		:1;
4027 		uint32_t	npiv_supported		:1;
4028 		uint32_t	pci_channel_io_perm_failure	:1;
4029 		uint32_t	fce_enabled		:1;
4030 		uint32_t	fac_supported		:1;
4031 
4032 		uint32_t	chip_reset_done		:1;
4033 		uint32_t	running_gold_fw		:1;
4034 		uint32_t	eeh_busy		:1;
4035 		uint32_t	disable_msix_handshake	:1;
4036 		uint32_t	fcp_prio_enabled	:1;
4037 		uint32_t	isp82xx_fw_hung:1;
4038 		uint32_t	nic_core_hung:1;
4039 
4040 		uint32_t	quiesce_owner:1;
4041 		uint32_t	nic_core_reset_hdlr_active:1;
4042 		uint32_t	nic_core_reset_owner:1;
4043 		uint32_t	isp82xx_no_md_cap:1;
4044 		uint32_t	host_shutting_down:1;
4045 		uint32_t	idc_compl_status:1;
4046 		uint32_t        mr_reset_hdlr_active:1;
4047 		uint32_t        mr_intr_valid:1;
4048 
4049 		uint32_t        dport_enabled:1;
4050 		uint32_t	fawwpn_enabled:1;
4051 		uint32_t	exlogins_enabled:1;
4052 		uint32_t	exchoffld_enabled:1;
4053 
4054 		uint32_t	lip_ae:1;
4055 		uint32_t	n2n_ae:1;
4056 		uint32_t	fw_started:1;
4057 		uint32_t	fw_init_done:1;
4058 
4059 		uint32_t	lr_detected:1;
4060 
4061 		uint32_t	rida_fmt2:1;
4062 		uint32_t	purge_mbox:1;
4063 		uint32_t        n2n_bigger:1;
4064 		uint32_t	secure_adapter:1;
4065 		uint32_t	secure_fw:1;
4066 				/* Supported by Adapter */
4067 		uint32_t	scm_supported_a:1;
4068 				/* Supported by Firmware */
4069 		uint32_t	scm_supported_f:1;
4070 				/* Enabled in Driver */
4071 		uint32_t	scm_enabled:1;
4072 		uint32_t	edif_hw:1;
4073 		uint32_t	edif_enabled:1;
4074 		uint32_t	n2n_fw_acc_sec:1;
4075 		uint32_t	plogi_template_valid:1;
4076 		uint32_t	port_isolated:1;
4077 		uint32_t	eeh_flush:2;
4078 #define EEH_FLUSH_RDY  1
4079 #define EEH_FLUSH_DONE 2
4080 	} flags;
4081 
4082 	uint16_t max_exchg;
4083 	uint16_t lr_distance;	/* 32G & above */
4084 #define LR_DISTANCE_5K  1
4085 #define LR_DISTANCE_10K 0
4086 
4087 	/* This spinlock is used to protect "io transactions", you must
4088 	* acquire it before doing any IO to the card, eg with RD_REG*() and
4089 	* WRT_REG*() for the duration of your entire commandtransaction.
4090 	*
4091 	* This spinlock is of lower priority than the io request lock.
4092 	*/
4093 
4094 	spinlock_t	hardware_lock ____cacheline_aligned;
4095 	int		bars;
4096 	int		mem_only;
4097 	device_reg_t *iobase;           /* Base I/O address */
4098 	resource_size_t pio_address;
4099 
4100 #define MIN_IOBASE_LEN          0x100
4101 	dma_addr_t		bar0_hdl;
4102 
4103 	void __iomem *cregbase;
4104 	dma_addr_t		bar2_hdl;
4105 #define BAR0_LEN_FX00			(1024 * 1024)
4106 #define BAR2_LEN_FX00			(128 * 1024)
4107 
4108 	uint32_t		rqstq_intr_code;
4109 	uint32_t		mbx_intr_code;
4110 	uint32_t		req_que_len;
4111 	uint32_t		rsp_que_len;
4112 	uint32_t		req_que_off;
4113 	uint32_t		rsp_que_off;
4114 	unsigned long		eeh_jif;
4115 
4116 	/* Multi queue data structs */
4117 	device_reg_t *mqiobase;
4118 	device_reg_t *msixbase;
4119 	uint16_t        msix_count;
4120 	uint8_t         mqenable;
4121 	struct req_que **req_q_map;
4122 	struct rsp_que **rsp_q_map;
4123 	struct qla_qpair **queue_pair_map;
4124 	struct qla_qpair **qp_cpu_map;
4125 	unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
4126 	unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
4127 	unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
4128 		/ sizeof(unsigned long)];
4129 	uint8_t 	max_req_queues;
4130 	uint8_t 	max_rsp_queues;
4131 	uint8_t		max_qpairs;
4132 	uint8_t		num_qpairs;
4133 	struct qla_qpair *base_qpair;
4134 	struct qla_npiv_entry *npiv_info;
4135 	uint16_t	nvram_npiv_size;
4136 
4137 	uint16_t        switch_cap;
4138 #define FLOGI_SEQ_DEL           BIT_8
4139 #define FLOGI_MID_SUPPORT       BIT_10
4140 #define FLOGI_VSAN_SUPPORT      BIT_12
4141 #define FLOGI_SP_SUPPORT        BIT_13
4142 
4143 	uint8_t		port_no;		/* Physical port of adapter */
4144 	uint8_t		exch_starvation;
4145 
4146 	/* Timeout timers. */
4147 	uint8_t 	loop_down_abort_time;    /* port down timer */
4148 	atomic_t	loop_down_timer;         /* loop down timer */
4149 	uint8_t		link_down_timeout;       /* link down timeout */
4150 	uint16_t	max_loop_id;
4151 	uint16_t	max_fibre_devices;	/* Maximum number of targets */
4152 
4153 	uint16_t	fb_rev;
4154 	uint16_t	min_external_loopid;    /* First external loop Id */
4155 
4156 #define PORT_SPEED_UNKNOWN 0xFFFF
4157 #define PORT_SPEED_1GB  0x00
4158 #define PORT_SPEED_2GB  0x01
4159 #define PORT_SPEED_AUTO 0x02
4160 #define PORT_SPEED_4GB  0x03
4161 #define PORT_SPEED_8GB  0x04
4162 #define PORT_SPEED_16GB 0x05
4163 #define PORT_SPEED_32GB 0x06
4164 #define PORT_SPEED_64GB 0x07
4165 #define PORT_SPEED_10GB	0x13
4166 	uint16_t	link_data_rate;         /* F/W operating speed */
4167 	uint16_t	set_data_rate;		/* Set by user */
4168 
4169 	uint8_t		current_topology;
4170 	uint8_t		prev_topology;
4171 #define ISP_CFG_NL	1
4172 #define ISP_CFG_N	2
4173 #define ISP_CFG_FL	4
4174 #define ISP_CFG_F	8
4175 
4176 	uint8_t		operating_mode;         /* F/W operating mode */
4177 #define LOOP      0
4178 #define P2P       1
4179 #define LOOP_P2P  2
4180 #define P2P_LOOP  3
4181 	uint8_t		interrupts_on;
4182 	uint32_t	isp_abort_cnt;
4183 #define PCI_DEVICE_ID_QLOGIC_ISP2532    0x2532
4184 #define PCI_DEVICE_ID_QLOGIC_ISP8432    0x8432
4185 #define PCI_DEVICE_ID_QLOGIC_ISP8001	0x8001
4186 #define PCI_DEVICE_ID_QLOGIC_ISP8031	0x8031
4187 #define PCI_DEVICE_ID_QLOGIC_ISP2031	0x2031
4188 #define PCI_DEVICE_ID_QLOGIC_ISP2071	0x2071
4189 #define PCI_DEVICE_ID_QLOGIC_ISP2271	0x2271
4190 #define PCI_DEVICE_ID_QLOGIC_ISP2261	0x2261
4191 #define PCI_DEVICE_ID_QLOGIC_ISP2061	0x2061
4192 #define PCI_DEVICE_ID_QLOGIC_ISP2081	0x2081
4193 #define PCI_DEVICE_ID_QLOGIC_ISP2089	0x2089
4194 #define PCI_DEVICE_ID_QLOGIC_ISP2281	0x2281
4195 #define PCI_DEVICE_ID_QLOGIC_ISP2289	0x2289
4196 
4197 	uint32_t	isp_type;
4198 #define DT_ISP2100                      BIT_0
4199 #define DT_ISP2200                      BIT_1
4200 #define DT_ISP2300                      BIT_2
4201 #define DT_ISP2312                      BIT_3
4202 #define DT_ISP2322                      BIT_4
4203 #define DT_ISP6312                      BIT_5
4204 #define DT_ISP6322                      BIT_6
4205 #define DT_ISP2422                      BIT_7
4206 #define DT_ISP2432                      BIT_8
4207 #define DT_ISP5422                      BIT_9
4208 #define DT_ISP5432                      BIT_10
4209 #define DT_ISP2532                      BIT_11
4210 #define DT_ISP8432                      BIT_12
4211 #define DT_ISP8001			BIT_13
4212 #define DT_ISP8021			BIT_14
4213 #define DT_ISP2031			BIT_15
4214 #define DT_ISP8031			BIT_16
4215 #define DT_ISPFX00			BIT_17
4216 #define DT_ISP8044			BIT_18
4217 #define DT_ISP2071			BIT_19
4218 #define DT_ISP2271			BIT_20
4219 #define DT_ISP2261			BIT_21
4220 #define DT_ISP2061			BIT_22
4221 #define DT_ISP2081			BIT_23
4222 #define DT_ISP2089			BIT_24
4223 #define DT_ISP2281			BIT_25
4224 #define DT_ISP2289			BIT_26
4225 #define DT_ISP_LAST			(DT_ISP2289 << 1)
4226 
4227 	uint32_t	device_type;
4228 #define DT_T10_PI                       BIT_25
4229 #define DT_IIDMA                        BIT_26
4230 #define DT_FWI2                         BIT_27
4231 #define DT_ZIO_SUPPORTED                BIT_28
4232 #define DT_OEM_001                      BIT_29
4233 #define DT_ISP2200A                     BIT_30
4234 #define DT_EXTENDED_IDS                 BIT_31
4235 
4236 #define DT_MASK(ha)     ((ha)->isp_type & (DT_ISP_LAST - 1))
4237 #define IS_QLA2100(ha)  (DT_MASK(ha) & DT_ISP2100)
4238 #define IS_QLA2200(ha)  (DT_MASK(ha) & DT_ISP2200)
4239 #define IS_QLA2300(ha)  (DT_MASK(ha) & DT_ISP2300)
4240 #define IS_QLA2312(ha)  (DT_MASK(ha) & DT_ISP2312)
4241 #define IS_QLA2322(ha)  (DT_MASK(ha) & DT_ISP2322)
4242 #define IS_QLA6312(ha)  (DT_MASK(ha) & DT_ISP6312)
4243 #define IS_QLA6322(ha)  (DT_MASK(ha) & DT_ISP6322)
4244 #define IS_QLA2422(ha)  (DT_MASK(ha) & DT_ISP2422)
4245 #define IS_QLA2432(ha)  (DT_MASK(ha) & DT_ISP2432)
4246 #define IS_QLA5422(ha)  (DT_MASK(ha) & DT_ISP5422)
4247 #define IS_QLA5432(ha)  (DT_MASK(ha) & DT_ISP5432)
4248 #define IS_QLA2532(ha)  (DT_MASK(ha) & DT_ISP2532)
4249 #define IS_QLA8432(ha)  (DT_MASK(ha) & DT_ISP8432)
4250 #define IS_QLA8001(ha)	(DT_MASK(ha) & DT_ISP8001)
4251 #define IS_QLA81XX(ha)	(IS_QLA8001(ha))
4252 #define IS_QLA82XX(ha)	(DT_MASK(ha) & DT_ISP8021)
4253 #define IS_QLA8044(ha)  (DT_MASK(ha) & DT_ISP8044)
4254 #define IS_QLA2031(ha)	(DT_MASK(ha) & DT_ISP2031)
4255 #define IS_QLA8031(ha)	(DT_MASK(ha) & DT_ISP8031)
4256 #define IS_QLAFX00(ha)	(DT_MASK(ha) & DT_ISPFX00)
4257 #define IS_QLA2071(ha)	(DT_MASK(ha) & DT_ISP2071)
4258 #define IS_QLA2271(ha)	(DT_MASK(ha) & DT_ISP2271)
4259 #define IS_QLA2261(ha)	(DT_MASK(ha) & DT_ISP2261)
4260 #define IS_QLA2081(ha)	(DT_MASK(ha) & DT_ISP2081)
4261 #define IS_QLA2281(ha)	(DT_MASK(ha) & DT_ISP2281)
4262 
4263 #define IS_QLA23XX(ha)  (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
4264 			IS_QLA6312(ha) || IS_QLA6322(ha))
4265 #define IS_QLA24XX(ha)  (IS_QLA2422(ha) || IS_QLA2432(ha))
4266 #define IS_QLA54XX(ha)  (IS_QLA5422(ha) || IS_QLA5432(ha))
4267 #define IS_QLA25XX(ha)  (IS_QLA2532(ha))
4268 #define IS_QLA83XX(ha)	(IS_QLA2031(ha) || IS_QLA8031(ha))
4269 #define IS_QLA84XX(ha)  (IS_QLA8432(ha))
4270 #define IS_QLA27XX(ha)  (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
4271 #define IS_QLA28XX(ha)	(IS_QLA2081(ha) || IS_QLA2281(ha))
4272 #define IS_QLA24XX_TYPE(ha)     (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
4273 				IS_QLA84XX(ha))
4274 #define IS_CNA_CAPABLE(ha)	(IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
4275 				IS_QLA8031(ha) || IS_QLA8044(ha))
4276 #define IS_P3P_TYPE(ha)		(IS_QLA82XX(ha) || IS_QLA8044(ha))
4277 #define IS_QLA2XXX_MIDTYPE(ha)	(IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
4278 				IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
4279 				IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
4280 				IS_QLA8044(ha) || IS_QLA27XX(ha) || \
4281 				IS_QLA28XX(ha))
4282 #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4283 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4284 #define IS_NOPOLLING_TYPE(ha)	(IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
4285 #define IS_FAC_REQUIRED(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4286 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4287 #define IS_NOCACHE_VPD_TYPE(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4288 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4289 #define IS_ALOGIO_CAPABLE(ha)	(IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
4290 
4291 #define IS_T10_PI_CAPABLE(ha)   ((ha)->device_type & DT_T10_PI)
4292 #define IS_IIDMA_CAPABLE(ha)    ((ha)->device_type & DT_IIDMA)
4293 #define IS_FWI2_CAPABLE(ha)     ((ha)->device_type & DT_FWI2)
4294 #define IS_ZIO_SUPPORTED(ha)    ((ha)->device_type & DT_ZIO_SUPPORTED)
4295 #define IS_OEM_001(ha)          ((ha)->device_type & DT_OEM_001)
4296 #define HAS_EXTENDED_IDS(ha)    ((ha)->device_type & DT_EXTENDED_IDS)
4297 #define IS_CT6_SUPPORTED(ha)	((ha)->device_type & DT_CT6_SUPPORTED)
4298 #define IS_MQUE_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4299 				 IS_QLA28XX(ha))
4300 #define IS_BIDI_CAPABLE(ha) \
4301     (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4302 /* Bit 21 of fw_attributes decides the MCTP capabilities */
4303 #define IS_MCTP_CAPABLE(ha)	(IS_QLA2031(ha) && \
4304 				((ha)->fw_attributes_ext[0] & BIT_0))
4305 #define QLA_ABTS_FW_ENABLED(_ha)       ((_ha)->fw_attributes_ext[0] & BIT_14)
4306 #define QLA_SRB_NVME_LS(_sp) ((_sp)->type == SRB_NVME_LS)
4307 #define QLA_SRB_NVME_CMD(_sp) ((_sp)->type == SRB_NVME_CMD)
4308 #define QLA_NVME_IOS(_sp) (QLA_SRB_NVME_CMD(_sp) || QLA_SRB_NVME_LS(_sp))
4309 #define QLA_LS_ABTS_WAIT_ENABLED(_sp) \
4310 	(QLA_SRB_NVME_LS(_sp) && QLA_ABTS_FW_ENABLED(_sp->fcport->vha->hw))
4311 #define QLA_CMD_ABTS_WAIT_ENABLED(_sp) \
4312 	(QLA_SRB_NVME_CMD(_sp) && QLA_ABTS_FW_ENABLED(_sp->fcport->vha->hw))
4313 #define QLA_ABTS_WAIT_ENABLED(_sp) \
4314 	(QLA_NVME_IOS(_sp) && QLA_ABTS_FW_ENABLED(_sp->fcport->vha->hw))
4315 
4316 #define IS_PI_UNINIT_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4317 					 IS_QLA28XX(ha))
4318 #define IS_PI_IPGUARD_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4319 					 IS_QLA28XX(ha))
4320 #define IS_PI_DIFB_DIX0_CAPABLE(ha)	(0)
4321 #define IS_PI_SPLIT_DET_CAPABLE_HBA(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4322 					IS_QLA28XX(ha))
4323 #define IS_PI_SPLIT_DET_CAPABLE(ha)	(IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
4324     (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
4325 #define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4326 				IS_QLA28XX(ha))
4327 #define IS_TGT_MODE_CAPABLE(ha)	(ha->tgt.atio_q_length)
4328 #define IS_SHADOW_REG_CAPABLE(ha)  (IS_QLA27XX(ha) || IS_QLA28XX(ha))
4329 #define IS_DPORT_CAPABLE(ha)  (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4330 				IS_QLA28XX(ha))
4331 #define IS_FAWWN_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4332 				IS_QLA28XX(ha))
4333 #define IS_EXCHG_OFFLD_CAPABLE(ha) \
4334 	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4335 #define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
4336 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4337 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
4338 #define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\
4339 	IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4340 
4341 #define IS_ZIO_THRESHOLD_CAPABLE(ha) \
4342 	((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&\
4343 	 (ha->zio_mode == QLA_ZIO_MODE_6))
4344 
4345 	/* HBA serial number */
4346 	uint8_t		serial0;
4347 	uint8_t		serial1;
4348 	uint8_t		serial2;
4349 
4350 	/* NVRAM configuration data */
4351 #define MAX_NVRAM_SIZE  4096
4352 #define VPD_OFFSET      (MAX_NVRAM_SIZE / 2)
4353 	uint16_t	nvram_size;
4354 	uint16_t	nvram_base;
4355 	void		*nvram;
4356 	uint16_t	vpd_size;
4357 	uint16_t	vpd_base;
4358 	void		*vpd;
4359 
4360 	uint16_t	loop_reset_delay;
4361 	uint8_t		retry_count;
4362 	uint8_t		login_timeout;
4363 	uint16_t	r_a_tov;
4364 	int		port_down_retry_count;
4365 	uint8_t		mbx_count;
4366 	uint8_t		aen_mbx_count;
4367 	atomic_t	num_pend_mbx_stage1;
4368 	atomic_t	num_pend_mbx_stage2;
4369 	uint16_t	frame_payload_size;
4370 
4371 	uint32_t	login_retry_count;
4372 	/* SNS command interfaces. */
4373 	ms_iocb_entry_t		*ms_iocb;
4374 	dma_addr_t		ms_iocb_dma;
4375 	struct ct_sns_pkt	*ct_sns;
4376 	dma_addr_t		ct_sns_dma;
4377 	/* SNS command interfaces for 2200. */
4378 	struct sns_cmd_pkt	*sns_cmd;
4379 	dma_addr_t		sns_cmd_dma;
4380 
4381 #define SFP_DEV_SIZE    512
4382 #define SFP_BLOCK_SIZE  64
4383 #define SFP_RTDI_LEN	SFP_BLOCK_SIZE
4384 
4385 	void		*sfp_data;
4386 	dma_addr_t	sfp_data_dma;
4387 
4388 	struct qla_flt_header *flt;
4389 	dma_addr_t	flt_dma;
4390 
4391 #define XGMAC_DATA_SIZE	4096
4392 	void		*xgmac_data;
4393 	dma_addr_t	xgmac_data_dma;
4394 
4395 #define DCBX_TLV_DATA_SIZE 4096
4396 	void		*dcbx_tlv;
4397 	dma_addr_t	dcbx_tlv_dma;
4398 
4399 	struct task_struct	*dpc_thread;
4400 	uint8_t dpc_active;                  /* DPC routine is active */
4401 
4402 	dma_addr_t	gid_list_dma;
4403 	struct gid_list_info *gid_list;
4404 	int		gid_list_info_size;
4405 
4406 	/* Small DMA pool allocations -- maximum 256 bytes in length. */
4407 #define DMA_POOL_SIZE   256
4408 	struct dma_pool *s_dma_pool;
4409 
4410 	dma_addr_t	init_cb_dma;
4411 	init_cb_t	*init_cb;
4412 	int		init_cb_size;
4413 	dma_addr_t	ex_init_cb_dma;
4414 	struct ex_init_cb_81xx *ex_init_cb;
4415 	dma_addr_t	sf_init_cb_dma;
4416 	struct init_sf_cb *sf_init_cb;
4417 
4418 	void		*scm_fpin_els_buff;
4419 	uint64_t	scm_fpin_els_buff_size;
4420 	bool		scm_fpin_valid;
4421 	bool		scm_fpin_payload_size;
4422 
4423 	void		*async_pd;
4424 	dma_addr_t	async_pd_dma;
4425 
4426 #define ENABLE_EXTENDED_LOGIN	BIT_7
4427 
4428 	/* Extended Logins  */
4429 	void		*exlogin_buf;
4430 	dma_addr_t	exlogin_buf_dma;
4431 	uint32_t	exlogin_size;
4432 
4433 #define ENABLE_EXCHANGE_OFFLD	BIT_2
4434 
4435 	/* Exchange Offload */
4436 	void		*exchoffld_buf;
4437 	dma_addr_t	exchoffld_buf_dma;
4438 	int		exchoffld_size;
4439 	int 		exchoffld_count;
4440 
4441 	/* n2n */
4442 	struct fc_els_flogi plogi_els_payld;
4443 #define LOGIN_TEMPLATE_SIZE (sizeof(struct fc_els_flogi) - 4)
4444 
4445 	void            *swl;
4446 
4447 	/* These are used by mailbox operations. */
4448 	uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
4449 	uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
4450 	uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
4451 
4452 	mbx_cmd_t	*mcp;
4453 	struct mbx_cmd_32	*mcp32;
4454 
4455 	unsigned long	mbx_cmd_flags;
4456 #define MBX_INTERRUPT		1
4457 #define MBX_INTR_WAIT		2
4458 #define MBX_UPDATE_FLASH_ACTIVE	3
4459 
4460 	struct mutex vport_lock;        /* Virtual port synchronization */
4461 	spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
4462 	struct mutex mq_lock;        /* multi-queue synchronization */
4463 	struct completion mbx_cmd_comp; /* Serialize mbx access */
4464 	struct completion mbx_intr_comp;  /* Used for completion notification */
4465 	struct completion dcbx_comp;	/* For set port config notification */
4466 	struct completion lb_portup_comp; /* Used to wait for link up during
4467 					   * loopback */
4468 #define DCBX_COMP_TIMEOUT	20
4469 #define LB_PORTUP_COMP_TIMEOUT	10
4470 
4471 	int notify_dcbx_comp;
4472 	int notify_lb_portup_comp;
4473 	struct mutex selflogin_lock;
4474 
4475 	/* Basic firmware related information. */
4476 	uint16_t	fw_major_version;
4477 	uint16_t	fw_minor_version;
4478 	uint16_t	fw_subminor_version;
4479 	uint16_t	fw_attributes;
4480 	uint16_t	fw_attributes_h;
4481 #define FW_ATTR_H_NVME_FBURST 	BIT_1
4482 #define FW_ATTR_H_NVME		BIT_10
4483 #define FW_ATTR_H_NVME_UPDATED  BIT_14
4484 
4485 	/* About firmware SCM support */
4486 #define FW_ATTR_EXT0_SCM_SUPPORTED	BIT_12
4487 	/* Brocade fabric attached */
4488 #define FW_ATTR_EXT0_SCM_BROCADE	0x00001000
4489 	/* Cisco fabric attached */
4490 #define FW_ATTR_EXT0_SCM_CISCO		0x00002000
4491 #define FW_ATTR_EXT0_NVME2	BIT_13
4492 #define FW_ATTR_EXT0_EDIF	BIT_5
4493 	uint16_t	fw_attributes_ext[2];
4494 	uint32_t	fw_memory_size;
4495 	uint32_t	fw_transfer_size;
4496 	uint32_t	fw_srisc_address;
4497 #define RISC_START_ADDRESS_2100 0x1000
4498 #define RISC_START_ADDRESS_2300 0x800
4499 #define RISC_START_ADDRESS_2400 0x100000
4500 
4501 	uint16_t	orig_fw_tgt_xcb_count;
4502 	uint16_t	cur_fw_tgt_xcb_count;
4503 	uint16_t	orig_fw_xcb_count;
4504 	uint16_t	cur_fw_xcb_count;
4505 	uint16_t	orig_fw_iocb_count;
4506 	uint16_t	cur_fw_iocb_count;
4507 	uint16_t	fw_max_fcf_count;
4508 
4509 	uint32_t	fw_shared_ram_start;
4510 	uint32_t	fw_shared_ram_end;
4511 	uint32_t	fw_ddr_ram_start;
4512 	uint32_t	fw_ddr_ram_end;
4513 
4514 	uint16_t	fw_options[16];         /* slots: 1,2,3,10,11 */
4515 	uint8_t		fw_seriallink_options[4];
4516 	__le16		fw_seriallink_options24[4];
4517 
4518 	uint8_t		serdes_version[3];
4519 	uint8_t		mpi_version[3];
4520 	uint32_t	mpi_capabilities;
4521 	uint8_t		phy_version[3];
4522 	uint8_t		pep_version[3];
4523 
4524 	/* Firmware dump template */
4525 	struct fwdt {
4526 		void *template;
4527 		ulong length;
4528 		ulong dump_size;
4529 	} fwdt[2];
4530 	struct qla2xxx_fw_dump *fw_dump;
4531 	uint32_t	fw_dump_len;
4532 	u32		fw_dump_alloc_len;
4533 	bool		fw_dumped;
4534 	unsigned long	fw_dump_cap_flags;
4535 #define RISC_PAUSE_CMPL		0
4536 #define DMA_SHUTDOWN_CMPL	1
4537 #define ISP_RESET_CMPL		2
4538 #define RISC_RDY_AFT_RESET	3
4539 #define RISC_SRAM_DUMP_CMPL	4
4540 #define RISC_EXT_MEM_DUMP_CMPL	5
4541 #define ISP_MBX_RDY		6
4542 #define ISP_SOFT_RESET_CMPL	7
4543 	int		fw_dump_reading;
4544 	void		*mpi_fw_dump;
4545 	u32		mpi_fw_dump_len;
4546 	unsigned int	mpi_fw_dump_reading:1;
4547 	unsigned int	mpi_fw_dumped:1;
4548 	int		prev_minidump_failed;
4549 	dma_addr_t	eft_dma;
4550 	void		*eft;
4551 /* Current size of mctp dump is 0x086064 bytes */
4552 #define MCTP_DUMP_SIZE  0x086064
4553 	dma_addr_t	mctp_dump_dma;
4554 	void		*mctp_dump;
4555 	int		mctp_dumped;
4556 	int		mctp_dump_reading;
4557 	uint32_t	chain_offset;
4558 	struct dentry *dfs_dir;
4559 	struct dentry *dfs_fce;
4560 	struct dentry *dfs_tgt_counters;
4561 	struct dentry *dfs_fw_resource_cnt;
4562 
4563 	dma_addr_t	fce_dma;
4564 	void		*fce;
4565 	uint32_t	fce_bufs;
4566 	uint16_t	fce_mb[8];
4567 	uint64_t	fce_wr, fce_rd;
4568 	struct mutex	fce_mutex;
4569 
4570 	uint32_t	pci_attr;
4571 	uint16_t	chip_revision;
4572 
4573 	uint16_t	product_id[4];
4574 
4575 	uint8_t		model_number[16+1];
4576 	char		model_desc[80];
4577 	uint8_t		adapter_id[16+1];
4578 
4579 	/* Option ROM information. */
4580 	char		*optrom_buffer;
4581 	uint32_t	optrom_size;
4582 	int		optrom_state;
4583 #define QLA_SWAITING	0
4584 #define QLA_SREADING	1
4585 #define QLA_SWRITING	2
4586 	uint32_t	optrom_region_start;
4587 	uint32_t	optrom_region_size;
4588 	struct mutex	optrom_mutex;
4589 
4590 /* PCI expansion ROM image information. */
4591 #define ROM_CODE_TYPE_BIOS	0
4592 #define ROM_CODE_TYPE_FCODE	1
4593 #define ROM_CODE_TYPE_EFI	3
4594 	uint8_t 	bios_revision[2];
4595 	uint8_t 	efi_revision[2];
4596 	uint8_t 	fcode_revision[16];
4597 	uint32_t	fw_revision[4];
4598 
4599 	uint32_t	gold_fw_version[4];
4600 
4601 	/* Offsets for flash/nvram access (set to ~0 if not used). */
4602 	uint32_t	flash_conf_off;
4603 	uint32_t	flash_data_off;
4604 	uint32_t	nvram_conf_off;
4605 	uint32_t	nvram_data_off;
4606 
4607 	uint32_t	fdt_wrt_disable;
4608 	uint32_t	fdt_wrt_enable;
4609 	uint32_t	fdt_erase_cmd;
4610 	uint32_t	fdt_block_size;
4611 	uint32_t	fdt_unprotect_sec_cmd;
4612 	uint32_t	fdt_protect_sec_cmd;
4613 	uint32_t	fdt_wrt_sts_reg_cmd;
4614 
4615 	struct {
4616 		uint32_t	flt_region_flt;
4617 		uint32_t	flt_region_fdt;
4618 		uint32_t	flt_region_boot;
4619 		uint32_t	flt_region_boot_sec;
4620 		uint32_t	flt_region_fw;
4621 		uint32_t	flt_region_fw_sec;
4622 		uint32_t	flt_region_vpd_nvram;
4623 		uint32_t	flt_region_vpd_nvram_sec;
4624 		uint32_t	flt_region_vpd;
4625 		uint32_t	flt_region_vpd_sec;
4626 		uint32_t	flt_region_nvram;
4627 		uint32_t	flt_region_nvram_sec;
4628 		uint32_t	flt_region_npiv_conf;
4629 		uint32_t	flt_region_gold_fw;
4630 		uint32_t	flt_region_fcp_prio;
4631 		uint32_t	flt_region_bootload;
4632 		uint32_t	flt_region_img_status_pri;
4633 		uint32_t	flt_region_img_status_sec;
4634 		uint32_t	flt_region_aux_img_status_pri;
4635 		uint32_t	flt_region_aux_img_status_sec;
4636 	};
4637 	uint8_t         active_image;
4638 	uint8_t active_tmf;
4639 #define MAX_ACTIVE_TMF 8
4640 
4641 	/* Needed for BEACON */
4642 	uint16_t        beacon_blink_led;
4643 	uint8_t         beacon_color_state;
4644 #define QLA_LED_GRN_ON		0x01
4645 #define QLA_LED_YLW_ON		0x02
4646 #define QLA_LED_ABR_ON		0x04
4647 #define QLA_LED_ALL_ON		0x07	/* yellow, green, amber. */
4648 					/* ISP2322: red, green, amber. */
4649 	uint16_t        zio_mode;
4650 	uint16_t        zio_timer;
4651 
4652 	struct qla_msix_entry *msix_entries;
4653 
4654 	struct list_head tmf_pending;
4655 	struct list_head tmf_active;
4656 	struct list_head        vp_list;        /* list of VP */
4657 	unsigned long   vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
4658 			sizeof(unsigned long)];
4659 	uint16_t        num_vhosts;     /* number of vports created */
4660 	uint16_t        num_vsans;      /* number of vsan created */
4661 	uint16_t        max_npiv_vports;        /* 63 or 125 per topoloty */
4662 	int             cur_vport_count;
4663 
4664 	struct qla_chip_state_84xx *cs84xx;
4665 	struct isp_operations *isp_ops;
4666 	struct workqueue_struct *wq;
4667 	struct work_struct heartbeat_work;
4668 	struct qlfc_fw fw_buf;
4669 	unsigned long last_heartbeat_run_jiffies;
4670 
4671 	/* FCP_CMND priority support */
4672 	struct qla_fcp_prio_cfg *fcp_prio_cfg;
4673 
4674 	struct dma_pool *dl_dma_pool;
4675 #define DSD_LIST_DMA_POOL_SIZE  512
4676 
4677 	struct dma_pool *fcp_cmnd_dma_pool;
4678 	mempool_t       *ctx_mempool;
4679 #define FCP_CMND_DMA_POOL_SIZE 512
4680 
4681 	void __iomem	*nx_pcibase;		/* Base I/O address */
4682 	void __iomem	*nxdb_rd_ptr;		/* Doorbell read pointer */
4683 	void __iomem	*nxdb_wr_ptr;		/* Door bell write pointer */
4684 
4685 	uint32_t	crb_win;
4686 	uint32_t	curr_window;
4687 	uint32_t	ddr_mn_window;
4688 	unsigned long	mn_win_crb;
4689 	unsigned long	ms_win_crb;
4690 	int		qdr_sn_window;
4691 	uint32_t	fcoe_dev_init_timeout;
4692 	uint32_t	fcoe_reset_timeout;
4693 	rwlock_t	hw_lock;
4694 	uint16_t	portnum;		/* port number */
4695 	int		link_width;
4696 	struct fw_blob	*hablob;
4697 	struct qla82xx_legacy_intr_set nx_legacy_intr;
4698 
4699 	uint16_t	gbl_dsd_inuse;
4700 	uint16_t	gbl_dsd_avail;
4701 	struct list_head gbl_dsd_list;
4702 #define NUM_DSD_CHAIN 4096
4703 
4704 	uint8_t fw_type;
4705 	uint32_t file_prd_off;	/* File firmware product offset */
4706 
4707 	uint32_t	md_template_size;
4708 	void		*md_tmplt_hdr;
4709 	dma_addr_t      md_tmplt_hdr_dma;
4710 	void            *md_dump;
4711 	uint32_t	md_dump_size;
4712 
4713 	void		*loop_id_map;
4714 
4715 	/* QLA83XX IDC specific fields */
4716 	uint32_t	idc_audit_ts;
4717 	uint32_t	idc_extend_tmo;
4718 
4719 	/* DPC low-priority workqueue */
4720 	struct workqueue_struct *dpc_lp_wq;
4721 	struct work_struct idc_aen;
4722 	/* DPC high-priority workqueue */
4723 	struct workqueue_struct *dpc_hp_wq;
4724 	struct work_struct nic_core_reset;
4725 	struct work_struct idc_state_handler;
4726 	struct work_struct nic_core_unrecoverable;
4727 	struct work_struct board_disable;
4728 
4729 	struct mr_data_fx00 mr;
4730 	uint32_t chip_reset;
4731 
4732 	struct qlt_hw_data tgt;
4733 	int	allow_cna_fw_dump;
4734 	uint32_t fw_ability_mask;
4735 	uint16_t min_supported_speed;
4736 	uint16_t max_supported_speed;
4737 
4738 	/* DMA pool for the DIF bundling buffers */
4739 	struct dma_pool *dif_bundl_pool;
4740 	#define DIF_BUNDLING_DMA_POOL_SIZE  1024
4741 	struct {
4742 		struct {
4743 			struct list_head head;
4744 			uint count;
4745 		} good;
4746 		struct {
4747 			struct list_head head;
4748 			uint count;
4749 		} unusable;
4750 	} pool;
4751 
4752 	unsigned long long dif_bundle_crossed_pages;
4753 	unsigned long long dif_bundle_reads;
4754 	unsigned long long dif_bundle_writes;
4755 	unsigned long long dif_bundle_kallocs;
4756 	unsigned long long dif_bundle_dma_allocs;
4757 
4758 	atomic_t        nvme_active_aen_cnt;
4759 	uint16_t        nvme_last_rptd_aen;             /* Last recorded aen count */
4760 
4761 	uint8_t fc4_type_priority;
4762 
4763 	atomic_t zio_threshold;
4764 	uint16_t last_zio_threshold;
4765 
4766 #define DEFAULT_ZIO_THRESHOLD 5
4767 
4768 	struct qla_hw_data_stat stat;
4769 	pci_error_state_t pci_error_state;
4770 	struct dma_pool *purex_dma_pool;
4771 	struct btree_head32 host_map;
4772 
4773 #define EDIF_NUM_SA_INDEX	512
4774 #define EDIF_TX_SA_INDEX_BASE	EDIF_NUM_SA_INDEX
4775 	void *edif_rx_sa_id_map;
4776 	void *edif_tx_sa_id_map;
4777 	spinlock_t sadb_fp_lock;
4778 
4779 	struct list_head sadb_tx_index_list;
4780 	struct list_head sadb_rx_index_list;
4781 	spinlock_t sadb_lock;	/* protects list */
4782 	struct els_reject elsrej;
4783 	u8 edif_post_stop_cnt_down;
4784 	struct qla_fw_res fwres ____cacheline_aligned;
4785 };
4786 
4787 #define RX_ELS_SIZE (roundup(sizeof(struct enode) + ELS_MAX_PAYLOAD, SMP_CACHE_BYTES))
4788 
4789 struct active_regions {
4790 	uint8_t global;
4791 	struct {
4792 		uint8_t board_config;
4793 		uint8_t vpd_nvram;
4794 		uint8_t npiv_config_0_1;
4795 		uint8_t npiv_config_2_3;
4796 	} aux;
4797 };
4798 
4799 #define FW_ABILITY_MAX_SPEED_MASK	0xFUL
4800 #define FW_ABILITY_MAX_SPEED_16G	0x0
4801 #define FW_ABILITY_MAX_SPEED_32G	0x1
4802 #define FW_ABILITY_MAX_SPEED(ha)	\
4803 	(ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
4804 
4805 #define QLA_GET_DATA_RATE	0
4806 #define QLA_SET_DATA_RATE_NOLR	1
4807 #define QLA_SET_DATA_RATE_LR	2 /* Set speed and initiate LR */
4808 
4809 #define QLA_DEFAULT_PAYLOAD_SIZE	64
4810 /*
4811  * This item might be allocated with a size > sizeof(struct purex_item).
4812  * The "size" variable gives the size of the payload (which
4813  * is variable) starting at "iocb".
4814  */
4815 struct purex_item {
4816 	struct list_head list;
4817 	struct scsi_qla_host *vha;
4818 	void (*process_item)(struct scsi_qla_host *vha,
4819 			     struct purex_item *pkt);
4820 	atomic_t in_use;
4821 	uint16_t size;
4822 	struct {
4823 		uint8_t iocb[64];
4824 	} iocb;
4825 };
4826 
4827 #include "qla_edif.h"
4828 
4829 #define SCM_FLAG_RDF_REJECT		0x00
4830 #define SCM_FLAG_RDF_COMPLETED		0x01
4831 
4832 #define QLA_CON_PRIMITIVE_RECEIVED	0x1
4833 #define QLA_CONGESTION_ARB_WARNING	0x1
4834 #define QLA_CONGESTION_ARB_ALARM	0X2
4835 
4836 /*
4837  * Qlogic scsi host structure
4838  */
4839 typedef struct scsi_qla_host {
4840 	struct list_head list;
4841 	struct list_head vp_fcports;	/* list of fcports */
4842 	struct list_head work_list;
4843 	spinlock_t work_lock;
4844 	struct work_struct iocb_work;
4845 
4846 	/* Commonly used flags and state information. */
4847 	struct Scsi_Host *host;
4848 	unsigned long	host_no;
4849 	uint8_t		host_str[16];
4850 
4851 	volatile struct {
4852 		uint32_t	init_done		:1;
4853 		uint32_t	online			:1;
4854 		uint32_t	reset_active		:1;
4855 
4856 		uint32_t	management_server_logged_in :1;
4857 		uint32_t	process_response_queue	:1;
4858 		uint32_t	difdix_supported:1;
4859 		uint32_t	delete_progress:1;
4860 
4861 		uint32_t	fw_tgt_reported:1;
4862 		uint32_t	bbcr_enable:1;
4863 		uint32_t	qpairs_available:1;
4864 		uint32_t	qpairs_req_created:1;
4865 		uint32_t	qpairs_rsp_created:1;
4866 		uint32_t	nvme_enabled:1;
4867 		uint32_t        nvme_first_burst:1;
4868 		uint32_t        nvme2_enabled:1;
4869 	} flags;
4870 
4871 	atomic_t	loop_state;
4872 #define LOOP_TIMEOUT	1
4873 #define LOOP_DOWN	2
4874 #define LOOP_UP		3
4875 #define LOOP_UPDATE	4
4876 #define LOOP_READY	5
4877 #define LOOP_DEAD	6
4878 
4879 	unsigned long   relogin_jif;
4880 	unsigned long   dpc_flags;
4881 #define RESET_MARKER_NEEDED	0	/* Send marker to ISP. */
4882 #define RESET_ACTIVE		1
4883 #define ISP_ABORT_NEEDED	2	/* Initiate ISP abort. */
4884 #define ABORT_ISP_ACTIVE	3	/* ISP abort in progress. */
4885 #define LOOP_RESYNC_NEEDED	4	/* Device Resync needed. */
4886 #define LOOP_RESYNC_ACTIVE	5
4887 #define LOCAL_LOOP_UPDATE	6	/* Perform a local loop update. */
4888 #define RSCN_UPDATE		7	/* Perform an RSCN update. */
4889 #define RELOGIN_NEEDED		8
4890 #define REGISTER_FC4_NEEDED	9	/* SNS FC4 registration required. */
4891 #define ISP_ABORT_RETRY		10	/* ISP aborted. */
4892 #define BEACON_BLINK_NEEDED	11
4893 #define REGISTER_FDMI_NEEDED	12
4894 #define FCPORT_UPDATE_NEEDED	13
4895 #define VP_DPC_NEEDED		14	/* wake up for VP dpc handling */
4896 #define UNLOADING		15
4897 #define NPIV_CONFIG_NEEDED	16
4898 #define ISP_UNRECOVERABLE	17
4899 #define FCOE_CTX_RESET_NEEDED	18	/* Initiate FCoE context reset */
4900 #define MPI_RESET_NEEDED	19	/* Initiate MPI FW reset */
4901 #define ISP_QUIESCE_NEEDED	20	/* Driver need some quiescence */
4902 #define N2N_LINK_RESET		21
4903 #define PORT_UPDATE_NEEDED	22
4904 #define FX00_RESET_RECOVERY	23
4905 #define FX00_TARGET_SCAN	24
4906 #define FX00_CRITEMP_RECOVERY	25
4907 #define FX00_HOST_INFO_RESEND	26
4908 #define QPAIR_ONLINE_CHECK_NEEDED	27
4909 #define DO_EEH_RECOVERY		28
4910 #define DETECT_SFP_CHANGE	29
4911 #define N2N_LOGIN_NEEDED	30
4912 #define IOCB_WORK_ACTIVE	31
4913 #define SET_ZIO_THRESHOLD_NEEDED 32
4914 #define ISP_ABORT_TO_ROM	33
4915 #define VPORT_DELETE		34
4916 
4917 #define PROCESS_PUREX_IOCB	63
4918 
4919 	unsigned long	pci_flags;
4920 #define PFLG_DISCONNECTED	0	/* PCI device removed */
4921 #define PFLG_DRIVER_REMOVING	1	/* PCI driver .remove */
4922 #define PFLG_DRIVER_PROBING	2	/* PCI driver .probe */
4923 
4924 	uint32_t	device_flags;
4925 #define SWITCH_FOUND		BIT_0
4926 #define DFLG_NO_CABLE		BIT_1
4927 #define DFLG_DEV_FAILED		BIT_5
4928 
4929 	/* ISP configuration data. */
4930 	uint16_t	loop_id;		/* Host adapter loop id */
4931 	uint16_t        self_login_loop_id;     /* host adapter loop id
4932 						 * get it on self login
4933 						 */
4934 	fc_port_t       bidir_fcport;		/* fcport used for bidir cmnds
4935 						 * no need of allocating it for
4936 						 * each command
4937 						 */
4938 
4939 	port_id_t	d_id;			/* Host adapter port id */
4940 	uint8_t		marker_needed;
4941 	uint16_t	mgmt_svr_loop_id;
4942 
4943 
4944 
4945 	/* Timeout timers. */
4946 	uint8_t         loop_down_abort_time;    /* port down timer */
4947 	atomic_t        loop_down_timer;         /* loop down timer */
4948 	uint8_t         link_down_timeout;       /* link down timeout */
4949 
4950 	uint32_t        timer_active;
4951 	struct timer_list        timer;
4952 
4953 	uint8_t		node_name[WWN_SIZE];
4954 	uint8_t		port_name[WWN_SIZE];
4955 	uint8_t		fabric_node_name[WWN_SIZE];
4956 	uint8_t		fabric_port_name[WWN_SIZE];
4957 
4958 	struct		nvme_fc_local_port *nvme_local_port;
4959 	struct completion nvme_del_done;
4960 
4961 	uint16_t	fcoe_vlan_id;
4962 	uint16_t	fcoe_fcf_idx;
4963 	uint8_t		fcoe_vn_port_mac[6];
4964 
4965 	/* list of commands waiting on workqueue */
4966 	struct list_head	qla_cmd_list;
4967 	struct list_head	qla_sess_op_cmd_list;
4968 	struct list_head	unknown_atio_list;
4969 	spinlock_t		cmd_list_lock;
4970 	struct delayed_work	unknown_atio_work;
4971 
4972 	/* Counter to detect races between ELS and RSCN events */
4973 	atomic_t		generation_tick;
4974 	/* Time when global fcport update has been scheduled */
4975 	int			total_fcport_update_gen;
4976 	/* List of pending LOGOs, protected by tgt_mutex */
4977 	struct list_head	logo_list;
4978 	/* List of pending PLOGI acks, protected by hw lock */
4979 	struct list_head	plogi_ack_list;
4980 
4981 	struct list_head	qp_list;
4982 
4983 	uint32_t	vp_abort_cnt;
4984 
4985 	struct fc_vport	*fc_vport;	/* holds fc_vport * for each vport */
4986 	uint16_t        vp_idx;		/* vport ID */
4987 	struct qla_qpair *qpair;	/* base qpair */
4988 
4989 	unsigned long		vp_flags;
4990 #define VP_IDX_ACQUIRED		0	/* bit no 0 */
4991 #define VP_CREATE_NEEDED	1
4992 #define VP_BIND_NEEDED		2
4993 #define VP_DELETE_NEEDED	3
4994 #define VP_SCR_NEEDED		4	/* State Change Request registration */
4995 #define VP_CONFIG_OK		5	/* Flag to cfg VP, if FW is ready */
4996 	atomic_t 		vp_state;
4997 #define VP_OFFLINE		0
4998 #define VP_ACTIVE		1
4999 #define VP_FAILED		2
5000 // #define VP_DISABLE		3
5001 	uint16_t 	vp_err_state;
5002 	uint16_t	vp_prev_err_state;
5003 #define VP_ERR_UNKWN		0
5004 #define VP_ERR_PORTDWN		1
5005 #define VP_ERR_FAB_UNSUPPORTED	2
5006 #define VP_ERR_FAB_NORESOURCES	3
5007 #define VP_ERR_FAB_LOGOUT	4
5008 #define VP_ERR_ADAP_NORESOURCES	5
5009 	struct qla_hw_data *hw;
5010 	struct scsi_qlt_host vha_tgt;
5011 	struct req_que *req;
5012 	int		fw_heartbeat_counter;
5013 	int		seconds_since_last_heartbeat;
5014 	struct fc_host_statistics fc_host_stat;
5015 	struct qla_statistics qla_stats;
5016 	struct bidi_statistics bidi_stats;
5017 	atomic_t	vref_count;
5018 	struct qla8044_reset_template reset_tmplt;
5019 	uint16_t	bbcr;
5020 
5021 	uint16_t u_ql2xexchoffld;
5022 	uint16_t u_ql2xiniexchg;
5023 	uint16_t qlini_mode;
5024 	uint16_t ql2xexchoffld;
5025 	uint16_t ql2xiniexchg;
5026 
5027 	struct dentry *dfs_rport_root;
5028 
5029 	struct purex_list {
5030 		struct list_head head;
5031 		spinlock_t lock;
5032 	} purex_list;
5033 	struct purex_item default_item;
5034 
5035 	struct name_list_extended gnl;
5036 	/* Count of active session/fcport */
5037 	int fcport_count;
5038 	wait_queue_head_t fcport_waitQ;
5039 	wait_queue_head_t vref_waitq;
5040 	uint8_t min_supported_speed;
5041 	uint8_t n2n_node_name[WWN_SIZE];
5042 	uint8_t n2n_port_name[WWN_SIZE];
5043 	uint16_t	n2n_id;
5044 	__le16 dport_data[4];
5045 	struct list_head gpnid_list;
5046 	struct fab_scan scan;
5047 	uint8_t	scm_fabric_connection_flags;
5048 
5049 	unsigned int irq_offset;
5050 
5051 	u64 hw_err_cnt;
5052 	u64 interface_err_cnt;
5053 	u64 cmd_timeout_cnt;
5054 	u64 reset_cmd_err_cnt;
5055 	u64 link_down_time;
5056 	u64 short_link_down_cnt;
5057 	struct edif_dbell e_dbell;
5058 	struct pur_core pur_cinfo;
5059 } scsi_qla_host_t;
5060 
5061 struct qla27xx_image_status {
5062 	uint8_t image_status_mask;
5063 	__le16	generation;
5064 	uint8_t ver_major;
5065 	uint8_t ver_minor;
5066 	uint8_t bitmap;		/* 28xx only */
5067 	uint8_t reserved[2];
5068 	__le32	checksum;
5069 	__le32	signature;
5070 } __packed;
5071 
5072 /* 28xx aux image status bimap values */
5073 #define QLA28XX_AUX_IMG_BOARD_CONFIG		BIT_0
5074 #define QLA28XX_AUX_IMG_VPD_NVRAM		BIT_1
5075 #define QLA28XX_AUX_IMG_NPIV_CONFIG_0_1		BIT_2
5076 #define QLA28XX_AUX_IMG_NPIV_CONFIG_2_3		BIT_3
5077 
5078 #define SET_VP_IDX	1
5079 #define SET_AL_PA	2
5080 #define RESET_VP_IDX	3
5081 #define RESET_AL_PA	4
5082 struct qla_tgt_vp_map {
5083 	uint8_t	idx;
5084 	scsi_qla_host_t *vha;
5085 };
5086 
5087 struct qla2_sgx {
5088 	dma_addr_t		dma_addr;	/* OUT */
5089 	uint32_t		dma_len;	/* OUT */
5090 
5091 	uint32_t		tot_bytes;	/* IN */
5092 	struct scatterlist	*cur_sg;	/* IN */
5093 
5094 	/* for book keeping, bzero on initial invocation */
5095 	uint32_t		bytes_consumed;
5096 	uint32_t		num_bytes;
5097 	uint32_t		tot_partial;
5098 
5099 	/* for debugging */
5100 	uint32_t		num_sg;
5101 	srb_t			*sp;
5102 };
5103 
5104 #define QLA_FW_STARTED(_ha) {			\
5105 	int i;					\
5106 	_ha->flags.fw_started = 1;		\
5107 	_ha->base_qpair->fw_started = 1;	\
5108 	for (i = 0; i < _ha->max_qpairs; i++) {	\
5109 	if (_ha->queue_pair_map[i])	\
5110 	_ha->queue_pair_map[i]->fw_started = 1;	\
5111 	}					\
5112 }
5113 
5114 #define QLA_FW_STOPPED(_ha) {			\
5115 	int i;					\
5116 	_ha->flags.fw_started = 0;		\
5117 	_ha->base_qpair->fw_started = 0;	\
5118 	for (i = 0; i < _ha->max_qpairs; i++) {	\
5119 	if (_ha->queue_pair_map[i])	\
5120 	_ha->queue_pair_map[i]->fw_started = 0;	\
5121 	}					\
5122 }
5123 
5124 
5125 #define SFUB_CHECKSUM_SIZE	4
5126 
5127 struct secure_flash_update_block {
5128 	uint32_t	block_info;
5129 	uint32_t	signature_lo;
5130 	uint32_t	signature_hi;
5131 	uint32_t	signature_upper[0x3e];
5132 };
5133 
5134 struct secure_flash_update_block_pk {
5135 	uint32_t	block_info;
5136 	uint32_t	signature_lo;
5137 	uint32_t	signature_hi;
5138 	uint32_t	signature_upper[0x3e];
5139 	uint32_t	public_key[0x41];
5140 };
5141 
5142 /*
5143  * Macros to help code, maintain, etc.
5144  */
5145 #define LOOP_TRANSITION(ha) \
5146 	(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
5147 	 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
5148 	 atomic_read(&ha->loop_state) == LOOP_DOWN)
5149 
5150 #define STATE_TRANSITION(ha) \
5151 		(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
5152 			 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
5153 
qla_vha_mark_busy(scsi_qla_host_t * vha)5154 static inline bool qla_vha_mark_busy(scsi_qla_host_t *vha)
5155 {
5156 	atomic_inc(&vha->vref_count);
5157 	mb();
5158 	if (vha->flags.delete_progress) {
5159 		atomic_dec(&vha->vref_count);
5160 		wake_up(&vha->vref_waitq);
5161 		return true;
5162 	}
5163 	return false;
5164 }
5165 
5166 #define QLA_VHA_MARK_NOT_BUSY(__vha) do {		\
5167 	atomic_dec(&__vha->vref_count);			\
5168 	wake_up(&__vha->vref_waitq);			\
5169 } while (0)						\
5170 
5171 #define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do {	\
5172 	atomic_inc(&__qpair->ref_count);		\
5173 	mb();						\
5174 	if (__qpair->delete_in_progress) {		\
5175 		atomic_dec(&__qpair->ref_count);	\
5176 		__bail = 1;				\
5177 	} else {					\
5178 	       __bail = 0;				\
5179 	}						\
5180 } while (0)
5181 
5182 #define QLA_QPAIR_MARK_NOT_BUSY(__qpair)		\
5183 	atomic_dec(&__qpair->ref_count)
5184 
5185 #define QLA_ENA_CONF(_ha) {\
5186     int i;\
5187     _ha->base_qpair->enable_explicit_conf = 1;	\
5188     for (i = 0; i < _ha->max_qpairs; i++) {	\
5189 	if (_ha->queue_pair_map[i])		\
5190 	    _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
5191     }						\
5192 }
5193 
5194 #define QLA_DIS_CONF(_ha) {\
5195     int i;\
5196     _ha->base_qpair->enable_explicit_conf = 0;	\
5197     for (i = 0; i < _ha->max_qpairs; i++) {	\
5198 	if (_ha->queue_pair_map[i])		\
5199 	    _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
5200     }						\
5201 }
5202 
5203 /*
5204  * qla2x00 local function return status codes
5205  */
5206 #define MBS_MASK		0x3fff
5207 
5208 #define QLA_SUCCESS		(MBS_COMMAND_COMPLETE & MBS_MASK)
5209 #define QLA_INVALID_COMMAND	(MBS_INVALID_COMMAND & MBS_MASK)
5210 #define QLA_INTERFACE_ERROR	(MBS_HOST_INTERFACE_ERROR & MBS_MASK)
5211 #define QLA_TEST_FAILED		(MBS_TEST_FAILED & MBS_MASK)
5212 #define QLA_COMMAND_ERROR	(MBS_COMMAND_ERROR & MBS_MASK)
5213 #define QLA_PARAMETER_ERROR	(MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
5214 #define QLA_PORT_ID_USED	(MBS_PORT_ID_USED & MBS_MASK)
5215 #define QLA_LOOP_ID_USED	(MBS_LOOP_ID_USED & MBS_MASK)
5216 #define QLA_ALL_IDS_IN_USE	(MBS_ALL_IDS_IN_USE & MBS_MASK)
5217 #define QLA_NOT_LOGGED_IN	(MBS_NOT_LOGGED_IN & MBS_MASK)
5218 
5219 #define QLA_FUNCTION_TIMEOUT		0x100
5220 #define QLA_FUNCTION_PARAMETER_ERROR	0x101
5221 #define QLA_FUNCTION_FAILED		0x102
5222 #define QLA_MEMORY_ALLOC_FAILED		0x103
5223 #define QLA_LOCK_TIMEOUT		0x104
5224 #define QLA_ABORTED			0x105
5225 #define QLA_SUSPENDED			0x106
5226 #define QLA_BUSY			0x107
5227 #define QLA_ALREADY_REGISTERED		0x109
5228 #define QLA_OS_TIMER_EXPIRED		0x10a
5229 #define QLA_ERR_NO_QPAIR		0x10b
5230 #define QLA_ERR_NOT_FOUND		0x10c
5231 #define QLA_ERR_FROM_FW			0x10d
5232 
5233 #define NVRAM_DELAY()		udelay(10)
5234 
5235 /*
5236  * Flash support definitions
5237  */
5238 #define OPTROM_SIZE_2300	0x20000
5239 #define OPTROM_SIZE_2322	0x100000
5240 #define OPTROM_SIZE_24XX	0x100000
5241 #define OPTROM_SIZE_25XX	0x200000
5242 #define OPTROM_SIZE_81XX	0x400000
5243 #define OPTROM_SIZE_82XX	0x800000
5244 #define OPTROM_SIZE_83XX	0x1000000
5245 #define OPTROM_SIZE_28XX	0x2000000
5246 
5247 #define OPTROM_BURST_SIZE	0x1000
5248 #define OPTROM_BURST_DWORDS	(OPTROM_BURST_SIZE / 4)
5249 
5250 #define	QLA_DSDS_PER_IOCB	37
5251 
5252 #define CMD_SP(Cmnd)		((Cmnd)->SCp.ptr)
5253 
5254 #define QLA_SG_ALL	1024
5255 
5256 enum nexus_wait_type {
5257 	WAIT_HOST = 0,
5258 	WAIT_TARGET,
5259 	WAIT_LUN,
5260 };
5261 
5262 #define INVALID_EDIF_SA_INDEX	0xffff
5263 #define RX_DELETE_NO_EDIF_SA_INDEX	0xfffe
5264 
5265 #define QLA_SKIP_HANDLE QLA_TGT_SKIP_HANDLE
5266 
5267 /* edif hash element */
5268 struct edif_list_entry {
5269 	uint16_t handle;			/* nport_handle */
5270 	uint32_t update_sa_index;
5271 	uint32_t delete_sa_index;
5272 	uint32_t count;				/* counter for filtering sa_index */
5273 #define EDIF_ENTRY_FLAGS_CLEANUP	0x01	/* this index is being cleaned up */
5274 	uint32_t flags;				/* used by sadb cleanup code */
5275 	fc_port_t *fcport;			/* needed by rx delay timer function */
5276 	struct timer_list timer;		/* rx delay timer */
5277 	struct list_head next;
5278 };
5279 
5280 #define EDIF_TX_INDX_BASE 512
5281 #define EDIF_RX_INDX_BASE 0
5282 #define EDIF_RX_DELETE_FILTER_COUNT 3	/* delay queuing rx delete until this many */
5283 
5284 /* entry in the sa_index free pool */
5285 
5286 struct sa_index_pair {
5287 	uint16_t sa_index;
5288 	uint32_t spi;
5289 };
5290 
5291 /* edif sa_index data structure */
5292 struct edif_sa_index_entry {
5293 	struct sa_index_pair sa_pair[2];
5294 	fc_port_t *fcport;
5295 	uint16_t handle;
5296 	struct list_head next;
5297 };
5298 
5299 /* Refer to SNIA SFF 8247 */
5300 struct sff_8247_a0 {
5301 	u8 txid;	/* transceiver id */
5302 	u8 ext_txid;
5303 	u8 connector;
5304 	/* compliance code */
5305 	u8 eth_infi_cc3;	/* ethernet, inifiband */
5306 	u8 sonet_cc4[2];
5307 	u8 eth_cc6;
5308 	/* link length */
5309 #define FC_LL_VL BIT_7	/* very long */
5310 #define FC_LL_S  BIT_6	/* Short */
5311 #define FC_LL_I  BIT_5	/* Intermidiate*/
5312 #define FC_LL_L  BIT_4	/* Long */
5313 #define FC_LL_M  BIT_3	/* Medium */
5314 #define FC_LL_SA BIT_2	/* ShortWave laser */
5315 #define FC_LL_LC BIT_1	/* LongWave laser */
5316 #define FC_LL_EL BIT_0	/* Electrical inter enclosure */
5317 	u8 fc_ll_cc7;
5318 	/* FC technology */
5319 #define FC_TEC_EL BIT_7	/* Electrical inter enclosure */
5320 #define FC_TEC_SN BIT_6	/* short wave w/o OFC */
5321 #define FC_TEC_SL BIT_5	/* short wave with OFC */
5322 #define FC_TEC_LL BIT_4	/* Longwave Laser */
5323 #define FC_TEC_ACT BIT_3	/* Active cable */
5324 #define FC_TEC_PAS BIT_2	/* Passive cable */
5325 	u8 fc_tec_cc8;
5326 	/* Transmission Media */
5327 #define FC_MED_TW BIT_7	/* Twin Ax */
5328 #define FC_MED_TP BIT_6	/* Twited Pair */
5329 #define FC_MED_MI BIT_5	/* Min Coax */
5330 #define FC_MED_TV BIT_4	/* Video Coax */
5331 #define FC_MED_M6 BIT_3	/* Multimode, 62.5um */
5332 #define FC_MED_M5 BIT_2	/* Multimode, 50um */
5333 #define FC_MED_SM BIT_0	/* Single Mode */
5334 	u8 fc_med_cc9;
5335 	/* speed FC_SP_12: 12*100M = 1200 MB/s */
5336 #define FC_SP_12 BIT_7
5337 #define FC_SP_8  BIT_6
5338 #define FC_SP_16 BIT_5
5339 #define FC_SP_4  BIT_4
5340 #define FC_SP_32 BIT_3
5341 #define FC_SP_2  BIT_2
5342 #define FC_SP_1  BIT_0
5343 	u8 fc_sp_cc10;
5344 	u8 encode;
5345 	u8 bitrate;
5346 	u8 rate_id;
5347 	u8 length_km;		/* offset 14/eh */
5348 	u8 length_100m;
5349 	u8 length_50um_10m;
5350 	u8 length_62um_10m;
5351 	u8 length_om4_10m;
5352 	u8 length_om3_10m;
5353 #define SFF_VEN_NAME_LEN 16
5354 	u8 vendor_name[SFF_VEN_NAME_LEN];	/* offset 20/14h */
5355 	u8 tx_compat;
5356 	u8 vendor_oui[3];
5357 #define SFF_PART_NAME_LEN 16
5358 	u8 vendor_pn[SFF_PART_NAME_LEN];	/* part number */
5359 	u8 vendor_rev[4];
5360 	u8 wavelength[2];
5361 	u8 resv;
5362 	u8 cc_base;
5363 	u8 options[2];	/* offset 64 */
5364 	u8 br_max;
5365 	u8 br_min;
5366 	u8 vendor_sn[16];
5367 	u8 date_code[8];
5368 	u8 diag;
5369 	u8 enh_options;
5370 	u8 sff_revision;
5371 	u8 cc_ext;
5372 	u8 vendor_specific[32];
5373 	u8 resv2[128];
5374 };
5375 
5376 /* BPM -- Buffer Plus Management support. */
5377 #define IS_BPM_CAPABLE(ha) \
5378 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
5379 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
5380 #define IS_BPM_RANGE_CAPABLE(ha) \
5381 	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
5382 #define IS_BPM_ENABLED(vha) \
5383 	(ql2xautodetectsfp && !vha->vp_idx && IS_BPM_CAPABLE(vha->hw))
5384 
5385 #define FLASH_SEMAPHORE_REGISTER_ADDR   0x00101016
5386 
5387 #define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
5388 	(IS_QLA27XX(_ha) || IS_QLA28XX(_ha) || IS_QLA83XX(_ha)))
5389 
5390 #define SAVE_TOPO(_ha) { \
5391 	if (_ha->current_topology)				\
5392 		_ha->prev_topology = _ha->current_topology;     \
5393 }
5394 
5395 #define N2N_TOPO(ha) \
5396 	((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \
5397 	 ha->current_topology == ISP_CFG_N || \
5398 	 !ha->current_topology)
5399 
5400 #define QLA_N2N_WAIT_TIME	5 /* 2 * ra_tov(n2n) + 1 */
5401 
5402 #define NVME_TYPE(fcport) \
5403 	(fcport->fc4_type & FS_FC4TYPE_NVME) \
5404 
5405 #define FCP_TYPE(fcport) \
5406 	(fcport->fc4_type & FS_FC4TYPE_FCP) \
5407 
5408 #define NVME_ONLY_TARGET(fcport) \
5409 	(NVME_TYPE(fcport) && !FCP_TYPE(fcport))  \
5410 
5411 #define NVME_FCP_TARGET(fcport) \
5412 	(FCP_TYPE(fcport) && NVME_TYPE(fcport)) \
5413 
5414 #define NVME_PRIORITY(ha, fcport) \
5415 	(NVME_FCP_TARGET(fcport) && \
5416 	 (ha->fc4_type_priority == FC4_PRIORITY_NVME))
5417 
5418 #define NVME_TARGET(ha, fcport) \
5419 	(fcport->do_prli_nvme || \
5420 	NVME_ONLY_TARGET(fcport)) \
5421 
5422 #define PRLI_PHASE(_cls) \
5423 	((_cls == DSC_LS_PRLI_PEND) || (_cls == DSC_LS_PRLI_COMP))
5424 
5425 enum ql_vnd_host_stat_action {
5426 	QLA_STOP = 0,
5427 	QLA_START,
5428 	QLA_CLEAR,
5429 };
5430 
5431 struct ql_vnd_mng_host_stats_param {
5432 	u32 stat_type;
5433 	enum ql_vnd_host_stat_action action;
5434 } __packed;
5435 
5436 struct ql_vnd_mng_host_stats_resp {
5437 	u32 status;
5438 } __packed;
5439 
5440 struct ql_vnd_stats_param {
5441 	u32 stat_type;
5442 } __packed;
5443 
5444 struct ql_vnd_tgt_stats_param {
5445 	s32 tgt_id;
5446 	u32 stat_type;
5447 } __packed;
5448 
5449 enum ql_vnd_host_port_action {
5450 	QLA_ENABLE = 0,
5451 	QLA_DISABLE,
5452 };
5453 
5454 struct ql_vnd_mng_host_port_param {
5455 	enum ql_vnd_host_port_action action;
5456 } __packed;
5457 
5458 struct ql_vnd_mng_host_port_resp {
5459 	u32 status;
5460 } __packed;
5461 
5462 struct ql_vnd_stat_entry {
5463 	u32 stat_type;	/* Failure type */
5464 	u32 tgt_num;	/* Target Num */
5465 	u64 cnt;	/* Counter value */
5466 } __packed;
5467 
5468 struct ql_vnd_stats {
5469 	u64 entry_count; /* Num of entries */
5470 	u64 rservd;
5471 	struct ql_vnd_stat_entry entry[0]; /* Place holder of entries */
5472 } __packed;
5473 
5474 struct ql_vnd_host_stats_resp {
5475 	u32 status;
5476 	struct ql_vnd_stats stats;
5477 } __packed;
5478 
5479 struct ql_vnd_tgt_stats_resp {
5480 	u32 status;
5481 	struct ql_vnd_stats stats;
5482 } __packed;
5483 
5484 #include "qla_target.h"
5485 #include "qla_gbl.h"
5486 #include "qla_dbg.h"
5487 #include "qla_inline.h"
5488 
5489 #define IS_SESSION_DELETED(_fcport) (_fcport->disc_state == DSC_DELETE_PEND || \
5490 				      _fcport->disc_state == DSC_DELETED)
5491 
5492 #define DBG_FCPORT_PRFMT(_fp, _fmt, _args...) \
5493 	"%s: %8phC: " _fmt " (state=%d disc_state=%d scan_state=%d loopid=0x%x deleted=%d flags=0x%x)\n", \
5494 	__func__, _fp->port_name, ##_args, atomic_read(&_fp->state), \
5495 	_fp->disc_state, _fp->scan_state, _fp->loop_id, _fp->deleted, \
5496 	_fp->flags
5497 
5498 #define TMF_NOT_READY(_fcport) \
5499 	(!_fcport || IS_SESSION_DELETED(_fcport) || atomic_read(&_fcport->state) != FCS_ONLINE || \
5500 	!_fcport->vha->hw->flags.fw_started)
5501 
5502 #endif
5503