Home
last modified time | relevance | path

Searched refs:BIT5 (Results 1 – 25 of 33) sorted by relevance

12

/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_hw.h100 #define EPROM_CMD_RESERVED_MASK BIT5
130 #define RCR_FILTER_MASK (BIT0 | BIT1 | BIT2 | BIT3 | BIT5 | BIT12 | \
145 #define RCR_ACRC32 BIT5
182 #define CAM_USEDK BIT5
206 #define SCR_NoSKMC BIT5
223 #define IMR_HCCADOK BIT5
236 #define TPPoll_CQ BIT5
276 #define AcmHw_ViqStatus BIT5
366 #define RRSR_9M BIT5
/drivers/scsi/
Ddc395x.h71 #define BIT5 0x00000020 macro
134 #define SRB_ERROR BIT5
139 #define RESIDUAL_VALID BIT5
170 #define EN_TAG_QUEUEING BIT5
597 #define LUN_CHECK BIT5
/drivers/staging/rtl8723bs/include/
Dhal_com_reg.h531 #define CmdEEPROM_En BIT5 /* EEPROM enable when set 1 */
539 #define GPIOSEL_ENBT BIT5
561 #define HSIMR_SPS_OCP_INT_EN BIT5
570 #define HSISR_SPS_OCP_INT BIT5
613 #define RRSR_9M BIT5
707 #define CAM_USEDK BIT5
771 #define IMR_TBDER BIT5 /* For 92C, Transmit Beacon Error Interrupt */
819 #define PHIMR_BKDOK BIT5 /* AC_BK DMA OK Interrupt */
870 #define UHIMR_BKDOK BIT5 /* AC_BK DMA OK Interrupt */
924 #define IMR_BKDOK_88E BIT5 /* AC_BK DMA OK */
[all …]
Dhal_pwr_seq.h47 …MSK, PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, 0}, /*0x00[5] = 1b…
76 …, PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5}, /*0x00[5] = 1b…
151 …K, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5},/*Respond TxOK …
182 …, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5},/*reset dual TS…
Drtl8723b_spec.h170 #define BIT_BCN_PORT_SEL BIT5
209 #define IMR_BKDOK_8723B BIT5 /* AC_BK DMA OK */
Dosdep_service.h22 #define BIT5 0x00000020 macro
/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/
Dpwrseq.h262 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5 \
383 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, 0 \
416 PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT5|BIT4), (BIT5|BIT4) \
466 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5 \
619 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5 \
/drivers/video/fbdev/via/
Ddvi.c62 BIT5 + BIT6 + BIT7); in viafb_tmds_trasmitter_identify()
66 viafb_write_reg_mask(SR3E, VIASR, 0x0, BIT5); in viafb_tmds_trasmitter_identify()
396 viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 + BIT5); in viafb_dvi_enable()
408 viafb_write_reg_mask(CR93, VIACR, 0x21, BIT0 + BIT5); in viafb_dvi_enable()
Dhw.c1696 viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5); in device_screen_off()
1702 viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5); in device_screen_on()
1713 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5); in set_display_channel()
1717 viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5); in set_display_channel()
1720 viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5); in set_display_channel()
1725 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5); in set_display_channel()
1728 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5); in set_display_channel()
2065 p_gfx_dpa_setting->DVP0DataDri_S1, BIT5); in viafb_set_dpa_gfx()
Dshare.h19 #define BIT5 0x20 macro
/drivers/net/wireless/realtek/rtlwifi/btcoexist/
Dhalbt_precomp.h36 #define BIT5 0x00000020 macro
Dhalbtc8821a2ant.h10 #define BT_INFO_8821A_2ANT_B_HID BIT5
Dhalbtc8192e2ant.h9 #define BT_INFO_8192E_2ANT_B_HID BIT5
Dhalbtc8821a1ant.h10 #define BT_INFO_8821A_1ANT_B_HID BIT5
Dhalbtc8723b2ant.h12 #define BT_INFO_8723B_2ANT_B_HID BIT5
Dhalbtc8723b1ant.h9 #define BT_INFO_8723B_1ANT_B_HID BIT5
Dhalbtcoutsrc.h97 #define ALGO_TRACE_FW_DETAIL BIT5
/drivers/staging/rtl8723bs/hal/
DHalBtc8723b2Ant.h10 #define BT_INFO_8723B_2ANT_B_HID BIT5
DHalBtc8723b1Ant.h10 #define BT_INFO_8723B_1ANT_B_HID BIT5
DHal8723BReg.h398 #define IMR_BKDOK_8723B BIT5 /* AC_BK DMA OK */
Dodm.h371 ODM_BB_CCK_PD = BIT5,
448 ODM_WM_AUTO = BIT5,
DHalBtc8723b1Ant.c998 if (byte1 & BIT4 && !(byte1 & BIT5)) { in halbtc8723b1ant_SetFwPstdma()
1000 realByte1 |= BIT5; in halbtc8723b1ant_SetFwPstdma()
1002 realByte5 |= BIT5; in halbtc8723b1ant_SetFwPstdma()
/drivers/staging/rtl8192e/
Drtl819x_Qos.h15 #define BIT5 0x00000020 macro
/drivers/tty/
Dsynclink_gt.c395 #define IRQ_DCD BIT5
2140 if (status & (BIT5 + BIT4)) { in isr_rdma()
2165 if (status & (BIT5 + BIT4 + BIT3)) { in isr_tdma()
4064 case 7: val |= BIT5; break; in async_mode()
4065 case 8: val |= BIT5 + BIT4; break; in async_mode()
4104 case 7: val |= BIT5; break; in async_mode()
4105 case 8: val |= BIT5 + BIT4; break; in async_mode()
4228 case HDLC_PREAMBLE_LENGTH_16BITS: val |= BIT5; break; in sync_mode()
4230 case HDLC_PREAMBLE_LENGTH_64BITS: val |= BIT5 + BIT4; break; in sync_mode()
4316 val |= BIT6 + BIT5; /* 011, txclk = BRG/16 */ in sync_mode()
[all …]
/drivers/char/pcmcia/
Dsynclink_cs.c678 #define CMD_RXFIFO_READ BIT5
906 if (!fifo_count && (read_reg(info,CHA+STAR) & BIT5)) in rx_ready_async()
2991 val = read_reg(info, CHA + CCR2) | (BIT4 | BIT5); in loopback_enable()
3118 val |= BIT5; in hdlc_mode()
3143 val |= BIT5; in hdlc_mode()
3206 val |= BIT5; in hdlc_mode()
3480 val |= BIT5; in async_mode()
3523 val |= BIT5; in async_mode()
3648 else if (!(status & BIT5)) { in rx_get_frame()
3679 if (status & BIT5) in rx_get_frame()
[all …]

12