Searched refs:MinVddcPhases (Results 1 – 6 of 6) sorted by relevance
107 uint32_t MinVddcPhases; member138 uint32_t MinVddcPhases; member171 uint32_t MinVddcPhases; member245 uint8_t MinVddcPhases; member
50 uint32_t MinVddcPhases; member80 uint32_t MinVddcPhases; member113 uint32_t MinVddcPhases; member191 uint8_t MinVddcPhases; member
2629 table->UvdLevel[count].MinVddcPhases = 1; in ci_populate_smc_uvd_level()2871 memory_level->MinVddcPhases = 1; in ci_populate_single_memory_level()2877 &memory_level->MinVddcPhases); in ci_populate_single_memory_level()2934 memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases); in ci_populate_single_memory_level()2972 table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1; in ci_populate_smc_acpi_level()3002 table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases); in ci_populate_smc_acpi_level()3014 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases; in ci_populate_smc_acpi_level()3200 graphic_level->MinVddcPhases = 1; in ci_populate_single_graphic_level()3206 &graphic_level->MinVddcPhases); in ci_populate_single_graphic_level()3227 graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases); in ci_populate_single_graphic_level()[all …]
909 graphic_level->MinVddcPhases = 1; in iceland_populate_single_graphic_level()915 &graphic_level->MinVddcPhases); in iceland_populate_single_graphic_level()945 CONVERT_FROM_HOST_TO_SMC_UL(graphic_level->MinVddcPhases); in iceland_populate_single_graphic_level()1258 memory_level->MinVddcPhases = 1; in iceland_populate_single_memory_level()1262 memory_clock, &memory_level->MinVddcPhases); in iceland_populate_single_memory_level()1325 CONVERT_FROM_HOST_TO_SMC_UL(memory_level->MinVddcPhases); in iceland_populate_single_memory_level()1445 table->ACPILevel.MinVddcPhases = vddc_phase_shed_control ? 0 : 1; in iceland_populate_smc_acpi_level()1493 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases; in iceland_populate_smc_acpi_level()
426 level->MinVddcPhases = 1; in ci_populate_single_graphic_level()432 &level->MinVddcPhases); in ci_populate_single_graphic_level()457 CONVERT_FROM_HOST_TO_SMC_UL(level->MinVddcPhases); in ci_populate_single_graphic_level()1211 memory_level->MinVddcPhases = 1; in ci_populate_single_memory_level()1215 memory_clock, &memory_level->MinVddcPhases); in ci_populate_single_memory_level()1278 CONVERT_FROM_HOST_TO_SMC_UL(memory_level->MinVddcPhases); in ci_populate_single_memory_level()1398 table->ACPILevel.MinVddcPhases = data->vddc_phase_shed_control ? 0 : 1; in ci_populate_smc_acpi_level()1446 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases; in ci_populate_smc_acpi_level()1535 table->UvdLevel[count].MinVddcPhases = 1; in ci_populate_smc_uvd_level()