Home
last modified time | relevance | path

Searched refs:mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL_BASE_IDX (Results 1 – 4 of 4) sorted by relevance

/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddpcs_3_0_3_offset.h112 #define mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL_BASE_IDX macro
Ddpcs_3_0_0_offset.h105 #define mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL_BASE_IDX macro
/drivers/gpu/drm/amd/include/asic_reg/dpcs/
Ddpcs_2_1_0_offset.h137 #define mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL_BASE_IDX macro
Ddpcs_2_0_0_offset.h129 #define mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL_BASE_IDX macro