1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __LINUX_GPIO_DRIVER_H
3 #define __LINUX_GPIO_DRIVER_H
4
5 #include <linux/device.h>
6 #include <linux/types.h>
7 #include <linux/irq.h>
8 #include <linux/irqchip/chained_irq.h>
9 #include <linux/irqdomain.h>
10 #include <linux/lockdep.h>
11 #include <linux/pinctrl/pinctrl.h>
12 #include <linux/pinctrl/pinconf-generic.h>
13 #include <linux/android_kabi.h>
14
15 struct gpio_desc;
16 struct of_phandle_args;
17 struct device_node;
18 struct seq_file;
19 struct gpio_device;
20 struct module;
21 enum gpiod_flags;
22 enum gpio_lookup_flags;
23
24 struct gpio_chip;
25
26 #define GPIO_LINE_DIRECTION_IN 1
27 #define GPIO_LINE_DIRECTION_OUT 0
28
29 /**
30 * struct gpio_irq_chip - GPIO interrupt controller
31 */
32 struct gpio_irq_chip {
33 /**
34 * @chip:
35 *
36 * GPIO IRQ chip implementation, provided by GPIO driver.
37 */
38 struct irq_chip *chip;
39
40 /**
41 * @domain:
42 *
43 * Interrupt translation domain; responsible for mapping between GPIO
44 * hwirq number and Linux IRQ number.
45 */
46 struct irq_domain *domain;
47
48 /**
49 * @domain_ops:
50 *
51 * Table of interrupt domain operations for this IRQ chip.
52 */
53 const struct irq_domain_ops *domain_ops;
54
55 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
56 /**
57 * @fwnode:
58 *
59 * Firmware node corresponding to this gpiochip/irqchip, necessary
60 * for hierarchical irqdomain support.
61 */
62 struct fwnode_handle *fwnode;
63
64 /**
65 * @parent_domain:
66 *
67 * If non-NULL, will be set as the parent of this GPIO interrupt
68 * controller's IRQ domain to establish a hierarchical interrupt
69 * domain. The presence of this will activate the hierarchical
70 * interrupt support.
71 */
72 struct irq_domain *parent_domain;
73
74 /**
75 * @child_to_parent_hwirq:
76 *
77 * This callback translates a child hardware IRQ offset to a parent
78 * hardware IRQ offset on a hierarchical interrupt chip. The child
79 * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the
80 * ngpio field of struct gpio_chip) and the corresponding parent
81 * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by
82 * the driver. The driver can calculate this from an offset or using
83 * a lookup table or whatever method is best for this chip. Return
84 * 0 on successful translation in the driver.
85 *
86 * If some ranges of hardware IRQs do not have a corresponding parent
87 * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and
88 * @need_valid_mask to make these GPIO lines unavailable for
89 * translation.
90 */
91 int (*child_to_parent_hwirq)(struct gpio_chip *gc,
92 unsigned int child_hwirq,
93 unsigned int child_type,
94 unsigned int *parent_hwirq,
95 unsigned int *parent_type);
96
97 /**
98 * @populate_parent_alloc_arg :
99 *
100 * This optional callback allocates and populates the specific struct
101 * for the parent's IRQ domain. If this is not specified, then
102 * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell
103 * variant named &gpiochip_populate_parent_fwspec_fourcell is also
104 * available.
105 */
106 void *(*populate_parent_alloc_arg)(struct gpio_chip *gc,
107 unsigned int parent_hwirq,
108 unsigned int parent_type);
109
110 /**
111 * @child_offset_to_irq:
112 *
113 * This optional callback is used to translate the child's GPIO line
114 * offset on the GPIO chip to an IRQ number for the GPIO to_irq()
115 * callback. If this is not specified, then a default callback will be
116 * provided that returns the line offset.
117 */
118 unsigned int (*child_offset_to_irq)(struct gpio_chip *gc,
119 unsigned int pin);
120
121 /**
122 * @child_irq_domain_ops:
123 *
124 * The IRQ domain operations that will be used for this GPIO IRQ
125 * chip. If no operations are provided, then default callbacks will
126 * be populated to setup the IRQ hierarchy. Some drivers need to
127 * supply their own translate function.
128 */
129 struct irq_domain_ops child_irq_domain_ops;
130 #endif
131
132 /**
133 * @handler:
134 *
135 * The IRQ handler to use (often a predefined IRQ core function) for
136 * GPIO IRQs, provided by GPIO driver.
137 */
138 irq_flow_handler_t handler;
139
140 /**
141 * @default_type:
142 *
143 * Default IRQ triggering type applied during GPIO driver
144 * initialization, provided by GPIO driver.
145 */
146 unsigned int default_type;
147
148 /**
149 * @lock_key:
150 *
151 * Per GPIO IRQ chip lockdep class for IRQ lock.
152 */
153 struct lock_class_key *lock_key;
154
155 /**
156 * @request_key:
157 *
158 * Per GPIO IRQ chip lockdep class for IRQ request.
159 */
160 struct lock_class_key *request_key;
161
162 /**
163 * @parent_handler:
164 *
165 * The interrupt handler for the GPIO chip's parent interrupts, may be
166 * NULL if the parent interrupts are nested rather than cascaded.
167 */
168 irq_flow_handler_t parent_handler;
169
170 /**
171 * @parent_handler_data:
172 *
173 * Data associated, and passed to, the handler for the parent
174 * interrupt.
175 */
176 void *parent_handler_data;
177
178 /**
179 * @num_parents:
180 *
181 * The number of interrupt parents of a GPIO chip.
182 */
183 unsigned int num_parents;
184
185 /**
186 * @parents:
187 *
188 * A list of interrupt parents of a GPIO chip. This is owned by the
189 * driver, so the core will only reference this list, not modify it.
190 */
191 unsigned int *parents;
192
193 /**
194 * @map:
195 *
196 * A list of interrupt parents for each line of a GPIO chip.
197 */
198 unsigned int *map;
199
200 /**
201 * @threaded:
202 *
203 * True if set the interrupt handling uses nested threads.
204 */
205 bool threaded;
206
207 /**
208 * @init_hw: optional routine to initialize hardware before
209 * an IRQ chip will be added. This is quite useful when
210 * a particular driver wants to clear IRQ related registers
211 * in order to avoid undesired events.
212 */
213 int (*init_hw)(struct gpio_chip *gc);
214
215 /**
216 * @init_valid_mask: optional routine to initialize @valid_mask, to be
217 * used if not all GPIO lines are valid interrupts. Sometimes some
218 * lines just cannot fire interrupts, and this routine, when defined,
219 * is passed a bitmap in "valid_mask" and it will have ngpios
220 * bits from 0..(ngpios-1) set to "1" as in valid. The callback can
221 * then directly set some bits to "0" if they cannot be used for
222 * interrupts.
223 */
224 void (*init_valid_mask)(struct gpio_chip *gc,
225 unsigned long *valid_mask,
226 unsigned int ngpios);
227
228 /**
229 * @initialized:
230 *
231 * Flag to track GPIO chip irq member's initialization.
232 * This flag will make sure GPIO chip irq members are not used
233 * before they are initialized.
234 */
235 bool initialized;
236
237 /**
238 * @valid_mask:
239 *
240 * If not %NULL, holds bitmask of GPIOs which are valid to be included
241 * in IRQ domain of the chip.
242 */
243 unsigned long *valid_mask;
244
245 /**
246 * @first:
247 *
248 * Required for static IRQ allocation. If set, irq_domain_add_simple()
249 * will allocate and map all IRQs during initialization.
250 */
251 unsigned int first;
252
253 /**
254 * @irq_enable:
255 *
256 * Store old irq_chip irq_enable callback
257 */
258 void (*irq_enable)(struct irq_data *data);
259
260 /**
261 * @irq_disable:
262 *
263 * Store old irq_chip irq_disable callback
264 */
265 void (*irq_disable)(struct irq_data *data);
266 /**
267 * @irq_unmask:
268 *
269 * Store old irq_chip irq_unmask callback
270 */
271 void (*irq_unmask)(struct irq_data *data);
272
273 /**
274 * @irq_mask:
275 *
276 * Store old irq_chip irq_mask callback
277 */
278 void (*irq_mask)(struct irq_data *data);
279
280 ANDROID_KABI_RESERVE(1);
281 ANDROID_KABI_RESERVE(2);
282 };
283
284 /**
285 * struct gpio_chip - abstract a GPIO controller
286 * @label: a functional name for the GPIO device, such as a part
287 * number or the name of the SoC IP-block implementing it.
288 * @gpiodev: the internal state holder, opaque struct
289 * @parent: optional parent device providing the GPIOs
290 * @owner: helps prevent removal of modules exporting active GPIOs
291 * @request: optional hook for chip-specific activation, such as
292 * enabling module power and clock; may sleep
293 * @free: optional hook for chip-specific deactivation, such as
294 * disabling module power and clock; may sleep
295 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
296 * (same as GPIO_LINE_DIRECTION_OUT / GPIO_LINE_DIRECTION_IN),
297 * or negative error. It is recommended to always implement this
298 * function, even on input-only or output-only gpio chips.
299 * @direction_input: configures signal "offset" as input, or returns error
300 * This can be omitted on input-only or output-only gpio chips.
301 * @direction_output: configures signal "offset" as output, or returns error
302 * This can be omitted on input-only or output-only gpio chips.
303 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
304 * @get_multiple: reads values for multiple signals defined by "mask" and
305 * stores them in "bits", returns 0 on success or negative error
306 * @set: assigns output value for signal "offset"
307 * @set_multiple: assigns output values for multiple signals defined by "mask"
308 * @set_config: optional hook for all kinds of settings. Uses the same
309 * packed config format as generic pinconf.
310 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
311 * implementation may not sleep
312 * @dbg_show: optional routine to show contents in debugfs; default code
313 * will be used when this is omitted, but custom code can show extra
314 * state (such as pullup/pulldown configuration).
315 * @init_valid_mask: optional routine to initialize @valid_mask, to be used if
316 * not all GPIOs are valid.
317 * @add_pin_ranges: optional routine to initialize pin ranges, to be used when
318 * requires special mapping of the pins that provides GPIO functionality.
319 * It is called after adding GPIO chip and before adding IRQ chip.
320 * @base: identifies the first GPIO number handled by this chip;
321 * or, if negative during registration, requests dynamic ID allocation.
322 * DEPRECATION: providing anything non-negative and nailing the base
323 * offset of GPIO chips is deprecated. Please pass -1 as base to
324 * let gpiolib select the chip base in all possible cases. We want to
325 * get rid of the static GPIO number space in the long run.
326 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
327 * handled is (base + ngpio - 1).
328 * @offset: when multiple gpio chips belong to the same device this
329 * can be used as offset within the device so friendly names can
330 * be properly assigned.
331 * @names: if set, must be an array of strings to use as alternative
332 * names for the GPIOs in this chip. Any entry in the array
333 * may be NULL if there is no alias for the GPIO, however the
334 * array must be @ngpio entries long. A name can include a single printk
335 * format specifier for an unsigned int. It is substituted by the actual
336 * number of the gpio.
337 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
338 * must while accessing GPIO expander chips over I2C or SPI. This
339 * implies that if the chip supports IRQs, these IRQs need to be threaded
340 * as the chip access may sleep when e.g. reading out the IRQ status
341 * registers.
342 * @read_reg: reader function for generic GPIO
343 * @write_reg: writer function for generic GPIO
344 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
345 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
346 * generic GPIO core. It is for internal housekeeping only.
347 * @reg_dat: data (in) register for generic GPIO
348 * @reg_set: output set register (out=high) for generic GPIO
349 * @reg_clr: output clear register (out=low) for generic GPIO
350 * @reg_dir_out: direction out setting register for generic GPIO
351 * @reg_dir_in: direction in setting register for generic GPIO
352 * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
353 * be read and we need to rely on out internal state tracking.
354 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
355 * <register width> * 8
356 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
357 * shadowed and real data registers writes together.
358 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
359 * safely.
360 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
361 * direction safely. A "1" in this word means the line is set as
362 * output.
363 *
364 * A gpio_chip can help platforms abstract various sources of GPIOs so
365 * they can all be accessed through a common programming interface.
366 * Example sources would be SOC controllers, FPGAs, multifunction
367 * chips, dedicated GPIO expanders, and so on.
368 *
369 * Each chip controls a number of signals, identified in method calls
370 * by "offset" values in the range 0..(@ngpio - 1). When those signals
371 * are referenced through calls like gpio_get_value(gpio), the offset
372 * is calculated by subtracting @base from the gpio number.
373 */
374 struct gpio_chip {
375 const char *label;
376 struct gpio_device *gpiodev;
377 struct device *parent;
378 struct module *owner;
379
380 int (*request)(struct gpio_chip *gc,
381 unsigned int offset);
382 void (*free)(struct gpio_chip *gc,
383 unsigned int offset);
384 int (*get_direction)(struct gpio_chip *gc,
385 unsigned int offset);
386 int (*direction_input)(struct gpio_chip *gc,
387 unsigned int offset);
388 int (*direction_output)(struct gpio_chip *gc,
389 unsigned int offset, int value);
390 int (*get)(struct gpio_chip *gc,
391 unsigned int offset);
392 int (*get_multiple)(struct gpio_chip *gc,
393 unsigned long *mask,
394 unsigned long *bits);
395 void (*set)(struct gpio_chip *gc,
396 unsigned int offset, int value);
397 void (*set_multiple)(struct gpio_chip *gc,
398 unsigned long *mask,
399 unsigned long *bits);
400 int (*set_config)(struct gpio_chip *gc,
401 unsigned int offset,
402 unsigned long config);
403 int (*to_irq)(struct gpio_chip *gc,
404 unsigned int offset);
405
406 void (*dbg_show)(struct seq_file *s,
407 struct gpio_chip *gc);
408
409 int (*init_valid_mask)(struct gpio_chip *gc,
410 unsigned long *valid_mask,
411 unsigned int ngpios);
412
413 int (*add_pin_ranges)(struct gpio_chip *gc);
414
415 int base;
416 u16 ngpio;
417 u16 offset;
418 const char *const *names;
419 bool can_sleep;
420
421 #if IS_ENABLED(CONFIG_GPIO_GENERIC)
422 unsigned long (*read_reg)(void __iomem *reg);
423 void (*write_reg)(void __iomem *reg, unsigned long data);
424 bool be_bits;
425 void __iomem *reg_dat;
426 void __iomem *reg_set;
427 void __iomem *reg_clr;
428 void __iomem *reg_dir_out;
429 void __iomem *reg_dir_in;
430 bool bgpio_dir_unreadable;
431 int bgpio_bits;
432 raw_spinlock_t bgpio_lock;
433 unsigned long bgpio_data;
434 unsigned long bgpio_dir;
435 #endif /* CONFIG_GPIO_GENERIC */
436
437 #ifdef CONFIG_GPIOLIB_IRQCHIP
438 /*
439 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
440 * to handle IRQs for most practical cases.
441 */
442
443 /**
444 * @irq:
445 *
446 * Integrates interrupt chip functionality with the GPIO chip. Can be
447 * used to handle IRQs for most practical cases.
448 */
449 struct gpio_irq_chip irq;
450 #endif /* CONFIG_GPIOLIB_IRQCHIP */
451
452 /**
453 * @valid_mask:
454 *
455 * If not %NULL, holds bitmask of GPIOs which are valid to be used
456 * from the chip.
457 */
458 unsigned long *valid_mask;
459
460 #if defined(CONFIG_OF_GPIO)
461 /*
462 * If CONFIG_OF_GPIO is enabled, then all GPIO controllers described in
463 * the device tree automatically may have an OF translation
464 */
465
466 /**
467 * @of_node:
468 *
469 * Pointer to a device tree node representing this GPIO controller.
470 */
471 struct device_node *of_node;
472
473 /**
474 * @of_gpio_n_cells:
475 *
476 * Number of cells used to form the GPIO specifier.
477 */
478 unsigned int of_gpio_n_cells;
479
480 /**
481 * @of_xlate:
482 *
483 * Callback to translate a device tree GPIO specifier into a chip-
484 * relative GPIO number and flags.
485 */
486 int (*of_xlate)(struct gpio_chip *gc,
487 const struct of_phandle_args *gpiospec, u32 *flags);
488
489 /**
490 * @of_gpio_ranges_fallback:
491 *
492 * Optional hook for the case that no gpio-ranges property is defined
493 * within the device tree node "np" (usually DT before introduction
494 * of gpio-ranges). So this callback is helpful to provide the
495 * necessary backward compatibility for the pin ranges.
496 */
497 int (*of_gpio_ranges_fallback)(struct gpio_chip *gc,
498 struct device_node *np);
499
500 #endif /* CONFIG_OF_GPIO */
501
502 ANDROID_KABI_RESERVE(1);
503 ANDROID_KABI_RESERVE(2);
504 };
505
506 extern const char *gpiochip_is_requested(struct gpio_chip *gc,
507 unsigned int offset);
508
509 /**
510 * for_each_requested_gpio_in_range - iterates over requested GPIOs in a given range
511 * @chip: the chip to query
512 * @i: loop variable
513 * @base: first GPIO in the range
514 * @size: amount of GPIOs to check starting from @base
515 * @label: label of current GPIO
516 */
517 #define for_each_requested_gpio_in_range(chip, i, base, size, label) \
518 for (i = 0; i < size; i++) \
519 if ((label = gpiochip_is_requested(chip, base + i)) == NULL) {} else
520
521 /* Iterates over all requested GPIO of the given @chip */
522 #define for_each_requested_gpio(chip, i, label) \
523 for_each_requested_gpio_in_range(chip, i, 0, chip->ngpio, label)
524
525 /* add/remove chips */
526 extern int gpiochip_add_data_with_key(struct gpio_chip *gc, void *data,
527 struct lock_class_key *lock_key,
528 struct lock_class_key *request_key);
529
530 /**
531 * gpiochip_add_data() - register a gpio_chip
532 * @gc: the chip to register, with gc->base initialized
533 * @data: driver-private data associated with this chip
534 *
535 * Context: potentially before irqs will work
536 *
537 * When gpiochip_add_data() is called very early during boot, so that GPIOs
538 * can be freely used, the gc->parent device must be registered before
539 * the gpio framework's arch_initcall(). Otherwise sysfs initialization
540 * for GPIOs will fail rudely.
541 *
542 * gpiochip_add_data() must only be called after gpiolib initialization,
543 * i.e. after core_initcall().
544 *
545 * If gc->base is negative, this requests dynamic assignment of
546 * a range of valid GPIOs.
547 *
548 * Returns:
549 * A negative errno if the chip can't be registered, such as because the
550 * gc->base is invalid or already associated with a different chip.
551 * Otherwise it returns zero as a success code.
552 */
553 #ifdef CONFIG_LOCKDEP
554 #define gpiochip_add_data(gc, data) ({ \
555 static struct lock_class_key lock_key; \
556 static struct lock_class_key request_key; \
557 gpiochip_add_data_with_key(gc, data, &lock_key, \
558 &request_key); \
559 })
560 #define devm_gpiochip_add_data(dev, gc, data) ({ \
561 static struct lock_class_key lock_key; \
562 static struct lock_class_key request_key; \
563 devm_gpiochip_add_data_with_key(dev, gc, data, &lock_key, \
564 &request_key); \
565 })
566 #else
567 #define gpiochip_add_data(gc, data) gpiochip_add_data_with_key(gc, data, NULL, NULL)
568 #define devm_gpiochip_add_data(dev, gc, data) \
569 devm_gpiochip_add_data_with_key(dev, gc, data, NULL, NULL)
570 #endif /* CONFIG_LOCKDEP */
571
gpiochip_add(struct gpio_chip * gc)572 static inline int gpiochip_add(struct gpio_chip *gc)
573 {
574 return gpiochip_add_data(gc, NULL);
575 }
576 extern void gpiochip_remove(struct gpio_chip *gc);
577 extern int devm_gpiochip_add_data_with_key(struct device *dev, struct gpio_chip *gc, void *data,
578 struct lock_class_key *lock_key,
579 struct lock_class_key *request_key);
580
581 extern struct gpio_chip *gpiochip_find(void *data,
582 int (*match)(struct gpio_chip *gc, void *data));
583
584 bool gpiochip_line_is_irq(struct gpio_chip *gc, unsigned int offset);
585 int gpiochip_reqres_irq(struct gpio_chip *gc, unsigned int offset);
586 void gpiochip_relres_irq(struct gpio_chip *gc, unsigned int offset);
587 void gpiochip_disable_irq(struct gpio_chip *gc, unsigned int offset);
588 void gpiochip_enable_irq(struct gpio_chip *gc, unsigned int offset);
589
590 /* Line status inquiry for drivers */
591 bool gpiochip_line_is_open_drain(struct gpio_chip *gc, unsigned int offset);
592 bool gpiochip_line_is_open_source(struct gpio_chip *gc, unsigned int offset);
593
594 /* Sleep persistence inquiry for drivers */
595 bool gpiochip_line_is_persistent(struct gpio_chip *gc, unsigned int offset);
596 bool gpiochip_line_is_valid(const struct gpio_chip *gc, unsigned int offset);
597
598 /* get driver data */
599 void *gpiochip_get_data(struct gpio_chip *gc);
600
601 struct bgpio_pdata {
602 const char *label;
603 int base;
604 int ngpio;
605 };
606
607 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
608
609 void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
610 unsigned int parent_hwirq,
611 unsigned int parent_type);
612 void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
613 unsigned int parent_hwirq,
614 unsigned int parent_type);
615
616 #else
617
gpiochip_populate_parent_fwspec_twocell(struct gpio_chip * gc,unsigned int parent_hwirq,unsigned int parent_type)618 static inline void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
619 unsigned int parent_hwirq,
620 unsigned int parent_type)
621 {
622 return NULL;
623 }
624
gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip * gc,unsigned int parent_hwirq,unsigned int parent_type)625 static inline void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
626 unsigned int parent_hwirq,
627 unsigned int parent_type)
628 {
629 return NULL;
630 }
631
632 #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */
633
634 int bgpio_init(struct gpio_chip *gc, struct device *dev,
635 unsigned long sz, void __iomem *dat, void __iomem *set,
636 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
637 unsigned long flags);
638
639 #define BGPIOF_BIG_ENDIAN BIT(0)
640 #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
641 #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
642 #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
643 #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
644 #define BGPIOF_NO_OUTPUT BIT(5) /* only input */
645 #define BGPIOF_NO_SET_ON_INPUT BIT(6)
646
647 int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
648 irq_hw_number_t hwirq);
649 void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
650
651 int gpiochip_irq_domain_activate(struct irq_domain *domain,
652 struct irq_data *data, bool reserve);
653 void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
654 struct irq_data *data);
655
656 bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gc,
657 unsigned int offset);
658
659 #ifdef CONFIG_GPIOLIB_IRQCHIP
660 int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
661 struct irq_domain *domain);
662 #else
gpiochip_irqchip_add_domain(struct gpio_chip * gc,struct irq_domain * domain)663 static inline int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
664 struct irq_domain *domain)
665 {
666 WARN_ON(1);
667 return -EINVAL;
668 }
669 #endif
670
671 int gpiochip_generic_request(struct gpio_chip *gc, unsigned int offset);
672 void gpiochip_generic_free(struct gpio_chip *gc, unsigned int offset);
673 int gpiochip_generic_config(struct gpio_chip *gc, unsigned int offset,
674 unsigned long config);
675
676 /**
677 * struct gpio_pin_range - pin range controlled by a gpio chip
678 * @node: list for maintaining set of pin ranges, used internally
679 * @pctldev: pinctrl device which handles corresponding pins
680 * @range: actual range of pins controlled by a gpio controller
681 */
682 struct gpio_pin_range {
683 struct list_head node;
684 struct pinctrl_dev *pctldev;
685 struct pinctrl_gpio_range range;
686 };
687
688 #ifdef CONFIG_PINCTRL
689
690 int gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
691 unsigned int gpio_offset, unsigned int pin_offset,
692 unsigned int npins);
693 int gpiochip_add_pingroup_range(struct gpio_chip *gc,
694 struct pinctrl_dev *pctldev,
695 unsigned int gpio_offset, const char *pin_group);
696 void gpiochip_remove_pin_ranges(struct gpio_chip *gc);
697
698 #else /* ! CONFIG_PINCTRL */
699
700 static inline int
gpiochip_add_pin_range(struct gpio_chip * gc,const char * pinctl_name,unsigned int gpio_offset,unsigned int pin_offset,unsigned int npins)701 gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
702 unsigned int gpio_offset, unsigned int pin_offset,
703 unsigned int npins)
704 {
705 return 0;
706 }
707 static inline int
gpiochip_add_pingroup_range(struct gpio_chip * gc,struct pinctrl_dev * pctldev,unsigned int gpio_offset,const char * pin_group)708 gpiochip_add_pingroup_range(struct gpio_chip *gc,
709 struct pinctrl_dev *pctldev,
710 unsigned int gpio_offset, const char *pin_group)
711 {
712 return 0;
713 }
714
715 static inline void
gpiochip_remove_pin_ranges(struct gpio_chip * gc)716 gpiochip_remove_pin_ranges(struct gpio_chip *gc)
717 {
718 }
719
720 #endif /* CONFIG_PINCTRL */
721
722 struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *gc,
723 unsigned int hwnum,
724 const char *label,
725 enum gpio_lookup_flags lflags,
726 enum gpiod_flags dflags);
727 void gpiochip_free_own_desc(struct gpio_desc *desc);
728
729 #ifdef CONFIG_GPIOLIB
730
731 /* lock/unlock as IRQ */
732 int gpiochip_lock_as_irq(struct gpio_chip *gc, unsigned int offset);
733 void gpiochip_unlock_as_irq(struct gpio_chip *gc, unsigned int offset);
734
735
736 struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
737
738 #else /* CONFIG_GPIOLIB */
739
gpiod_to_chip(const struct gpio_desc * desc)740 static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
741 {
742 /* GPIO can never have been requested */
743 WARN_ON(1);
744 return ERR_PTR(-ENODEV);
745 }
746
gpiochip_lock_as_irq(struct gpio_chip * gc,unsigned int offset)747 static inline int gpiochip_lock_as_irq(struct gpio_chip *gc,
748 unsigned int offset)
749 {
750 WARN_ON(1);
751 return -EINVAL;
752 }
753
gpiochip_unlock_as_irq(struct gpio_chip * gc,unsigned int offset)754 static inline void gpiochip_unlock_as_irq(struct gpio_chip *gc,
755 unsigned int offset)
756 {
757 WARN_ON(1);
758 }
759 #endif /* CONFIG_GPIOLIB */
760
761 #endif /* __LINUX_GPIO_DRIVER_H */
762