1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * core.h - DesignWare USB3 DRD Core Header
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 */
10
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/mutex.h>
17 #include <linux/ioport.h>
18 #include <linux/list.h>
19 #include <linux/bitops.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/mm.h>
22 #include <linux/debugfs.h>
23 #include <linux/wait.h>
24 #include <linux/workqueue.h>
25 #include <linux/android_kabi.h>
26
27 #include <linux/usb/ch9.h>
28 #include <linux/usb/gadget.h>
29 #include <linux/usb/otg.h>
30 #include <linux/usb/role.h>
31 #include <linux/ulpi/interface.h>
32
33 #include <linux/phy/phy.h>
34
35 #include <linux/power_supply.h>
36
37 #include <linux/android_kabi.h>
38
39 #define DWC3_MSG_MAX 500
40
41 /* Global constants */
42 #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
43 #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
44 #define DWC3_EP0_SETUP_SIZE 512
45 #define DWC3_ENDPOINTS_NUM 32
46 #define DWC3_XHCI_RESOURCES_NUM 2
47 #define DWC3_ISOC_MAX_RETRIES 5
48
49 #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
50 #define DWC3_EVENT_BUFFERS_SIZE 4096
51 #define DWC3_EVENT_TYPE_MASK 0xfe
52
53 #define DWC3_EVENT_TYPE_DEV 0
54 #define DWC3_EVENT_TYPE_CARKIT 3
55 #define DWC3_EVENT_TYPE_I2C 4
56
57 #define DWC3_DEVICE_EVENT_DISCONNECT 0
58 #define DWC3_DEVICE_EVENT_RESET 1
59 #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
60 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
61 #define DWC3_DEVICE_EVENT_WAKEUP 4
62 #define DWC3_DEVICE_EVENT_HIBER_REQ 5
63 #define DWC3_DEVICE_EVENT_SUSPEND 6
64 #define DWC3_DEVICE_EVENT_SOF 7
65 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
66 #define DWC3_DEVICE_EVENT_CMD_CMPL 10
67 #define DWC3_DEVICE_EVENT_OVERFLOW 11
68
69 /* Controller's role while using the OTG block */
70 #define DWC3_OTG_ROLE_IDLE 0
71 #define DWC3_OTG_ROLE_HOST 1
72 #define DWC3_OTG_ROLE_DEVICE 2
73
74 #define DWC3_GEVNTCOUNT_MASK 0xfffc
75 #define DWC3_GEVNTCOUNT_EHB BIT(31)
76 #define DWC3_GSNPSID_MASK 0xffff0000
77 #define DWC3_GSNPSREV_MASK 0xffff
78 #define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16)
79
80 /* DWC3 registers memory space boundries */
81 #define DWC3_XHCI_REGS_START 0x0
82 #define DWC3_XHCI_REGS_END 0x7fff
83 #define DWC3_GLOBALS_REGS_START 0xc100
84 #define DWC3_GLOBALS_REGS_END 0xc6ff
85 #define DWC3_DEVICE_REGS_START 0xc700
86 #define DWC3_DEVICE_REGS_END 0xcbff
87 #define DWC3_OTG_REGS_START 0xcc00
88 #define DWC3_OTG_REGS_END 0xccff
89
90 /* Global Registers */
91 #define DWC3_GSBUSCFG0 0xc100
92 #define DWC3_GSBUSCFG1 0xc104
93 #define DWC3_GTXTHRCFG 0xc108
94 #define DWC3_GRXTHRCFG 0xc10c
95 #define DWC3_GCTL 0xc110
96 #define DWC3_GEVTEN 0xc114
97 #define DWC3_GSTS 0xc118
98 #define DWC3_GUCTL1 0xc11c
99 #define DWC3_GSNPSID 0xc120
100 #define DWC3_GGPIO 0xc124
101 #define DWC3_GUID 0xc128
102 #define DWC3_GUCTL 0xc12c
103 #define DWC3_GBUSERRADDR0 0xc130
104 #define DWC3_GBUSERRADDR1 0xc134
105 #define DWC3_GPRTBIMAP0 0xc138
106 #define DWC3_GPRTBIMAP1 0xc13c
107 #define DWC3_GHWPARAMS0 0xc140
108 #define DWC3_GHWPARAMS1 0xc144
109 #define DWC3_GHWPARAMS2 0xc148
110 #define DWC3_GHWPARAMS3 0xc14c
111 #define DWC3_GHWPARAMS4 0xc150
112 #define DWC3_GHWPARAMS5 0xc154
113 #define DWC3_GHWPARAMS6 0xc158
114 #define DWC3_GHWPARAMS7 0xc15c
115 #define DWC3_GDBGFIFOSPACE 0xc160
116 #define DWC3_GDBGLTSSM 0xc164
117 #define DWC3_GDBGBMU 0xc16c
118 #define DWC3_GDBGLSPMUX 0xc170
119 #define DWC3_GDBGLSP 0xc174
120 #define DWC3_GDBGEPINFO0 0xc178
121 #define DWC3_GDBGEPINFO1 0xc17c
122 #define DWC3_GPRTBIMAP_HS0 0xc180
123 #define DWC3_GPRTBIMAP_HS1 0xc184
124 #define DWC3_GPRTBIMAP_FS0 0xc188
125 #define DWC3_GPRTBIMAP_FS1 0xc18c
126 #define DWC3_GUCTL2 0xc19c
127
128 #define DWC3_VER_NUMBER 0xc1a0
129 #define DWC3_VER_TYPE 0xc1a4
130
131 #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
132 #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
133
134 #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
135
136 #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
137
138 #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
139 #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
140
141 #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
142 #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
143 #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
144 #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
145
146 #define DWC3_GHWPARAMS8 0xc600
147 #define DWC3_GUCTL3 0xc60c
148 #define DWC3_GFLADJ 0xc630
149 #define DWC3_GHWPARAMS9 0xc6e0
150
151 /* Device Registers */
152 #define DWC3_DCFG 0xc700
153 #define DWC3_DCTL 0xc704
154 #define DWC3_DEVTEN 0xc708
155 #define DWC3_DSTS 0xc70c
156 #define DWC3_DGCMDPAR 0xc710
157 #define DWC3_DGCMD 0xc714
158 #define DWC3_DALEPENA 0xc720
159 #define DWC3_DCFG1 0xc740 /* DWC_usb32 only */
160
161 #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
162 #define DWC3_DEPCMDPAR2 0x00
163 #define DWC3_DEPCMDPAR1 0x04
164 #define DWC3_DEPCMDPAR0 0x08
165 #define DWC3_DEPCMD 0x0c
166
167 #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
168
169 /* OTG Registers */
170 #define DWC3_OCFG 0xcc00
171 #define DWC3_OCTL 0xcc04
172 #define DWC3_OEVT 0xcc08
173 #define DWC3_OEVTEN 0xcc0C
174 #define DWC3_OSTS 0xcc10
175
176 #define DWC3_LLUCTL 0xd024
177
178 /* Bit fields */
179
180 /* Global SoC Bus Configuration INCRx Register 0 */
181 #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */
182 #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */
183 #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */
184 #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */
185 #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */
186 #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */
187 #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */
188 #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */
189 #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff
190
191 /* Global Debug LSP MUX Select */
192 #define DWC3_GDBGLSPMUX_ENDBC BIT(15) /* Host only */
193 #define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff)
194 #define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4)
195 #define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf)
196
197 /* Global Debug Queue/FIFO Space Available Register */
198 #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
199 #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
200 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
201
202 #define DWC3_TXFIFO 0
203 #define DWC3_RXFIFO 1
204 #define DWC3_TXREQQ 2
205 #define DWC3_RXREQQ 3
206 #define DWC3_RXINFOQ 4
207 #define DWC3_PSTATQ 5
208 #define DWC3_DESCFETCHQ 6
209 #define DWC3_EVENTQ 7
210 #define DWC3_AUXEVENTQ 8
211
212 /* Global RX Threshold Configuration Register */
213 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
214 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
215 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
216
217 /* Global RX Threshold Configuration Register for DWC_usb31 only */
218 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16)
219 #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21)
220 #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26)
221 #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15)
222 #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
223 #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10)
224 #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
225 #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f)
226
227 /* Global TX Threshold Configuration Register for DWC_usb31 only */
228 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16)
229 #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21)
230 #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26)
231 #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15)
232 #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
233 #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10)
234 #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
235 #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f)
236
237 /* Global Configuration Register */
238 #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
239 #define DWC3_GCTL_PWRDNSCALE_MASK GENMASK(31, 19)
240 #define DWC3_GCTL_U2RSTECN BIT(16)
241 #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
242 #define DWC3_GCTL_CLK_BUS (0)
243 #define DWC3_GCTL_CLK_PIPE (1)
244 #define DWC3_GCTL_CLK_PIPEHALF (2)
245 #define DWC3_GCTL_CLK_MASK (3)
246
247 #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
248 #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
249 #define DWC3_GCTL_PRTCAP_HOST 1
250 #define DWC3_GCTL_PRTCAP_DEVICE 2
251 #define DWC3_GCTL_PRTCAP_OTG 3
252
253 #define DWC3_GCTL_CORESOFTRESET BIT(11)
254 #define DWC3_GCTL_SOFITPSYNC BIT(10)
255 #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
256 #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
257 #define DWC3_GCTL_DISSCRAMBLE BIT(3)
258 #define DWC3_GCTL_U2EXIT_LFPS BIT(2)
259 #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
260 #define DWC3_GCTL_DSBLCLKGTNG BIT(0)
261
262 /* Global User Control 1 Register */
263 #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT BIT(31)
264 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
265 #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK BIT(26)
266 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
267 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17)
268 #define DWC3_GUCTL1_PARKMODE_DISABLE_HS BIT(16)
269 #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST BIT(10)
270
271 /* Global Status Register */
272 #define DWC3_GSTS_OTG_IP BIT(10)
273 #define DWC3_GSTS_BC_IP BIT(9)
274 #define DWC3_GSTS_ADP_IP BIT(8)
275 #define DWC3_GSTS_HOST_IP BIT(7)
276 #define DWC3_GSTS_DEVICE_IP BIT(6)
277 #define DWC3_GSTS_CSR_TIMEOUT BIT(5)
278 #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4)
279 #define DWC3_GSTS_CURMOD(n) ((n) & 0x3)
280 #define DWC3_GSTS_CURMOD_DEVICE 0
281 #define DWC3_GSTS_CURMOD_HOST 1
282
283 /* Global USB2 PHY Configuration Register */
284 #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
285 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
286 #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
287 #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
288 #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
289 #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
290 #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
291 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
292 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
293 #define USBTRDTIM_UTMI_8_BIT 9
294 #define USBTRDTIM_UTMI_16_BIT 5
295 #define UTMI_PHYIF_16_BIT 1
296 #define UTMI_PHYIF_8_BIT 0
297
298 /* Global USB2 PHY Vendor Control Register */
299 #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
300 #define DWC3_GUSB2PHYACC_DONE BIT(24)
301 #define DWC3_GUSB2PHYACC_BUSY BIT(23)
302 #define DWC3_GUSB2PHYACC_WRITE BIT(22)
303 #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
304 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
305 #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
306
307 /* Global USB3 PIPE Control Register */
308 #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
309 #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
310 #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
311 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
312 #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
313 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
314 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
315 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
316 #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
317 #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
318 #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
319 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
320 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
321 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
322
323 /* Global TX Fifo Size Register */
324 #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */
325 #define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
326 #define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff)
327 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
328
329 /* Global RX Fifo Size Register */
330 #define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
331 #define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff)
332
333 /* Global Event Size Registers */
334 #define DWC3_GEVNTSIZ_INTMASK BIT(31)
335 #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
336
337 /* Global HWPARAMS0 Register */
338 #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
339 #define DWC3_GHWPARAMS0_MODE_GADGET 0
340 #define DWC3_GHWPARAMS0_MODE_HOST 1
341 #define DWC3_GHWPARAMS0_MODE_DRD 2
342 #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
343 #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
344 #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
345 #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
346 #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
347
348 /* Global HWPARAMS1 Register */
349 #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
350 #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
351 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
352 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
353 #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
354 #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
355 #define DWC3_GHWPARAMS1_ENDBC BIT(31)
356
357 /* Global HWPARAMS3 Register */
358 #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
359 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
360 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
361 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
362 #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
363 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
364 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
365 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
366 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
367 #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
368 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
369 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
370
371 /* Global HWPARAMS4 Register */
372 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
373 #define DWC3_MAX_HIBER_SCRATCHBUFS 15
374
375 /* Global HWPARAMS6 Register */
376 #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14)
377 #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13)
378 #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12)
379 #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11)
380 #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10)
381 #define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
382
383 /* DWC_usb32 only */
384 #define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8))
385
386 /* Global HWPARAMS7 Register */
387 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
388 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
389
390 /* Global HWPARAMS9 Register */
391 #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS BIT(0)
392 #define DWC3_GHWPARAMS9_DEV_MST BIT(1)
393
394 /* Global Frame Length Adjustment Register */
395 #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
396 #define DWC3_GFLADJ_30MHZ_MASK 0x3f
397 #define DWC3_GFLADJ_REFCLK_FLADJ_MASK GENMASK(21, 8)
398 #define DWC3_GFLADJ_REFCLK_LPM_SEL BIT(23)
399 #define DWC3_GFLADJ_240MHZDECR GENMASK(30, 24)
400 #define DWC3_GFLADJ_240MHZDECR_PLS1 BIT(31)
401
402 /* Global User Control Register*/
403 #define DWC3_GUCTL_REFCLKPER_MASK 0xffc00000
404 #define DWC3_GUCTL_REFCLKPER_SEL 22
405
406 /* Global User Control Register 2 */
407 #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
408
409 /* Global User Control Register 3 */
410 #define DWC3_GUCTL3_SPLITDISABLE BIT(14)
411
412 /* Device Configuration Register */
413 #define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30) /* DWC_usb32 only */
414
415 #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
416 #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
417
418 #define DWC3_DCFG_SPEED_MASK (7 << 0)
419 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
420 #define DWC3_DCFG_SUPERSPEED (4 << 0)
421 #define DWC3_DCFG_HIGHSPEED (0 << 0)
422 #define DWC3_DCFG_FULLSPEED BIT(0)
423
424 #define DWC3_DCFG_NUMP_SHIFT 17
425 #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
426 #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
427 #define DWC3_DCFG_LPM_CAP BIT(22)
428 #define DWC3_DCFG_IGNSTRMPP BIT(23)
429
430 /* Device Control Register */
431 #define DWC3_DCTL_RUN_STOP BIT(31)
432 #define DWC3_DCTL_CSFTRST BIT(30)
433 #define DWC3_DCTL_LSFTRST BIT(29)
434
435 #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
436 #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
437
438 #define DWC3_DCTL_APPL1RES BIT(23)
439
440 /* These apply for core versions 1.87a and earlier */
441 #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
442 #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
443 #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
444 #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
445 #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
446 #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
447 #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
448
449 /* These apply for core versions 1.94a and later */
450 #define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20)
451
452 #define DWC3_DCTL_KEEP_CONNECT BIT(19)
453 #define DWC3_DCTL_L1_HIBER_EN BIT(18)
454 #define DWC3_DCTL_CRS BIT(17)
455 #define DWC3_DCTL_CSS BIT(16)
456
457 #define DWC3_DCTL_INITU2ENA BIT(12)
458 #define DWC3_DCTL_ACCEPTU2ENA BIT(11)
459 #define DWC3_DCTL_INITU1ENA BIT(10)
460 #define DWC3_DCTL_ACCEPTU1ENA BIT(9)
461 #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
462
463 #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
464 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
465
466 #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
467 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
468 #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
469 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
470 #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
471 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
472 #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
473
474 /* Device Event Enable Register */
475 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
476 #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
477 #define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
478 #define DWC3_DEVTEN_ERRTICERREN BIT(9)
479 #define DWC3_DEVTEN_SOFEN BIT(7)
480 #define DWC3_DEVTEN_U3L2L1SUSPEN BIT(6)
481 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
482 #define DWC3_DEVTEN_WKUPEVTEN BIT(4)
483 #define DWC3_DEVTEN_ULSTCNGEN BIT(3)
484 #define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
485 #define DWC3_DEVTEN_USBRSTEN BIT(1)
486 #define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
487
488 #define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3) /* DWC_usb32 only */
489
490 /* Device Status Register */
491 #define DWC3_DSTS_DCNRD BIT(29)
492
493 /* This applies for core versions 1.87a and earlier */
494 #define DWC3_DSTS_PWRUPREQ BIT(24)
495
496 /* These apply for core versions 1.94a and later */
497 #define DWC3_DSTS_RSS BIT(25)
498 #define DWC3_DSTS_SSS BIT(24)
499
500 #define DWC3_DSTS_COREIDLE BIT(23)
501 #define DWC3_DSTS_DEVCTRLHLT BIT(22)
502
503 #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
504 #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
505
506 #define DWC3_DSTS_RXFIFOEMPTY BIT(17)
507
508 #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
509 #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
510
511 #define DWC3_DSTS_CONNECTSPD (7 << 0)
512
513 #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
514 #define DWC3_DSTS_SUPERSPEED (4 << 0)
515 #define DWC3_DSTS_HIGHSPEED (0 << 0)
516 #define DWC3_DSTS_FULLSPEED BIT(0)
517
518 /* Device Generic Command Register */
519 #define DWC3_DGCMD_SET_LMP 0x01
520 #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
521 #define DWC3_DGCMD_XMIT_FUNCTION 0x03
522
523 /* These apply for core versions 1.94a and later */
524 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
525 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
526
527 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
528 #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
529 #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
530 #define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d
531 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
532
533 #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
534 #define DWC3_DGCMD_CMDACT BIT(10)
535 #define DWC3_DGCMD_CMDIOC BIT(8)
536
537 /* Device Generic Command Parameter Register */
538 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
539 #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
540 #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
541 #define DWC3_DGCMDPAR_TX_FIFO BIT(5)
542 #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
543 #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
544
545 /* Device Endpoint Command Register */
546 #define DWC3_DEPCMD_PARAM_SHIFT 16
547 #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
548 #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
549 #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
550 #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
551 #define DWC3_DEPCMD_CLEARPENDIN BIT(11)
552 #define DWC3_DEPCMD_CMDACT BIT(10)
553 #define DWC3_DEPCMD_CMDIOC BIT(8)
554
555 #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
556 #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
557 #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
558 #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
559 #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
560 #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
561 /* This applies for core versions 1.90a and earlier */
562 #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
563 /* This applies for core versions 1.94a and later */
564 #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
565 #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
566 #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
567
568 #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
569
570 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
571 #define DWC3_DALEPENA_EP(n) BIT(n)
572
573 /* DWC_usb32 DCFG1 config */
574 #define DWC3_DCFG1_DIS_MST_ENH BIT(1)
575
576 #define DWC3_DEPCMD_TYPE_CONTROL 0
577 #define DWC3_DEPCMD_TYPE_ISOC 1
578 #define DWC3_DEPCMD_TYPE_BULK 2
579 #define DWC3_DEPCMD_TYPE_INTR 3
580
581 #define DWC3_DEV_IMOD_COUNT_SHIFT 16
582 #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
583 #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
584 #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
585
586 /* OTG Configuration Register */
587 #define DWC3_OCFG_DISPWRCUTTOFF BIT(5)
588 #define DWC3_OCFG_HIBDISMASK BIT(4)
589 #define DWC3_OCFG_SFTRSTMASK BIT(3)
590 #define DWC3_OCFG_OTGVERSION BIT(2)
591 #define DWC3_OCFG_HNPCAP BIT(1)
592 #define DWC3_OCFG_SRPCAP BIT(0)
593
594 /* OTG CTL Register */
595 #define DWC3_OCTL_OTG3GOERR BIT(7)
596 #define DWC3_OCTL_PERIMODE BIT(6)
597 #define DWC3_OCTL_PRTPWRCTL BIT(5)
598 #define DWC3_OCTL_HNPREQ BIT(4)
599 #define DWC3_OCTL_SESREQ BIT(3)
600 #define DWC3_OCTL_TERMSELIDPULSE BIT(2)
601 #define DWC3_OCTL_DEVSETHNPEN BIT(1)
602 #define DWC3_OCTL_HSTSETHNPEN BIT(0)
603
604 /* OTG Event Register */
605 #define DWC3_OEVT_DEVICEMODE BIT(31)
606 #define DWC3_OEVT_XHCIRUNSTPSET BIT(27)
607 #define DWC3_OEVT_DEVRUNSTPSET BIT(26)
608 #define DWC3_OEVT_HIBENTRY BIT(25)
609 #define DWC3_OEVT_CONIDSTSCHNG BIT(24)
610 #define DWC3_OEVT_HRRCONFNOTIF BIT(23)
611 #define DWC3_OEVT_HRRINITNOTIF BIT(22)
612 #define DWC3_OEVT_ADEVIDLE BIT(21)
613 #define DWC3_OEVT_ADEVBHOSTEND BIT(20)
614 #define DWC3_OEVT_ADEVHOST BIT(19)
615 #define DWC3_OEVT_ADEVHNPCHNG BIT(18)
616 #define DWC3_OEVT_ADEVSRPDET BIT(17)
617 #define DWC3_OEVT_ADEVSESSENDDET BIT(16)
618 #define DWC3_OEVT_BDEVBHOSTEND BIT(11)
619 #define DWC3_OEVT_BDEVHNPCHNG BIT(10)
620 #define DWC3_OEVT_BDEVSESSVLDDET BIT(9)
621 #define DWC3_OEVT_BDEVVBUSCHNG BIT(8)
622 #define DWC3_OEVT_BSESSVLD BIT(3)
623 #define DWC3_OEVT_HSTNEGSTS BIT(2)
624 #define DWC3_OEVT_SESREQSTS BIT(1)
625 #define DWC3_OEVT_ERROR BIT(0)
626
627 /* OTG Event Enable Register */
628 #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27)
629 #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26)
630 #define DWC3_OEVTEN_HIBENTRYEN BIT(25)
631 #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24)
632 #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23)
633 #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22)
634 #define DWC3_OEVTEN_ADEVIDLEEN BIT(21)
635 #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20)
636 #define DWC3_OEVTEN_ADEVHOSTEN BIT(19)
637 #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18)
638 #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17)
639 #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16)
640 #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11)
641 #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10)
642 #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9)
643 #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8)
644
645 /* OTG Status Register */
646 #define DWC3_OSTS_DEVRUNSTP BIT(13)
647 #define DWC3_OSTS_XHCIRUNSTP BIT(12)
648 #define DWC3_OSTS_PERIPHERALSTATE BIT(4)
649 #define DWC3_OSTS_XHCIPRTPOWER BIT(3)
650 #define DWC3_OSTS_BSESVLD BIT(2)
651 #define DWC3_OSTS_VBUSVLD BIT(1)
652 #define DWC3_OSTS_CONIDSTS BIT(0)
653
654 /* Force Gen1 speed on Gen2 link */
655 #define DWC3_LLUCTL_FORCE_GEN1 BIT(10)
656
657 /* Structures */
658
659 struct dwc3_trb;
660
661 /**
662 * struct dwc3_event_buffer - Software event buffer representation
663 * @buf: _THE_ buffer
664 * @cache: The buffer cache used in the threaded interrupt
665 * @length: size of this buffer
666 * @lpos: event offset
667 * @count: cache of last read event count register
668 * @flags: flags related to this event buffer
669 * @dma: dma_addr_t
670 * @dwc: pointer to DWC controller
671 */
672 struct dwc3_event_buffer {
673 void *buf;
674 void *cache;
675 unsigned int length;
676 unsigned int lpos;
677 unsigned int count;
678 unsigned int flags;
679
680 #define DWC3_EVENT_PENDING BIT(0)
681
682 dma_addr_t dma;
683
684 struct dwc3 *dwc;
685
686 ANDROID_KABI_RESERVE(1);
687 };
688
689 #define DWC3_EP_FLAG_STALLED BIT(0)
690 #define DWC3_EP_FLAG_WEDGED BIT(1)
691
692 #define DWC3_EP_DIRECTION_TX true
693 #define DWC3_EP_DIRECTION_RX false
694
695 #define DWC3_TRB_NUM 256
696
697 /**
698 * struct dwc3_ep - device side endpoint representation
699 * @endpoint: usb endpoint
700 * @cancelled_list: list of cancelled requests for this endpoint
701 * @pending_list: list of pending requests for this endpoint
702 * @started_list: list of started requests on this endpoint
703 * @regs: pointer to first endpoint register
704 * @trb_pool: array of transaction buffers
705 * @trb_pool_dma: dma address of @trb_pool
706 * @trb_enqueue: enqueue 'pointer' into TRB array
707 * @trb_dequeue: dequeue 'pointer' into TRB array
708 * @dwc: pointer to DWC controller
709 * @saved_state: ep state saved during hibernation
710 * @flags: endpoint flags (wedged, stalled, ...)
711 * @number: endpoint number (1 - 15)
712 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
713 * @resource_index: Resource transfer index
714 * @frame_number: set to the frame number we want this transfer to start (ISOC)
715 * @interval: the interval on which the ISOC transfer is started
716 * @name: a human readable name e.g. ep1out-bulk
717 * @direction: true for TX, false for RX
718 * @stream_capable: true when streams are enabled
719 * @combo_num: the test combination BIT[15:14] of the frame number to test
720 * isochronous START TRANSFER command failure workaround
721 * @start_cmd_status: the status of testing START TRANSFER command with
722 * combo_num = 'b00
723 */
724 struct dwc3_ep {
725 struct usb_ep endpoint;
726 struct list_head cancelled_list;
727 struct list_head pending_list;
728 struct list_head started_list;
729
730 void __iomem *regs;
731
732 struct dwc3_trb *trb_pool;
733 dma_addr_t trb_pool_dma;
734 struct dwc3 *dwc;
735
736 u32 saved_state;
737 unsigned int flags;
738 #define DWC3_EP_ENABLED BIT(0)
739 #define DWC3_EP_STALL BIT(1)
740 #define DWC3_EP_WEDGE BIT(2)
741 #define DWC3_EP_TRANSFER_STARTED BIT(3)
742 #define DWC3_EP_END_TRANSFER_PENDING BIT(4)
743 #define DWC3_EP_PENDING_REQUEST BIT(5)
744 #define DWC3_EP_DELAY_START BIT(6)
745 #define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7)
746 #define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8)
747 #define DWC3_EP_FORCE_RESTART_STREAM BIT(9)
748 #define DWC3_EP_FIRST_STREAM_PRIMED BIT(10)
749 #define DWC3_EP_PENDING_CLEAR_STALL BIT(11)
750 #define DWC3_EP_TXFIFO_RESIZED BIT(12)
751 #define DWC3_EP_DELAY_STOP BIT(13)
752
753 /* This last one is specific to EP0 */
754 #define DWC3_EP0_DIR_IN BIT(31)
755
756 /*
757 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
758 * use a u8 type here. If anybody decides to increase number of TRBs to
759 * anything larger than 256 - I can't see why people would want to do
760 * this though - then this type needs to be changed.
761 *
762 * By using u8 types we ensure that our % operator when incrementing
763 * enqueue and dequeue get optimized away by the compiler.
764 */
765 u8 trb_enqueue;
766 u8 trb_dequeue;
767
768 u8 number;
769 u8 type;
770 u8 resource_index;
771 u32 frame_number;
772 u32 interval;
773
774 char name[20];
775
776 unsigned direction:1;
777 unsigned stream_capable:1;
778
779 /* For isochronous START TRANSFER workaround only */
780 u8 combo_num;
781 int start_cmd_status;
782
783 ANDROID_KABI_RESERVE(1);
784 ANDROID_KABI_RESERVE(2);
785 };
786
787 enum dwc3_phy {
788 DWC3_PHY_UNKNOWN = 0,
789 DWC3_PHY_USB3,
790 DWC3_PHY_USB2,
791 };
792
793 enum dwc3_ep0_next {
794 DWC3_EP0_UNKNOWN = 0,
795 DWC3_EP0_COMPLETE,
796 DWC3_EP0_NRDY_DATA,
797 DWC3_EP0_NRDY_STATUS,
798 };
799
800 enum dwc3_ep0_state {
801 EP0_UNCONNECTED = 0,
802 EP0_SETUP_PHASE,
803 EP0_DATA_PHASE,
804 EP0_STATUS_PHASE,
805 };
806
807 enum dwc3_link_state {
808 /* In SuperSpeed */
809 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
810 DWC3_LINK_STATE_U1 = 0x01,
811 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
812 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
813 DWC3_LINK_STATE_SS_DIS = 0x04,
814 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
815 DWC3_LINK_STATE_SS_INACT = 0x06,
816 DWC3_LINK_STATE_POLL = 0x07,
817 DWC3_LINK_STATE_RECOV = 0x08,
818 DWC3_LINK_STATE_HRESET = 0x09,
819 DWC3_LINK_STATE_CMPLY = 0x0a,
820 DWC3_LINK_STATE_LPBK = 0x0b,
821 DWC3_LINK_STATE_RESET = 0x0e,
822 DWC3_LINK_STATE_RESUME = 0x0f,
823 DWC3_LINK_STATE_MASK = 0x0f,
824 };
825
826 /* TRB Length, PCM and Status */
827 #define DWC3_TRB_SIZE_MASK (0x00ffffff)
828 #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
829 #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
830 #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
831
832 #define DWC3_TRBSTS_OK 0
833 #define DWC3_TRBSTS_MISSED_ISOC 1
834 #define DWC3_TRBSTS_SETUP_PENDING 2
835 #define DWC3_TRB_STS_XFER_IN_PROG 4
836
837 /* TRB Control */
838 #define DWC3_TRB_CTRL_HWO BIT(0)
839 #define DWC3_TRB_CTRL_LST BIT(1)
840 #define DWC3_TRB_CTRL_CHN BIT(2)
841 #define DWC3_TRB_CTRL_CSP BIT(3)
842 #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
843 #define DWC3_TRB_CTRL_ISP_IMI BIT(10)
844 #define DWC3_TRB_CTRL_IOC BIT(11)
845 #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
846 #define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14)
847
848 #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
849 #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
850 #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
851 #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
852 #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
853 #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
854 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
855 #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
856 #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
857
858 /**
859 * struct dwc3_trb - transfer request block (hw format)
860 * @bpl: DW0-3
861 * @bph: DW4-7
862 * @size: DW8-B
863 * @ctrl: DWC-F
864 */
865 struct dwc3_trb {
866 u32 bpl;
867 u32 bph;
868 u32 size;
869 u32 ctrl;
870 } __packed;
871
872 /**
873 * struct dwc3_hwparams - copy of HWPARAMS registers
874 * @hwparams0: GHWPARAMS0
875 * @hwparams1: GHWPARAMS1
876 * @hwparams2: GHWPARAMS2
877 * @hwparams3: GHWPARAMS3
878 * @hwparams4: GHWPARAMS4
879 * @hwparams5: GHWPARAMS5
880 * @hwparams6: GHWPARAMS6
881 * @hwparams7: GHWPARAMS7
882 * @hwparams8: GHWPARAMS8
883 * @hwparams9: GHWPARAMS9
884 */
885 struct dwc3_hwparams {
886 u32 hwparams0;
887 u32 hwparams1;
888 u32 hwparams2;
889 u32 hwparams3;
890 u32 hwparams4;
891 u32 hwparams5;
892 u32 hwparams6;
893 u32 hwparams7;
894 u32 hwparams8;
895 u32 hwparams9;
896
897 ANDROID_KABI_RESERVE(1);
898 ANDROID_KABI_RESERVE(2);
899 };
900
901 /* HWPARAMS0 */
902 #define DWC3_MODE(n) ((n) & 0x7)
903
904 /* HWPARAMS1 */
905 #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
906
907 /* HWPARAMS3 */
908 #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
909 #define DWC3_NUM_EPS_MASK (0x3f << 12)
910 #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
911 (DWC3_NUM_EPS_MASK)) >> 12)
912 #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
913 (DWC3_NUM_IN_EPS_MASK)) >> 18)
914
915 /* HWPARAMS7 */
916 #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
917
918 /* HWPARAMS9 */
919 #define DWC3_MST_CAPABLE(p) (!!((p)->hwparams9 & \
920 DWC3_GHWPARAMS9_DEV_MST))
921
922 /**
923 * struct dwc3_request - representation of a transfer request
924 * @request: struct usb_request to be transferred
925 * @list: a list_head used for request queueing
926 * @dep: struct dwc3_ep owning this request
927 * @sg: pointer to first incomplete sg
928 * @start_sg: pointer to the sg which should be queued next
929 * @num_pending_sgs: counter to pending sgs
930 * @num_queued_sgs: counter to the number of sgs which already got queued
931 * @remaining: amount of data remaining
932 * @status: internal dwc3 request status tracking
933 * @epnum: endpoint number to which this request refers
934 * @trb: pointer to struct dwc3_trb
935 * @trb_dma: DMA address of @trb
936 * @num_trbs: number of TRBs used by this request
937 * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
938 * or unaligned OUT)
939 * @direction: IN or OUT direction flag
940 * @mapped: true when request has been dma-mapped
941 */
942 struct dwc3_request {
943 struct usb_request request;
944 struct list_head list;
945 struct dwc3_ep *dep;
946 struct scatterlist *sg;
947 struct scatterlist *start_sg;
948
949 unsigned int num_pending_sgs;
950 unsigned int num_queued_sgs;
951 unsigned int remaining;
952
953 unsigned int status;
954 #define DWC3_REQUEST_STATUS_QUEUED 0
955 #define DWC3_REQUEST_STATUS_STARTED 1
956 #define DWC3_REQUEST_STATUS_DISCONNECTED 2
957 #define DWC3_REQUEST_STATUS_DEQUEUED 3
958 #define DWC3_REQUEST_STATUS_STALLED 4
959 #define DWC3_REQUEST_STATUS_COMPLETED 5
960 #define DWC3_REQUEST_STATUS_UNKNOWN -1
961
962 u8 epnum;
963 struct dwc3_trb *trb;
964 dma_addr_t trb_dma;
965
966 unsigned int num_trbs;
967
968 unsigned int needs_extra_trb:1;
969 unsigned int direction:1;
970 unsigned int mapped:1;
971
972 ANDROID_KABI_RESERVE(1);
973 ANDROID_KABI_RESERVE(2);
974 };
975
976 /*
977 * struct dwc3_scratchpad_array - hibernation scratchpad array
978 * (format defined by hw)
979 */
980 struct dwc3_scratchpad_array {
981 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
982 };
983
984 /**
985 * struct dwc3 - representation of our controller
986 * @drd_work: workqueue used for role swapping
987 * @ep0_trb: trb which is used for the ctrl_req
988 * @bounce: address of bounce buffer
989 * @scratchbuf: address of scratch buffer
990 * @setup_buf: used while precessing STD USB requests
991 * @ep0_trb_addr: dma address of @ep0_trb
992 * @bounce_addr: dma address of @bounce
993 * @ep0_usb_req: dummy req used while handling STD USB requests
994 * @scratch_addr: dma address of scratchbuf
995 * @ep0_in_setup: one control transfer is completed and enter setup phase
996 * @lock: for synchronizing
997 * @mutex: for mode switching
998 * @dev: pointer to our struct device
999 * @sysdev: pointer to the DMA-capable device
1000 * @xhci: pointer to our xHCI child
1001 * @xhci_resources: struct resources for our @xhci child
1002 * @ev_buf: struct dwc3_event_buffer pointer
1003 * @eps: endpoint array
1004 * @gadget: device side representation of the peripheral controller
1005 * @gadget_driver: pointer to the gadget driver
1006 * @bus_clk: clock for accessing the registers
1007 * @ref_clk: reference clock
1008 * @susp_clk: clock used when the SS phy is in low power (S3) state
1009 * @reset: reset control
1010 * @regs: base address for our registers
1011 * @regs_size: address space size
1012 * @fladj: frame length adjustment
1013 * @ref_clk_per: reference clock period configuration
1014 * @irq_gadget: peripheral controller's IRQ number
1015 * @otg_irq: IRQ number for OTG IRQs
1016 * @current_otg_role: current role of operation while using the OTG block
1017 * @desired_otg_role: desired role of operation while using the OTG block
1018 * @otg_restart_host: flag that OTG controller needs to restart host
1019 * @nr_scratch: number of scratch buffers
1020 * @u1u2: only used on revisions <1.83a for workaround
1021 * @maximum_speed: maximum speed requested (mainly for testing purposes)
1022 * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
1023 * @gadget_max_speed: maximum gadget speed requested
1024 * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1025 * rate and lane count.
1026 * @ip: controller's ID
1027 * @revision: controller's version of an IP
1028 * @version_type: VERSIONTYPE register contents, a sub release of a revision
1029 * @dr_mode: requested mode of operation
1030 * @current_dr_role: current role of operation when in dual-role mode
1031 * @desired_dr_role: desired role of operation when in dual-role mode
1032 * @edev: extcon handle
1033 * @edev_nb: extcon notifier
1034 * @hsphy_mode: UTMI phy mode, one of following:
1035 * - USBPHY_INTERFACE_MODE_UTMI
1036 * - USBPHY_INTERFACE_MODE_UTMIW
1037 * @role_sw: usb_role_switch handle
1038 * @role_switch_default_mode: default operation mode of controller while
1039 * usb role is USB_ROLE_NONE.
1040 * @usb_psy: pointer to power supply interface.
1041 * @usb2_phy: pointer to USB2 PHY
1042 * @usb3_phy: pointer to USB3 PHY
1043 * @usb2_generic_phy: pointer to USB2 PHY
1044 * @usb3_generic_phy: pointer to USB3 PHY
1045 * @phys_ready: flag to indicate that PHYs are ready
1046 * @ulpi: pointer to ulpi interface
1047 * @ulpi_ready: flag to indicate that ULPI is initialized
1048 * @u2sel: parameter from Set SEL request.
1049 * @u2pel: parameter from Set SEL request.
1050 * @u1sel: parameter from Set SEL request.
1051 * @u1pel: parameter from Set SEL request.
1052 * @num_eps: number of endpoints
1053 * @ep0_next_event: hold the next expected event
1054 * @ep0state: state of endpoint zero
1055 * @link_state: link state
1056 * @speed: device speed (super, high, full, low)
1057 * @hwparams: copy of hwparams registers
1058 * @regset: debugfs pointer to regdump file
1059 * @dbg_lsp_select: current debug lsp mux register selection
1060 * @test_mode: true when we're entering a USB test mode
1061 * @test_mode_nr: test feature selector
1062 * @lpm_nyet_threshold: LPM NYET response threshold
1063 * @hird_threshold: HIRD threshold
1064 * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1065 * @rx_max_burst_prd: max periodic ESS receive burst size
1066 * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1067 * @tx_max_burst_prd: max periodic ESS transmit burst size
1068 * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
1069 * @clear_stall_protocol: endpoint number that requires a delayed status phase
1070 * @hsphy_interface: "utmi" or "ulpi"
1071 * @connected: true when we're connected to a host, false otherwise
1072 * @softconnect: true when gadget connect is called, false when disconnect runs
1073 * @delayed_status: true when gadget driver asks for delayed status
1074 * @ep0_bounced: true when we used bounce buffer
1075 * @ep0_expect_in: true when we expect a DATA IN transfer
1076 * @has_hibernation: true when dwc3 was configured with Hibernation
1077 * @sysdev_is_parent: true when dwc3 device has a parent driver
1078 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
1079 * there's now way for software to detect this in runtime.
1080 * @is_utmi_l1_suspend: the core asserts output signal
1081 * 0 - utmi_sleep_n
1082 * 1 - utmi_l1_suspend_n
1083 * @is_fpga: true when we are using the FPGA board
1084 * @pending_events: true when we have pending IRQs to be handled
1085 * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1086 * @pullups_connected: true when Run/Stop bit is set
1087 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1088 * @three_stage_setup: set if we perform a three phase setup
1089 * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1090 * not needed for DWC_usb31 version 1.70a-ea06 and below
1091 * @usb3_lpm_capable: set if hadrware supports Link Power Management
1092 * @usb2_lpm_disable: set to disable usb2 lpm for host
1093 * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
1094 * @disable_scramble_quirk: set if we enable the disable scramble quirk
1095 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1096 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1097 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1098 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
1099 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1100 * @lfps_filter_quirk: set if we enable LFPS filter quirk
1101 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
1102 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
1103 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1104 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1105 * disabling the suspend signal to the PHY.
1106 * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1107 * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1108 * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1109 * @async_callbacks: if set, indicate that async callbacks will be used.
1110 *
1111 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
1112 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
1113 * provide a free-running PHY clock.
1114 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
1115 * change quirk.
1116 * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
1117 * check during HS transmit.
1118 * @resume-hs-terminations: Set if we enable quirk for fixing improper crc
1119 * generation after resume from suspend.
1120 * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
1121 * instances in park mode.
1122 * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed
1123 * instances in park mode.
1124 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
1125 * @tx_de_emphasis: Tx de-emphasis value
1126 * 0 - -6dB de-emphasis
1127 * 1 - -3.5dB de-emphasis
1128 * 2 - No de-emphasis
1129 * 3 - Reserved
1130 * @dis_metastability_quirk: set to disable metastability quirk.
1131 * @dis_split_quirk: set to disable split boundary.
1132 * @suspended: set to track suspend event due to U3/L2.
1133 * @imod_interval: set the interrupt moderation interval in 250ns
1134 * increments or 0 to disable.
1135 * @max_cfg_eps: current max number of IN eps used across all USB configs.
1136 * @last_fifo_depth: last fifo depth used to determine next fifo ram start
1137 * address.
1138 * @num_ep_resized: carries the current number endpoints which have had its tx
1139 * fifo resized.
1140 * @debug_root: root debugfs directory for this device to put its files in.
1141 */
1142 struct dwc3 {
1143 struct work_struct drd_work;
1144 struct dwc3_trb *ep0_trb;
1145 void *bounce;
1146 void *scratchbuf;
1147 u8 *setup_buf;
1148 dma_addr_t ep0_trb_addr;
1149 dma_addr_t bounce_addr;
1150 dma_addr_t scratch_addr;
1151 struct dwc3_request ep0_usb_req;
1152 struct completion ep0_in_setup;
1153
1154 /* device lock */
1155 spinlock_t lock;
1156
1157 /* mode switching lock */
1158 struct mutex mutex;
1159
1160 struct device *dev;
1161 struct device *sysdev;
1162
1163 struct platform_device *xhci;
1164 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1165
1166 struct dwc3_event_buffer *ev_buf;
1167 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
1168
1169 struct usb_gadget *gadget;
1170 struct usb_gadget_driver *gadget_driver;
1171
1172 struct clk *bus_clk;
1173 struct clk *ref_clk;
1174 struct clk *susp_clk;
1175
1176 struct reset_control *reset;
1177
1178 struct usb_phy *usb2_phy;
1179 struct usb_phy *usb3_phy;
1180
1181 struct phy *usb2_generic_phy;
1182 struct phy *usb3_generic_phy;
1183
1184 bool phys_ready;
1185
1186 struct ulpi *ulpi;
1187 bool ulpi_ready;
1188
1189 void __iomem *regs;
1190 size_t regs_size;
1191
1192 enum usb_dr_mode dr_mode;
1193 u32 current_dr_role;
1194 u32 desired_dr_role;
1195 struct extcon_dev *edev;
1196 struct notifier_block edev_nb;
1197 enum usb_phy_interface hsphy_mode;
1198 struct usb_role_switch *role_sw;
1199 enum usb_dr_mode role_switch_default_mode;
1200
1201 struct power_supply *usb_psy;
1202
1203 u32 fladj;
1204 u32 ref_clk_per;
1205 u32 irq_gadget;
1206 u32 otg_irq;
1207 u32 current_otg_role;
1208 u32 desired_otg_role;
1209 bool otg_restart_host;
1210 u32 nr_scratch;
1211 u32 u1u2;
1212 u32 maximum_speed;
1213 u32 gadget_max_speed;
1214 enum usb_ssp_rate max_ssp_rate;
1215 enum usb_ssp_rate gadget_ssp_rate;
1216
1217 u32 ip;
1218
1219 #define DWC3_IP 0x5533
1220 #define DWC31_IP 0x3331
1221 #define DWC32_IP 0x3332
1222
1223 u32 revision;
1224
1225 #define DWC3_REVISION_ANY 0x0
1226 #define DWC3_REVISION_173A 0x5533173a
1227 #define DWC3_REVISION_175A 0x5533175a
1228 #define DWC3_REVISION_180A 0x5533180a
1229 #define DWC3_REVISION_183A 0x5533183a
1230 #define DWC3_REVISION_185A 0x5533185a
1231 #define DWC3_REVISION_187A 0x5533187a
1232 #define DWC3_REVISION_188A 0x5533188a
1233 #define DWC3_REVISION_190A 0x5533190a
1234 #define DWC3_REVISION_194A 0x5533194a
1235 #define DWC3_REVISION_200A 0x5533200a
1236 #define DWC3_REVISION_202A 0x5533202a
1237 #define DWC3_REVISION_210A 0x5533210a
1238 #define DWC3_REVISION_220A 0x5533220a
1239 #define DWC3_REVISION_230A 0x5533230a
1240 #define DWC3_REVISION_240A 0x5533240a
1241 #define DWC3_REVISION_250A 0x5533250a
1242 #define DWC3_REVISION_260A 0x5533260a
1243 #define DWC3_REVISION_270A 0x5533270a
1244 #define DWC3_REVISION_280A 0x5533280a
1245 #define DWC3_REVISION_290A 0x5533290a
1246 #define DWC3_REVISION_300A 0x5533300a
1247 #define DWC3_REVISION_310A 0x5533310a
1248 #define DWC3_REVISION_330A 0x5533330a
1249
1250 #define DWC31_REVISION_ANY 0x0
1251 #define DWC31_REVISION_110A 0x3131302a
1252 #define DWC31_REVISION_120A 0x3132302a
1253 #define DWC31_REVISION_160A 0x3136302a
1254 #define DWC31_REVISION_170A 0x3137302a
1255 #define DWC31_REVISION_180A 0x3138302a
1256 #define DWC31_REVISION_190A 0x3139302a
1257
1258 #define DWC32_REVISION_ANY 0x0
1259 #define DWC32_REVISION_100A 0x3130302a
1260
1261 u32 version_type;
1262
1263 #define DWC31_VERSIONTYPE_ANY 0x0
1264 #define DWC31_VERSIONTYPE_EA01 0x65613031
1265 #define DWC31_VERSIONTYPE_EA02 0x65613032
1266 #define DWC31_VERSIONTYPE_EA03 0x65613033
1267 #define DWC31_VERSIONTYPE_EA04 0x65613034
1268 #define DWC31_VERSIONTYPE_EA05 0x65613035
1269 #define DWC31_VERSIONTYPE_EA06 0x65613036
1270
1271 enum dwc3_ep0_next ep0_next_event;
1272 enum dwc3_ep0_state ep0state;
1273 enum dwc3_link_state link_state;
1274
1275 u16 u2sel;
1276 u16 u2pel;
1277 u8 u1sel;
1278 u8 u1pel;
1279
1280 u8 speed;
1281
1282 u8 num_eps;
1283
1284 struct dwc3_hwparams hwparams;
1285 struct debugfs_regset32 *regset;
1286
1287 u32 dbg_lsp_select;
1288
1289 u8 test_mode;
1290 u8 test_mode_nr;
1291 u8 lpm_nyet_threshold;
1292 u8 hird_threshold;
1293 u8 rx_thr_num_pkt_prd;
1294 u8 rx_max_burst_prd;
1295 u8 tx_thr_num_pkt_prd;
1296 u8 tx_max_burst_prd;
1297 u8 tx_fifo_resize_max_num;
1298 u8 clear_stall_protocol;
1299
1300 const char *hsphy_interface;
1301
1302 unsigned connected:1;
1303 unsigned softconnect:1;
1304 unsigned delayed_status:1;
1305 unsigned ep0_bounced:1;
1306 unsigned ep0_expect_in:1;
1307 unsigned has_hibernation:1;
1308 unsigned sysdev_is_parent:1;
1309 unsigned has_lpm_erratum:1;
1310 unsigned is_utmi_l1_suspend:1;
1311 unsigned is_fpga:1;
1312 unsigned pending_events:1;
1313 unsigned do_fifo_resize:1;
1314 unsigned pullups_connected:1;
1315 unsigned setup_packet_pending:1;
1316 unsigned three_stage_setup:1;
1317 unsigned dis_start_transfer_quirk:1;
1318 unsigned usb3_lpm_capable:1;
1319 unsigned usb2_lpm_disable:1;
1320 unsigned usb2_gadget_lpm_disable:1;
1321
1322 unsigned disable_scramble_quirk:1;
1323 unsigned u2exit_lfps_quirk:1;
1324 unsigned u2ss_inp3_quirk:1;
1325 unsigned req_p1p2p3_quirk:1;
1326 unsigned del_p1p2p3_quirk:1;
1327 unsigned del_phy_power_chg_quirk:1;
1328 unsigned lfps_filter_quirk:1;
1329 unsigned rx_detect_poll_quirk:1;
1330 unsigned dis_u3_susphy_quirk:1;
1331 unsigned dis_u2_susphy_quirk:1;
1332 unsigned dis_enblslpm_quirk:1;
1333 unsigned dis_u1_entry_quirk:1;
1334 unsigned dis_u2_entry_quirk:1;
1335 unsigned dis_rxdet_inp3_quirk:1;
1336 unsigned dis_u2_freeclk_exists_quirk:1;
1337 unsigned dis_del_phy_power_chg_quirk:1;
1338 unsigned dis_tx_ipgap_linecheck_quirk:1;
1339 unsigned resume_hs_terminations:1;
1340 unsigned parkmode_disable_ss_quirk:1;
1341 unsigned parkmode_disable_hs_quirk:1;
1342 unsigned gfladj_refclk_lpm_sel:1;
1343
1344 unsigned tx_de_emphasis_quirk:1;
1345 unsigned tx_de_emphasis:2;
1346
1347 unsigned dis_metastability_quirk:1;
1348
1349 unsigned dis_split_quirk:1;
1350 unsigned async_callbacks:1;
1351 unsigned suspended:1;
1352
1353 u16 imod_interval;
1354
1355 int max_cfg_eps;
1356 int last_fifo_depth;
1357 int num_ep_resized;
1358 struct dentry *debug_root;
1359
1360 ANDROID_KABI_RESERVE(1);
1361 ANDROID_KABI_RESERVE(2);
1362 ANDROID_KABI_RESERVE(3);
1363 ANDROID_KABI_RESERVE(4);
1364 };
1365
1366 #define INCRX_BURST_MODE 0
1367 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1368
1369 #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
1370
1371 /* -------------------------------------------------------------------------- */
1372
1373 struct dwc3_event_type {
1374 u32 is_devspec:1;
1375 u32 type:7;
1376 u32 reserved8_31:24;
1377 } __packed;
1378
1379 #define DWC3_DEPEVT_XFERCOMPLETE 0x01
1380 #define DWC3_DEPEVT_XFERINPROGRESS 0x02
1381 #define DWC3_DEPEVT_XFERNOTREADY 0x03
1382 #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1383 #define DWC3_DEPEVT_STREAMEVT 0x06
1384 #define DWC3_DEPEVT_EPCMDCMPLT 0x07
1385
1386 /**
1387 * struct dwc3_event_depevt - Device Endpoint Events
1388 * @one_bit: indicates this is an endpoint event (not used)
1389 * @endpoint_number: number of the endpoint
1390 * @endpoint_event: The event we have:
1391 * 0x00 - Reserved
1392 * 0x01 - XferComplete
1393 * 0x02 - XferInProgress
1394 * 0x03 - XferNotReady
1395 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1396 * 0x05 - Reserved
1397 * 0x06 - StreamEvt
1398 * 0x07 - EPCmdCmplt
1399 * @reserved11_10: Reserved, don't use.
1400 * @status: Indicates the status of the event. Refer to databook for
1401 * more information.
1402 * @parameters: Parameters of the current event. Refer to databook for
1403 * more information.
1404 */
1405 struct dwc3_event_depevt {
1406 u32 one_bit:1;
1407 u32 endpoint_number:5;
1408 u32 endpoint_event:4;
1409 u32 reserved11_10:2;
1410 u32 status:4;
1411
1412 /* Within XferNotReady */
1413 #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
1414
1415 /* Within XferComplete or XferInProgress */
1416 #define DEPEVT_STATUS_BUSERR BIT(0)
1417 #define DEPEVT_STATUS_SHORT BIT(1)
1418 #define DEPEVT_STATUS_IOC BIT(2)
1419 #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */
1420 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1421
1422 /* Stream event only */
1423 #define DEPEVT_STREAMEVT_FOUND 1
1424 #define DEPEVT_STREAMEVT_NOTFOUND 2
1425
1426 /* Stream event parameter */
1427 #define DEPEVT_STREAM_PRIME 0xfffe
1428 #define DEPEVT_STREAM_NOSTREAM 0x0
1429
1430 /* Control-only Status */
1431 #define DEPEVT_STATUS_CONTROL_DATA 1
1432 #define DEPEVT_STATUS_CONTROL_STATUS 2
1433 #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1434
1435 /* In response to Start Transfer */
1436 #define DEPEVT_TRANSFER_NO_RESOURCE 1
1437 #define DEPEVT_TRANSFER_BUS_EXPIRY 2
1438
1439 u32 parameters:16;
1440
1441 /* For Command Complete Events */
1442 #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
1443 } __packed;
1444
1445 /**
1446 * struct dwc3_event_devt - Device Events
1447 * @one_bit: indicates this is a non-endpoint event (not used)
1448 * @device_event: indicates it's a device event. Should read as 0x00
1449 * @type: indicates the type of device event.
1450 * 0 - DisconnEvt
1451 * 1 - USBRst
1452 * 2 - ConnectDone
1453 * 3 - ULStChng
1454 * 4 - WkUpEvt
1455 * 5 - Reserved
1456 * 6 - Suspend (EOPF on revisions 2.10a and prior)
1457 * 7 - SOF
1458 * 8 - Reserved
1459 * 9 - ErrticErr
1460 * 10 - CmdCmplt
1461 * 11 - EvntOverflow
1462 * 12 - VndrDevTstRcved
1463 * @reserved15_12: Reserved, not used
1464 * @event_info: Information about this event
1465 * @reserved31_25: Reserved, not used
1466 */
1467 struct dwc3_event_devt {
1468 u32 one_bit:1;
1469 u32 device_event:7;
1470 u32 type:4;
1471 u32 reserved15_12:4;
1472 u32 event_info:9;
1473 u32 reserved31_25:7;
1474 } __packed;
1475
1476 /**
1477 * struct dwc3_event_gevt - Other Core Events
1478 * @one_bit: indicates this is a non-endpoint event (not used)
1479 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1480 * @phy_port_number: self-explanatory
1481 * @reserved31_12: Reserved, not used.
1482 */
1483 struct dwc3_event_gevt {
1484 u32 one_bit:1;
1485 u32 device_event:7;
1486 u32 phy_port_number:4;
1487 u32 reserved31_12:20;
1488 } __packed;
1489
1490 /**
1491 * union dwc3_event - representation of Event Buffer contents
1492 * @raw: raw 32-bit event
1493 * @type: the type of the event
1494 * @depevt: Device Endpoint Event
1495 * @devt: Device Event
1496 * @gevt: Global Event
1497 */
1498 union dwc3_event {
1499 u32 raw;
1500 struct dwc3_event_type type;
1501 struct dwc3_event_depevt depevt;
1502 struct dwc3_event_devt devt;
1503 struct dwc3_event_gevt gevt;
1504 };
1505
1506 /**
1507 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1508 * parameters
1509 * @param2: third parameter
1510 * @param1: second parameter
1511 * @param0: first parameter
1512 */
1513 struct dwc3_gadget_ep_cmd_params {
1514 u32 param2;
1515 u32 param1;
1516 u32 param0;
1517 };
1518
1519 /*
1520 * DWC3 Features to be used as Driver Data
1521 */
1522
1523 #define DWC3_HAS_PERIPHERAL BIT(0)
1524 #define DWC3_HAS_XHCI BIT(1)
1525 #define DWC3_HAS_OTG BIT(3)
1526
1527 /* prototypes */
1528 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1529 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1530 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1531
1532 #define DWC3_IP_IS(_ip) \
1533 (dwc->ip == _ip##_IP)
1534
1535 #define DWC3_VER_IS(_ip, _ver) \
1536 (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1537
1538 #define DWC3_VER_IS_PRIOR(_ip, _ver) \
1539 (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1540
1541 #define DWC3_VER_IS_WITHIN(_ip, _from, _to) \
1542 (DWC3_IP_IS(_ip) && \
1543 dwc->revision >= _ip##_REVISION_##_from && \
1544 (!(_ip##_REVISION_##_to) || \
1545 dwc->revision <= _ip##_REVISION_##_to))
1546
1547 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \
1548 (DWC3_VER_IS(_ip, _ver) && \
1549 dwc->version_type >= _ip##_VERSIONTYPE_##_from && \
1550 (!(_ip##_VERSIONTYPE_##_to) || \
1551 dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1552
1553 /**
1554 * dwc3_mdwidth - get MDWIDTH value in bits
1555 * @dwc: pointer to our context structure
1556 *
1557 * Return MDWIDTH configuration value in bits.
1558 */
dwc3_mdwidth(struct dwc3 * dwc)1559 static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1560 {
1561 u32 mdwidth;
1562
1563 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1564 if (DWC3_IP_IS(DWC32))
1565 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1566
1567 return mdwidth;
1568 }
1569
1570 bool dwc3_has_imod(struct dwc3 *dwc);
1571
1572 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1573 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1574
1575 int dwc3_core_soft_reset(struct dwc3 *dwc);
1576
1577 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1578 int dwc3_host_init(struct dwc3 *dwc);
1579 void dwc3_host_exit(struct dwc3 *dwc);
1580 #else
dwc3_host_init(struct dwc3 * dwc)1581 static inline int dwc3_host_init(struct dwc3 *dwc)
1582 { return 0; }
dwc3_host_exit(struct dwc3 * dwc)1583 static inline void dwc3_host_exit(struct dwc3 *dwc)
1584 { }
1585 #endif
1586
1587 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1588 int dwc3_gadget_init(struct dwc3 *dwc);
1589 void dwc3_gadget_exit(struct dwc3 *dwc);
1590 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1591 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1592 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1593 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1594 struct dwc3_gadget_ep_cmd_params *params);
1595 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1596 u32 param);
1597 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
1598 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1599 #else
dwc3_gadget_init(struct dwc3 * dwc)1600 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1601 { return 0; }
dwc3_gadget_exit(struct dwc3 * dwc)1602 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1603 { }
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)1604 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1605 { return 0; }
dwc3_gadget_get_link_state(struct dwc3 * dwc)1606 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1607 { return 0; }
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)1608 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1609 enum dwc3_link_state state)
1610 { return 0; }
1611
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)1612 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1613 struct dwc3_gadget_ep_cmd_params *params)
1614 { return 0; }
dwc3_send_gadget_generic_command(struct dwc3 * dwc,int cmd,u32 param)1615 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1616 int cmd, u32 param)
1617 { return 0; }
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)1618 static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
1619 { }
1620 #endif
1621
1622 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1623 int dwc3_drd_init(struct dwc3 *dwc);
1624 void dwc3_drd_exit(struct dwc3 *dwc);
1625 void dwc3_otg_init(struct dwc3 *dwc);
1626 void dwc3_otg_exit(struct dwc3 *dwc);
1627 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1628 void dwc3_otg_host_init(struct dwc3 *dwc);
1629 #else
dwc3_drd_init(struct dwc3 * dwc)1630 static inline int dwc3_drd_init(struct dwc3 *dwc)
1631 { return 0; }
dwc3_drd_exit(struct dwc3 * dwc)1632 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1633 { }
dwc3_otg_init(struct dwc3 * dwc)1634 static inline void dwc3_otg_init(struct dwc3 *dwc)
1635 { }
dwc3_otg_exit(struct dwc3 * dwc)1636 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1637 { }
dwc3_otg_update(struct dwc3 * dwc,bool ignore_idstatus)1638 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1639 { }
dwc3_otg_host_init(struct dwc3 * dwc)1640 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1641 { }
1642 #endif
1643
1644 /* power management interface */
1645 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1646 int dwc3_gadget_suspend(struct dwc3 *dwc);
1647 int dwc3_gadget_resume(struct dwc3 *dwc);
1648 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1649 #else
dwc3_gadget_suspend(struct dwc3 * dwc)1650 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1651 {
1652 return 0;
1653 }
1654
dwc3_gadget_resume(struct dwc3 * dwc)1655 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1656 {
1657 return 0;
1658 }
1659
dwc3_gadget_process_pending_events(struct dwc3 * dwc)1660 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1661 {
1662 }
1663 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1664
1665 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1666 int dwc3_ulpi_init(struct dwc3 *dwc);
1667 void dwc3_ulpi_exit(struct dwc3 *dwc);
1668 #else
dwc3_ulpi_init(struct dwc3 * dwc)1669 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1670 { return 0; }
dwc3_ulpi_exit(struct dwc3 * dwc)1671 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1672 { }
1673 #endif
1674
1675 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1676