• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: ISC */
2 /* Copyright (C) 2020 MediaTek Inc. */
3 
4 #ifndef __MT7915_REGS_H
5 #define __MT7915_REGS_H
6 
7 /* used to differentiate between generations */
8 struct mt7915_reg_desc {
9 	const u32 *reg_rev;
10 	const u32 *offs_rev;
11 	const struct mt76_connac_reg_map *map;
12 	u32 map_size;
13 };
14 
15 enum reg_rev {
16 	INT_SOURCE_CSR,
17 	INT_MASK_CSR,
18 	INT1_SOURCE_CSR,
19 	INT1_MASK_CSR,
20 	INT_MCU_CMD_SOURCE,
21 	INT_MCU_CMD_EVENT,
22 	WFDMA0_ADDR,
23 	WFDMA0_PCIE1_ADDR,
24 	WFDMA_EXT_CSR_ADDR,
25 	CBTOP1_PHY_END,
26 	INFRA_MCU_ADDR_END,
27 	FW_EXCEPTION_ADDR,
28 	SWDEF_BASE_ADDR,
29 	__MT_REG_MAX,
30 };
31 
32 enum offs_rev {
33 	TMAC_CDTR,
34 	TMAC_ODTR,
35 	TMAC_ATCR,
36 	TMAC_TRCR0,
37 	TMAC_ICR0,
38 	TMAC_ICR1,
39 	TMAC_CTCR0,
40 	TMAC_TFCR0,
41 	MDP_BNRCFR0,
42 	MDP_BNRCFR1,
43 	ARB_DRNGR0,
44 	ARB_SCR,
45 	RMAC_MIB_AIRTIME14,
46 	AGG_AWSCR0,
47 	AGG_PCR0,
48 	AGG_ACR0,
49 	AGG_ACR4,
50 	AGG_MRCR,
51 	AGG_ATCR1,
52 	AGG_ATCR3,
53 	LPON_UTTR0,
54 	LPON_UTTR1,
55 	LPON_FRCR,
56 	MIB_SDR3,
57 	MIB_SDR4,
58 	MIB_SDR5,
59 	MIB_SDR7,
60 	MIB_SDR8,
61 	MIB_SDR9,
62 	MIB_SDR10,
63 	MIB_SDR11,
64 	MIB_SDR12,
65 	MIB_SDR13,
66 	MIB_SDR14,
67 	MIB_SDR15,
68 	MIB_SDR16,
69 	MIB_SDR17,
70 	MIB_SDR18,
71 	MIB_SDR19,
72 	MIB_SDR20,
73 	MIB_SDR21,
74 	MIB_SDR22,
75 	MIB_SDR23,
76 	MIB_SDR24,
77 	MIB_SDR25,
78 	MIB_SDR27,
79 	MIB_SDR28,
80 	MIB_SDR29,
81 	MIB_SDRVEC,
82 	MIB_SDR31,
83 	MIB_SDR32,
84 	MIB_SDRMUBF,
85 	MIB_DR8,
86 	MIB_DR9,
87 	MIB_DR11,
88 	MIB_MB_SDR0,
89 	MIB_MB_SDR1,
90 	TX_AGG_CNT,
91 	TX_AGG_CNT2,
92 	MIB_ARNG,
93 	WTBLON_TOP_WDUCR,
94 	WTBL_UPDATE,
95 	PLE_FL_Q_EMPTY,
96 	PLE_FL_Q_CTRL,
97 	PLE_AC_QEMPTY,
98 	PLE_FREEPG_CNT,
99 	PLE_FREEPG_HEAD_TAIL,
100 	PLE_PG_HIF_GROUP,
101 	PLE_HIF_PG_INFO,
102 	AC_OFFSET,
103 	ETBF_PAR_RPT0,
104 	__MT_OFFS_MAX,
105 };
106 
107 #define __REG(id)			(dev->reg.reg_rev[(id)])
108 #define __OFFS(id)			(dev->reg.offs_rev[(id)])
109 
110 /* MCU WFDMA0 */
111 #define MT_MCU_WFDMA0_BASE		0x2000
112 #define MT_MCU_WFDMA0(ofs)		(MT_MCU_WFDMA0_BASE + (ofs))
113 
114 #define MT_MCU_WFDMA0_DUMMY_CR		MT_MCU_WFDMA0(0x120)
115 
116 /* MCU WFDMA1 */
117 #define MT_MCU_WFDMA1_BASE		0x3000
118 #define MT_MCU_WFDMA1(ofs)		(MT_MCU_WFDMA1_BASE + (ofs))
119 
120 #define MT_MCU_INT_EVENT		__REG(INT_MCU_CMD_EVENT)
121 #define MT_MCU_INT_EVENT_DMA_STOPPED	BIT(0)
122 #define MT_MCU_INT_EVENT_DMA_INIT	BIT(1)
123 #define MT_MCU_INT_EVENT_SER_TRIGGER	BIT(2)
124 #define MT_MCU_INT_EVENT_RESET_DONE	BIT(3)
125 
126 /* PLE */
127 #define MT_PLE_BASE			0x820c0000
128 #define MT_PLE(ofs)			(MT_PLE_BASE + (ofs))
129 
130 #define MT_FL_Q_EMPTY			MT_PLE(__OFFS(PLE_FL_Q_EMPTY))
131 #define MT_FL_Q0_CTRL			MT_PLE(__OFFS(PLE_FL_Q_CTRL))
132 #define MT_FL_Q2_CTRL			MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0x8)
133 #define MT_FL_Q3_CTRL			MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0xc)
134 
135 #define MT_PLE_FREEPG_CNT		MT_PLE(__OFFS(PLE_FREEPG_CNT))
136 #define MT_PLE_FREEPG_HEAD_TAIL		MT_PLE(__OFFS(PLE_FREEPG_HEAD_TAIL))
137 #define MT_PLE_PG_HIF_GROUP		MT_PLE(__OFFS(PLE_PG_HIF_GROUP))
138 #define MT_PLE_HIF_PG_INFO		MT_PLE(__OFFS(PLE_HIF_PG_INFO))
139 
140 #define MT_PLE_AC_QEMPTY(ac, n)		MT_PLE(__OFFS(PLE_AC_QEMPTY) +	\
141 					       __OFFS(AC_OFFSET) *	\
142 					       (ac) + ((n) << 2))
143 #define MT_PLE_AMSDU_PACK_MSDU_CNT(n)	MT_PLE(0x10e0 + ((n) << 2))
144 
145 #define MT_PSE_BASE			0x820c8000
146 #define MT_PSE(ofs)			(MT_PSE_BASE + (ofs))
147 
148 /* WF MDP TOP */
149 #define MT_MDP_BASE			0x820cd000
150 #define MT_MDP(ofs)			(MT_MDP_BASE + (ofs))
151 
152 #define MT_MDP_DCR0			MT_MDP(0x000)
153 #define MT_MDP_DCR0_DAMSDU_EN		BIT(15)
154 
155 #define MT_MDP_DCR1			MT_MDP(0x004)
156 #define MT_MDP_DCR1_MAX_RX_LEN		GENMASK(15, 3)
157 
158 #define MT_MDP_DCR2			MT_MDP(0x0e8)
159 #define MT_MDP_DCR2_RX_TRANS_SHORT	BIT(2)
160 
161 #define MT_MDP_BNRCFR0(_band)		MT_MDP(__OFFS(MDP_BNRCFR0) + \
162 					       ((_band) << 8))
163 #define MT_MDP_RCFR0_MCU_RX_MGMT	GENMASK(5, 4)
164 #define MT_MDP_RCFR0_MCU_RX_CTL_NON_BAR	GENMASK(7, 6)
165 #define MT_MDP_RCFR0_MCU_RX_CTL_BAR	GENMASK(9, 8)
166 
167 #define MT_MDP_BNRCFR1(_band)		MT_MDP(__OFFS(MDP_BNRCFR1) + \
168 					       ((_band) << 8))
169 #define MT_MDP_RCFR1_MCU_RX_BYPASS	GENMASK(23, 22)
170 #define MT_MDP_RCFR1_RX_DROPPED_UCAST	GENMASK(28, 27)
171 #define MT_MDP_RCFR1_RX_DROPPED_MCAST	GENMASK(30, 29)
172 #define MT_MDP_TO_HIF			0
173 #define MT_MDP_TO_WM			1
174 
175 /* TRB: band 0(0x820e1000), band 1(0x820f1000) */
176 #define MT_WF_TRB_BASE(_band)		((_band) ? 0x820f1000 : 0x820e1000)
177 #define MT_WF_TRB(_band, ofs)		(MT_WF_TRB_BASE(_band) + (ofs))
178 
179 #define MT_TRB_RXPSR0(_band)		MT_WF_TRB(_band, 0x03c)
180 #define MT_TRB_RXPSR0_RX_WTBL_PTR	GENMASK(25, 16)
181 #define MT_TRB_RXPSR0_RX_RMAC_PTR	GENMASK(9, 0)
182 
183 /* TMAC: band 0(0x820e4000), band 1(0x820f4000) */
184 #define MT_WF_TMAC_BASE(_band)		((_band) ? 0x820f4000 : 0x820e4000)
185 #define MT_WF_TMAC(_band, ofs)		(MT_WF_TMAC_BASE(_band) + (ofs))
186 
187 #define MT_TMAC_TCR0(_band)		MT_WF_TMAC(_band, 0)
188 #define MT_TMAC_TCR0_TX_BLINK		GENMASK(7, 6)
189 #define MT_TMAC_TCR0_TBTT_STOP_CTRL	BIT(25)
190 
191 #define MT_TMAC_CDTR(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_CDTR))
192  #define MT_TMAC_ODTR(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ODTR))
193 #define MT_TIMEOUT_VAL_PLCP		GENMASK(15, 0)
194 #define MT_TIMEOUT_VAL_CCA		GENMASK(31, 16)
195 
196 #define MT_TMAC_ATCR(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ATCR))
197 #define MT_TMAC_ATCR_TXV_TOUT		GENMASK(7, 0)
198 
199 #define MT_TMAC_TRCR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_TRCR0))
200 #define MT_TMAC_TRCR0_TR2T_CHK		GENMASK(8, 0)
201 #define MT_TMAC_TRCR0_I2T_CHK		GENMASK(24, 16)
202 
203 #define MT_TMAC_ICR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ICR0))
204 #define MT_IFS_EIFS_OFDM		GENMASK(8, 0)
205 #define MT_IFS_RIFS			GENMASK(14, 10)
206 #define MT_IFS_SIFS			GENMASK(22, 16)
207 #define MT_IFS_SLOT			GENMASK(30, 24)
208 
209 #define MT_TMAC_ICR1(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ICR1))
210 #define MT_IFS_EIFS_CCK			GENMASK(8, 0)
211 
212 #define MT_TMAC_CTCR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_CTCR0))
213 #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME		GENMASK(5, 0)
214 #define MT_TMAC_CTCR0_INS_DDLMT_EN		BIT(17)
215 #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN	BIT(18)
216 
217 #define MT_TMAC_TFCR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_TFCR0))
218 
219 /* WF DMA TOP: band 0(0x820e7000),band 1(0x820f7000) */
220 #define MT_WF_DMA_BASE(_band)		((_band) ? 0x820f7000 : 0x820e7000)
221 #define MT_WF_DMA(_band, ofs)		(MT_WF_DMA_BASE(_band) + (ofs))
222 
223 #define MT_DMA_DCR0(_band)		MT_WF_DMA(_band, 0x000)
224 #define MT_DMA_DCR0_MAX_RX_LEN		GENMASK(15, 3)
225 #define MT_DMA_DCR0_RXD_G5_EN		BIT(23)
226 
227 /* ETBF: band 0(0x820ea000), band 1(0x820fa000) */
228 #define MT_WF_ETBF_BASE(_band)		((_band) ? 0x820fa000 : 0x820ea000)
229 #define MT_WF_ETBF(_band, ofs)		(MT_WF_ETBF_BASE(_band) + (ofs))
230 
231 #define MT_ETBF_TX_NDP_BFRP(_band)	MT_WF_ETBF(_band, 0x040)
232 #define MT_ETBF_TX_FB_CPL		GENMASK(31, 16)
233 #define MT_ETBF_TX_FB_TRI		GENMASK(15, 0)
234 
235 #define MT_ETBF_PAR_RPT0(_band)		MT_WF_ETBF(_band, __OFFS(ETBF_PAR_RPT0))
236 #define MT_ETBF_PAR_RPT0_FB_BW		GENMASK(7, 6)
237 #define MT_ETBF_PAR_RPT0_FB_NC		GENMASK(5, 3)
238 #define MT_ETBF_PAR_RPT0_FB_NR		GENMASK(2, 0)
239 
240 #define MT_ETBF_TX_APP_CNT(_band)	MT_WF_ETBF(_band, 0x0f0)
241 #define MT_ETBF_TX_IBF_CNT		GENMASK(31, 16)
242 #define MT_ETBF_TX_EBF_CNT		GENMASK(15, 0)
243 
244 #define MT_ETBF_RX_FB_CNT(_band)	MT_WF_ETBF(_band, 0x0f8)
245 #define MT_ETBF_RX_FB_ALL		GENMASK(31, 24)
246 #define MT_ETBF_RX_FB_HE		GENMASK(23, 16)
247 #define MT_ETBF_RX_FB_VHT		GENMASK(15, 8)
248 #define MT_ETBF_RX_FB_HT		GENMASK(7, 0)
249 
250 /* LPON: band 0(0x820eb000), band 1(0x820fb000) */
251 #define MT_WF_LPON_BASE(_band)		((_band) ? 0x820fb000 : 0x820eb000)
252 #define MT_WF_LPON(_band, ofs)		(MT_WF_LPON_BASE(_band) + (ofs))
253 
254 #define MT_LPON_UTTR0(_band)		MT_WF_LPON(_band, __OFFS(LPON_UTTR0))
255 #define MT_LPON_UTTR1(_band)		MT_WF_LPON(_band, __OFFS(LPON_UTTR1))
256 #define MT_LPON_FRCR(_band)		MT_WF_LPON(_band, __OFFS(LPON_FRCR))
257 
258 #define MT_LPON_TCR(_band, n)		MT_WF_LPON(_band, 0x0a8 +	\
259 						   (((n) * 4) << 1))
260 #define MT_LPON_TCR_MT7916(_band, n)	MT_WF_LPON(_band, 0x0a8 +	\
261 						   (((n) * 4) << 4))
262 #define MT_LPON_TCR_SW_MODE		GENMASK(1, 0)
263 #define MT_LPON_TCR_SW_WRITE		BIT(0)
264 #define MT_LPON_TCR_SW_ADJUST		BIT(1)
265 #define MT_LPON_TCR_SW_READ		GENMASK(1, 0)
266 
267 /* MIB: band 0(0x820ed000), band 1(0x820fd000) */
268 /* These counters are (mostly?) clear-on-read.  So, some should not
269  * be read at all in case firmware is already reading them.  These
270  * are commented with 'DNR' below.  The DNR stats will be read by querying
271  * the firmware API for the appropriate message.  For counters the driver
272  * does read, the driver should accumulate the counters.
273  */
274 #define MT_WF_MIB_BASE(_band)		((_band) ? 0x820fd000 : 0x820ed000)
275 #define MT_WF_MIB(_band, ofs)		(MT_WF_MIB_BASE(_band) + (ofs))
276 
277 #define MT_MIB_SDR0(_band)		MT_WF_MIB(_band, 0x010)
278 #define MT_MIB_SDR0_BERACON_TX_CNT_MASK	GENMASK(15, 0)
279 
280 #define MT_MIB_SDR3(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR3))
281 #define MT_MIB_SDR3_FCS_ERR_MASK	GENMASK(15, 0)
282 #define MT_MIB_SDR3_FCS_ERR_MASK_MT7916	GENMASK(31, 16)
283 
284 #define MT_MIB_SDR4(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR4))
285 #define MT_MIB_SDR4_RX_FIFO_FULL_MASK	GENMASK(15, 0)
286 
287 /* rx mpdu counter, full 32 bits */
288 #define MT_MIB_SDR5(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR5))
289 
290 #define MT_MIB_SDR6(_band)		MT_WF_MIB(_band, 0x020)
291 #define MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK	GENMASK(15, 0)
292 
293 #define MT_MIB_SDR7(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR7))
294 #define MT_MIB_SDR7_RX_VECTOR_MISMATCH_CNT_MASK	GENMASK(15, 0)
295 
296 #define MT_MIB_SDR8(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR8))
297 #define MT_MIB_SDR8_RX_DELIMITER_FAIL_CNT_MASK	GENMASK(15, 0)
298 
299 /* aka CCA_NAV_TX_TIME */
300 #define MT_MIB_SDR9_DNR(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR9))
301 #define MT_MIB_SDR9_CCA_BUSY_TIME_MASK		GENMASK(23, 0)
302 
303 #define MT_MIB_SDR10(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR10))
304 #define MT_MIB_SDR10_MRDY_COUNT_MASK		GENMASK(25, 0)
305 #define MT_MIB_SDR10_MRDY_COUNT_MASK_MT7916	GENMASK(31, 0)
306 
307 #define MT_MIB_SDR11(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR11))
308 #define MT_MIB_SDR11_RX_LEN_MISMATCH_CNT_MASK	GENMASK(15, 0)
309 
310 /* tx ampdu cnt, full 32 bits */
311 #define MT_MIB_SDR12(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR12))
312 
313 #define MT_MIB_SDR13(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR13))
314 #define MT_MIB_SDR13_TX_STOP_Q_EMPTY_CNT_MASK	GENMASK(15, 0)
315 
316 /* counts all mpdus in ampdu, regardless of success */
317 #define MT_MIB_SDR14(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR14))
318 #define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK	GENMASK(23, 0)
319 #define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK_MT7916	GENMASK(31, 0)
320 
321 /* counts all successfully tx'd mpdus in ampdu */
322 #define MT_MIB_SDR15(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR15))
323 #define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK	GENMASK(23, 0)
324 #define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK_MT7916	GENMASK(31, 0)
325 
326 /* in units of 'us' */
327 #define MT_MIB_SDR16(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR16))
328 #define MT_MIB_SDR16_PRIMARY_CCA_BUSY_TIME_MASK	GENMASK(23, 0)
329 
330 #define MT_MIB_SDR17(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR17))
331 #define MT_MIB_SDR17_SECONDARY_CCA_BUSY_TIME_MASK	GENMASK(23, 0)
332 
333 #define MT_MIB_SDR18(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR18))
334 #define MT_MIB_SDR18_PRIMARY_ENERGY_DETECT_TIME_MASK	GENMASK(23, 0)
335 
336 /* units are us */
337 #define MT_MIB_SDR19(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR19))
338 #define MT_MIB_SDR19_CCK_MDRDY_TIME_MASK	GENMASK(23, 0)
339 
340 #define MT_MIB_SDR20(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR20))
341 #define MT_MIB_SDR20_OFDM_VHT_MDRDY_TIME_MASK	GENMASK(23, 0)
342 
343 #define MT_MIB_SDR21(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR21))
344 #define MT_MIB_SDR21_GREEN_MDRDY_TIME_MASK	GENMASK(23, 0)
345 
346 /* rx ampdu count, 32-bit */
347 #define MT_MIB_SDR22(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR22))
348 
349 /* rx ampdu bytes count, 32-bit */
350 #define MT_MIB_SDR23(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR23))
351 
352 /* rx ampdu valid subframe count */
353 #define MT_MIB_SDR24(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR24))
354 #define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK	GENMASK(23, 0)
355 #define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK_MT7916	GENMASK(31, 0)
356 
357 /* rx ampdu valid subframe bytes count, 32bits */
358 #define MT_MIB_SDR25(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR25))
359 
360 /* remaining windows protected stats */
361 #define MT_MIB_SDR27(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR27))
362 #define MT_MIB_SDR27_TX_RWP_FAIL_CNT_MASK	GENMASK(15, 0)
363 
364 #define MT_MIB_SDR28(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR28))
365 #define MT_MIB_SDR28_TX_RWP_NEED_CNT_MASK	GENMASK(15, 0)
366 
367 #define MT_MIB_SDR29(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR29))
368 #define MT_MIB_SDR29_RX_PFDROP_CNT_MASK		GENMASK(7, 0)
369 #define MT_MIB_SDR29_RX_PFDROP_CNT_MASK_MT7916	GENMASK(15, 0)
370 
371 #define MT_MIB_SDRVEC(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDRVEC))
372 #define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK	GENMASK(15, 0)
373 #define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK_MT7916	GENMASK(31, 16)
374 
375 /* rx blockack count, 32 bits */
376 #define MT_MIB_SDR31(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR31))
377 
378 #define MT_MIB_SDR32(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR32))
379 #define MT_MIB_SDR32_TX_PKT_EBF_CNT	GENMASK(15, 0)
380 #define MT_MIB_SDR32_TX_PKT_IBF_CNT	GENMASK(31, 16)
381 
382 #define MT_MIB_SDR33(_band)		MT_WF_MIB(_band, 0x088)
383 #define MT_MIB_SDR33_TX_PKT_IBF_CNT	GENMASK(15, 0)
384 
385 #define MT_MIB_SDRMUBF(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDRMUBF))
386 #define MT_MIB_MU_BF_TX_CNT		GENMASK(15, 0)
387 
388 /* 36, 37 both DNR */
389 
390 #define MT_MIB_DR8(_band)		MT_WF_MIB(_band, __OFFS(MIB_DR8))
391 #define MT_MIB_DR9(_band)		MT_WF_MIB(_band, __OFFS(MIB_DR9))
392 #define MT_MIB_DR11(_band)		MT_WF_MIB(_band, __OFFS(MIB_DR11))
393 
394 #define MT_MIB_MB_SDR0(_band, n)	MT_WF_MIB(_band, __OFFS(MIB_MB_SDR0) + (n))
395 #define MT_MIB_RTS_RETRIES_COUNT_MASK	GENMASK(31, 16)
396 #define MT_MIB_RTS_COUNT_MASK		GENMASK(15, 0)
397 
398 #define MT_MIB_MB_SDR1(_band, n)	MT_WF_MIB(_band, __OFFS(MIB_MB_SDR1) + (n))
399 #define MT_MIB_BA_MISS_COUNT_MASK	GENMASK(15, 0)
400 #define MT_MIB_ACK_FAIL_COUNT_MASK	GENMASK(31, 16)
401 
402 #define MT_MIB_MB_SDR2(_band, n)	MT_WF_MIB(_band, 0x518 + (n))
403 #define MT_MIB_MB_BFTF(_band, n)	MT_WF_MIB(_band, 0x510 + (n))
404 
405 #define MT_TX_AGG_CNT(_band, n)		MT_WF_MIB(_band, __OFFS(TX_AGG_CNT) +	\
406 						  ((n) << 2))
407 #define MT_TX_AGG_CNT2(_band, n)	MT_WF_MIB(_band, __OFFS(TX_AGG_CNT2) +	\
408 						  ((n) << 2))
409 #define MT_MIB_ARNG(_band, n)		MT_WF_MIB(_band, __OFFS(MIB_ARNG) +	\
410 						  ((n) << 2))
411 #define MT_MIB_ARNCR_RANGE(val, n)	(((val) >> ((n) << 3)) & GENMASK(7, 0))
412 
413 #define MT_MIB_BFCR0(_band)		MT_WF_MIB(_band, 0x7b0)
414 #define MT_MIB_BFCR0_RX_FB_HT		GENMASK(15, 0)
415 #define MT_MIB_BFCR0_RX_FB_VHT		GENMASK(31, 16)
416 
417 #define MT_MIB_BFCR1(_band)		MT_WF_MIB(_band, 0x7b4)
418 #define MT_MIB_BFCR1_RX_FB_HE		GENMASK(15, 0)
419 
420 #define MT_MIB_BFCR2(_band)		MT_WF_MIB(_band, 0x7b8)
421 #define MT_MIB_BFCR2_BFEE_TX_FB_TRIG	GENMASK(15, 0)
422 
423 #define MT_MIB_BFCR7(_band)		MT_WF_MIB(_band, 0x7cc)
424 #define MT_MIB_BFCR7_BFEE_TX_FB_CPL	GENMASK(15, 0)
425 
426 /* WTBLON TOP */
427 #define MT_WTBLON_TOP_BASE		0x820d4000
428 #define MT_WTBLON_TOP(ofs)		(MT_WTBLON_TOP_BASE + (ofs))
429 #define MT_WTBLON_TOP_WDUCR		MT_WTBLON_TOP(__OFFS(WTBLON_TOP_WDUCR))
430 #define MT_WTBLON_TOP_WDUCR_GROUP	GENMASK(2, 0)
431 
432 #define MT_WTBL_UPDATE			MT_WTBLON_TOP(__OFFS(WTBL_UPDATE))
433 #define MT_WTBL_UPDATE_WLAN_IDX		GENMASK(9, 0)
434 #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR	BIT(12)
435 #define MT_WTBL_UPDATE_BUSY		BIT(31)
436 
437 /* WTBL */
438 #define MT_WTBL_BASE			0x820d8000
439 #define MT_WTBL_LMAC_ID			GENMASK(14, 8)
440 #define MT_WTBL_LMAC_DW			GENMASK(7, 2)
441 #define MT_WTBL_LMAC_OFFS(_id, _dw)	(MT_WTBL_BASE | \
442 					 FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \
443 					 FIELD_PREP(MT_WTBL_LMAC_DW, _dw))
444 
445 /* AGG: band 0(0x820e2000), band 1(0x820f2000) */
446 #define MT_WF_AGG_BASE(_band)		((_band) ? 0x820f2000 : 0x820e2000)
447 #define MT_WF_AGG(_band, ofs)		(MT_WF_AGG_BASE(_band) + (ofs))
448 
449 #define MT_AGG_AWSCR0(_band, _n)	MT_WF_AGG(_band, (__OFFS(AGG_AWSCR0) +	\
450 							  (_n) * 4))
451 #define MT_AGG_PCR0(_band, _n)		MT_WF_AGG(_band, (__OFFS(AGG_PCR0) +	\
452 							  (_n) * 4))
453 #define MT_AGG_PCR0_MM_PROT		BIT(0)
454 #define MT_AGG_PCR0_GF_PROT		BIT(1)
455 #define MT_AGG_PCR0_BW20_PROT		BIT(2)
456 #define MT_AGG_PCR0_BW40_PROT		BIT(4)
457 #define MT_AGG_PCR0_BW80_PROT		BIT(6)
458 #define MT_AGG_PCR0_ERP_PROT		GENMASK(12, 8)
459 #define MT_AGG_PCR0_VHT_PROT		BIT(13)
460 #define MT_AGG_PCR0_PTA_WIN_DIS		BIT(15)
461 
462 #define MT_AGG_PCR1_RTS0_NUM_THRES	GENMASK(31, 23)
463 #define MT_AGG_PCR1_RTS0_LEN_THRES	GENMASK(19, 0)
464 
465 #define MT_AGG_ACR0(_band)		MT_WF_AGG(_band, __OFFS(AGG_ACR0))
466 #define MT_AGG_ACR_CFEND_RATE		GENMASK(13, 0)
467 #define MT_AGG_ACR_BAR_RATE		GENMASK(29, 16)
468 
469 #define MT_AGG_ACR4(_band)		MT_WF_AGG(_band, __OFFS(AGG_ACR4))
470 #define MT_AGG_ACR_PPDU_TXS2H		BIT(1)
471 
472 #define MT_AGG_MRCR(_band)		MT_WF_AGG(_band, __OFFS(AGG_MRCR))
473 #define MT_AGG_MRCR_BAR_CNT_LIMIT		GENMASK(15, 12)
474 #define MT_AGG_MRCR_LAST_RTS_CTS_RN		BIT(6)
475 #define MT_AGG_MRCR_RTS_FAIL_LIMIT		GENMASK(11, 7)
476 #define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT	GENMASK(28, 24)
477 
478 #define MT_AGG_ATCR1(_band)		MT_WF_AGG(_band, __OFFS(AGG_ATCR1))
479 #define MT_AGG_ATCR3(_band)		MT_WF_AGG(_band, __OFFS(AGG_ATCR3))
480 
481 /* ARB: band 0(0x820e3000), band 1(0x820f3000) */
482 #define MT_WF_ARB_BASE(_band)		((_band) ? 0x820f3000 : 0x820e3000)
483 #define MT_WF_ARB(_band, ofs)		(MT_WF_ARB_BASE(_band) + (ofs))
484 
485 #define MT_ARB_SCR(_band)		MT_WF_ARB(_band, __OFFS(ARB_SCR))
486 #define MT_ARB_SCR_TX_DISABLE		BIT(8)
487 #define MT_ARB_SCR_RX_DISABLE		BIT(9)
488 
489 #define MT_ARB_DRNGR0(_band, _n)	MT_WF_ARB(_band, (__OFFS(ARB_DRNGR0) +	\
490 							  (_n) * 4))
491 
492 /* RMAC: band 0(0x820e5000), band 1(0x820f5000) */
493 #define MT_WF_RMAC_BASE(_band)		((_band) ? 0x820f5000 : 0x820e5000)
494 #define MT_WF_RMAC(_band, ofs)		(MT_WF_RMAC_BASE(_band) + (ofs))
495 
496 #define MT_WF_RFCR(_band)		MT_WF_RMAC(_band, 0x000)
497 #define MT_WF_RFCR_DROP_STBC_MULTI	BIT(0)
498 #define MT_WF_RFCR_DROP_FCSFAIL		BIT(1)
499 #define MT_WF_RFCR_DROP_VERSION		BIT(3)
500 #define MT_WF_RFCR_DROP_PROBEREQ	BIT(4)
501 #define MT_WF_RFCR_DROP_MCAST		BIT(5)
502 #define MT_WF_RFCR_DROP_BCAST		BIT(6)
503 #define MT_WF_RFCR_DROP_MCAST_FILTERED	BIT(7)
504 #define MT_WF_RFCR_DROP_A3_MAC		BIT(8)
505 #define MT_WF_RFCR_DROP_A3_BSSID	BIT(9)
506 #define MT_WF_RFCR_DROP_A2_BSSID	BIT(10)
507 #define MT_WF_RFCR_DROP_OTHER_BEACON	BIT(11)
508 #define MT_WF_RFCR_DROP_FRAME_REPORT	BIT(12)
509 #define MT_WF_RFCR_DROP_CTL_RSV		BIT(13)
510 #define MT_WF_RFCR_DROP_CTS		BIT(14)
511 #define MT_WF_RFCR_DROP_RTS		BIT(15)
512 #define MT_WF_RFCR_DROP_DUPLICATE	BIT(16)
513 #define MT_WF_RFCR_DROP_OTHER_BSS	BIT(17)
514 #define MT_WF_RFCR_DROP_OTHER_UC	BIT(18)
515 #define MT_WF_RFCR_DROP_OTHER_TIM	BIT(19)
516 #define MT_WF_RFCR_DROP_NDPA		BIT(20)
517 #define MT_WF_RFCR_DROP_UNWANTED_CTL	BIT(21)
518 
519 #define MT_WF_RFCR1(_band)		MT_WF_RMAC(_band, 0x004)
520 #define MT_WF_RFCR1_DROP_ACK		BIT(4)
521 #define MT_WF_RFCR1_DROP_BF_POLL	BIT(5)
522 #define MT_WF_RFCR1_DROP_BA		BIT(6)
523 #define MT_WF_RFCR1_DROP_CFEND		BIT(7)
524 #define MT_WF_RFCR1_DROP_CFACK		BIT(8)
525 
526 #define MT_WF_RMAC_MIB_AIRTIME0(_band)	MT_WF_RMAC(_band, 0x0380)
527 #define MT_WF_RMAC_MIB_RXTIME_CLR	BIT(31)
528 
529 /* WFDMA0 */
530 #define MT_WFDMA0_BASE			__REG(WFDMA0_ADDR)
531 #define MT_WFDMA0(ofs)			(MT_WFDMA0_BASE + (ofs))
532 
533 #define MT_WFDMA0_RST			MT_WFDMA0(0x100)
534 #define MT_WFDMA0_RST_LOGIC_RST		BIT(4)
535 #define MT_WFDMA0_RST_DMASHDL_ALL_RST	BIT(5)
536 
537 #define MT_WFDMA0_BUSY_ENA		MT_WFDMA0(0x13c)
538 #define MT_WFDMA0_BUSY_ENA_TX_FIFO0	BIT(0)
539 #define MT_WFDMA0_BUSY_ENA_TX_FIFO1	BIT(1)
540 #define MT_WFDMA0_BUSY_ENA_RX_FIFO	BIT(2)
541 
542 #define MT_WFDMA0_GLO_CFG		MT_WFDMA0(0x208)
543 #define MT_WFDMA0_GLO_CFG_TX_DMA_EN	BIT(0)
544 #define MT_WFDMA0_GLO_CFG_RX_DMA_EN	BIT(2)
545 #define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO	BIT(28)
546 #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO	BIT(27)
547 #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2	BIT(21)
548 
549 #define MT_WFDMA0_RST_DTX_PTR		MT_WFDMA0(0x20c)
550 #define MT_WFDMA0_PRI_DLY_INT_CFG0	MT_WFDMA0(0x2f0)
551 #define MT_WFDMA0_PRI_DLY_INT_CFG1	MT_WFDMA0(0x2f4)
552 #define MT_WFDMA0_PRI_DLY_INT_CFG2	MT_WFDMA0(0x2f8)
553 
554 /* WFDMA1 */
555 #define MT_WFDMA1_BASE			0xd5000
556 #define MT_WFDMA1(ofs)			(MT_WFDMA1_BASE + (ofs))
557 
558 #define MT_WFDMA1_RST			MT_WFDMA1(0x100)
559 #define MT_WFDMA1_RST_LOGIC_RST		BIT(4)
560 #define MT_WFDMA1_RST_DMASHDL_ALL_RST	BIT(5)
561 
562 #define MT_WFDMA1_BUSY_ENA		MT_WFDMA1(0x13c)
563 #define MT_WFDMA1_BUSY_ENA_TX_FIFO0	BIT(0)
564 #define MT_WFDMA1_BUSY_ENA_TX_FIFO1	BIT(1)
565 #define MT_WFDMA1_BUSY_ENA_RX_FIFO	BIT(2)
566 
567 #define MT_WFDMA1_GLO_CFG		MT_WFDMA1(0x208)
568 #define MT_WFDMA1_GLO_CFG_TX_DMA_EN	BIT(0)
569 #define MT_WFDMA1_GLO_CFG_RX_DMA_EN	BIT(2)
570 #define MT_WFDMA1_GLO_CFG_OMIT_TX_INFO	BIT(28)
571 #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO	BIT(27)
572 #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO_PFET2	BIT(21)
573 
574 #define MT_WFDMA1_RST_DTX_PTR		MT_WFDMA1(0x20c)
575 #define MT_WFDMA1_PRI_DLY_INT_CFG0	MT_WFDMA1(0x2f0)
576 
577 /* WFDMA CSR */
578 #define MT_WFDMA_EXT_CSR_BASE		__REG(WFDMA_EXT_CSR_ADDR)
579 #define MT_WFDMA_EXT_CSR_PHYS_BASE	0x18027000
580 #define MT_WFDMA_EXT_CSR(ofs)		(MT_WFDMA_EXT_CSR_BASE + (ofs))
581 #define MT_WFDMA_EXT_CSR_PHYS(ofs)	(MT_WFDMA_EXT_CSR_PHYS_BASE + (ofs))
582 
583 #define MT_WFDMA_HOST_CONFIG		MT_WFDMA_EXT_CSR_PHYS(0x30)
584 #define MT_WFDMA_HOST_CONFIG_PDMA_BAND	BIT(0)
585 #define MT_WFDMA_HOST_CONFIG_WED	BIT(1)
586 
587 #define MT_WFDMA_WED_RING_CONTROL	MT_WFDMA_EXT_CSR_PHYS(0x34)
588 #define MT_WFDMA_WED_RING_CONTROL_TX0	GENMASK(4, 0)
589 #define MT_WFDMA_WED_RING_CONTROL_TX1	GENMASK(12, 8)
590 #define MT_WFDMA_WED_RING_CONTROL_RX1	GENMASK(20, 16)
591 
592 #define MT_WFDMA_EXT_CSR_HIF_MISC	MT_WFDMA_EXT_CSR_PHYS(0x44)
593 #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY	BIT(0)
594 
595 #define MT_PCIE_RECOG_ID		0xd7090
596 #define MT_PCIE_RECOG_ID_MASK		GENMASK(30, 0)
597 #define MT_PCIE_RECOG_ID_SEM		BIT(31)
598 
599 #define MT_INT_WED_MASK_CSR		MT_WFDMA_EXT_CSR(0x204)
600 
601 #define MT_WED_TX_RING_BASE		MT_WFDMA_EXT_CSR(0x300)
602 #define MT_WED_RX_RING_BASE		MT_WFDMA_EXT_CSR(0x400)
603 
604 /* WFDMA0 PCIE1 */
605 #define MT_WFDMA0_PCIE1_BASE		__REG(WFDMA0_PCIE1_ADDR)
606 #define MT_WFDMA0_PCIE1(ofs)		(MT_WFDMA0_PCIE1_BASE + (ofs))
607 
608 #define MT_WFDMA0_PCIE1_BUSY_ENA	MT_WFDMA0_PCIE1(0x13c)
609 #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0	BIT(0)
610 #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1	BIT(1)
611 #define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO	BIT(2)
612 
613 /* WFDMA1 PCIE1 */
614 #define MT_WFDMA1_PCIE1_BASE		0xd9000
615 #define MT_WFDMA1_PCIE1(ofs)		(MT_WFDMA1_PCIE1_BASE + (ofs))
616 
617 #define MT_WFDMA1_PCIE1_BUSY_ENA	MT_WFDMA1_PCIE1(0x13c)
618 #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0	BIT(0)
619 #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1	BIT(1)
620 #define MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO	BIT(2)
621 
622 /* WFDMA COMMON */
623 #define __RXQ(q)			((q) + __MT_MCUQ_MAX)
624 #define __TXQ(q)			(__RXQ(q) + MT_RXQ_BAND2)
625 
626 #define MT_Q_ID(q)			(dev->q_id[(q)])
627 #define MT_Q_BASE(q)			((dev->wfdma_mask >> (q)) & 0x1 ?	\
628 					 MT_WFDMA1_BASE : MT_WFDMA0_BASE)
629 
630 #define MT_MCUQ_ID(q)			MT_Q_ID(q)
631 #define MT_TXQ_ID(q)			MT_Q_ID(__TXQ(q))
632 #define MT_RXQ_ID(q)			MT_Q_ID(__RXQ(q))
633 
634 #define MT_MCUQ_RING_BASE(q)		(MT_Q_BASE(q) + 0x300)
635 #define MT_TXQ_RING_BASE(q)		(MT_Q_BASE(__TXQ(q)) + 0x300)
636 #define MT_RXQ_RING_BASE(q)		(MT_Q_BASE(__RXQ(q)) + 0x500)
637 
638 #define MT_MCUQ_EXT_CTRL(q)		(MT_Q_BASE(q) +	0x600 +	\
639 					 MT_MCUQ_ID(q)* 0x4)
640 #define MT_RXQ_BAND1_CTRL(q)		(MT_Q_BASE(__RXQ(q)) + 0x680 +	\
641 					 MT_RXQ_ID(q)* 0x4)
642 #define MT_TXQ_EXT_CTRL(q)		(MT_Q_BASE(__TXQ(q)) + 0x600 +	\
643 					 MT_TXQ_ID(q)* 0x4)
644 
645 #define MT_INT_SOURCE_CSR		__REG(INT_SOURCE_CSR)
646 #define MT_INT_MASK_CSR			__REG(INT_MASK_CSR)
647 
648 #define MT_INT1_SOURCE_CSR		__REG(INT1_SOURCE_CSR)
649 #define MT_INT1_MASK_CSR		__REG(INT1_MASK_CSR)
650 
651 #define MT_INT_RX_DONE_BAND0		BIT(16)
652 #define MT_INT_RX_DONE_BAND1		BIT(17)
653 #define MT_INT_RX_DONE_WM		BIT(0)
654 #define MT_INT_RX_DONE_WA		BIT(1)
655 #define MT_INT_RX_DONE_WA_MAIN		BIT(1)
656 #define MT_INT_RX_DONE_WA_EXT		BIT(2)
657 #define MT_INT_MCU_CMD			BIT(29)
658 #define MT_INT_RX_DONE_BAND0_MT7916	BIT(22)
659 #define MT_INT_RX_DONE_BAND1_MT7916	BIT(23)
660 #define MT_INT_RX_DONE_WA_MAIN_MT7916	BIT(2)
661 #define MT_INT_RX_DONE_WA_EXT_MT7916	BIT(3)
662 
663 #define MT_INT_RX(q)			(dev->q_int_mask[__RXQ(q)])
664 #define MT_INT_TX_MCU(q)		(dev->q_int_mask[(q)])
665 
666 #define MT_INT_RX_DONE_MCU		(MT_INT_RX(MT_RXQ_MCU) |	\
667 					 MT_INT_RX(MT_RXQ_MCU_WA))
668 
669 #define MT_INT_BAND0_RX_DONE		(MT_INT_RX(MT_RXQ_MAIN) |	\
670 					 MT_INT_RX(MT_RXQ_MAIN_WA))
671 
672 #define MT_INT_BAND1_RX_DONE		(MT_INT_RX(MT_RXQ_BAND1) |	\
673 					 MT_INT_RX(MT_RXQ_BAND1_WA) |	\
674 					 MT_INT_RX(MT_RXQ_MAIN_WA))
675 
676 #define MT_INT_RX_DONE_ALL		(MT_INT_RX_DONE_MCU |		\
677 					 MT_INT_BAND0_RX_DONE |		\
678 					 MT_INT_BAND1_RX_DONE)
679 
680 #define MT_INT_TX_DONE_FWDL		BIT(26)
681 #define MT_INT_TX_DONE_MCU_WM		BIT(27)
682 #define MT_INT_TX_DONE_MCU_WA		BIT(15)
683 #define MT_INT_TX_DONE_BAND0		BIT(30)
684 #define MT_INT_TX_DONE_BAND1		BIT(31)
685 #define MT_INT_TX_DONE_MCU_WA_MT7916	BIT(25)
686 
687 #define MT_INT_TX_DONE_MCU		(MT_INT_TX_MCU(MT_MCUQ_WA) |	\
688 					 MT_INT_TX_MCU(MT_MCUQ_WM) |	\
689 					 MT_INT_TX_MCU(MT_MCUQ_FWDL))
690 
691 #define MT_MCU_CMD			__REG(INT_MCU_CMD_SOURCE)
692 #define MT_MCU_CMD_STOP_DMA_FW_RELOAD	BIT(1)
693 #define MT_MCU_CMD_STOP_DMA		BIT(2)
694 #define MT_MCU_CMD_RESET_DONE		BIT(3)
695 #define MT_MCU_CMD_RECOVERY_DONE	BIT(4)
696 #define MT_MCU_CMD_NORMAL_STATE		BIT(5)
697 #define MT_MCU_CMD_ERROR_MASK		GENMASK(5, 1)
698 
699 /* TOP RGU */
700 #define MT_TOP_RGU_BASE			0x18000000
701 #define MT_TOP_PWR_CTRL			(MT_TOP_RGU_BASE + (0x0))
702 #define MT_TOP_PWR_KEY			(0x5746 << 16)
703 #define MT_TOP_PWR_SW_RST		BIT(0)
704 #define MT_TOP_PWR_SW_PWR_ON		GENMASK(3, 2)
705 #define MT_TOP_PWR_HW_CTRL		BIT(4)
706 #define MT_TOP_PWR_PWR_ON		BIT(7)
707 
708 #define MT_TOP_RGU_SYSRAM_PDN		(MT_TOP_RGU_BASE + 0x050)
709 #define MT_TOP_RGU_SYSRAM_SLP		(MT_TOP_RGU_BASE + 0x054)
710 #define MT_TOP_WFSYS_PWR		(MT_TOP_RGU_BASE + 0x010)
711 #define MT_TOP_PWR_EN_MASK		BIT(7)
712 #define MT_TOP_PWR_ACK_MASK		BIT(6)
713 #define MT_TOP_PWR_KEY_MASK		GENMASK(31, 16)
714 
715 #define MT7986_TOP_WM_RESET		(MT_TOP_RGU_BASE + 0x120)
716 #define MT7986_TOP_WM_RESET_MASK	BIT(0)
717 
718 /* l1/l2 remap */
719 #define MT_HIF_REMAP_L1			0xf11ac
720 #define MT_HIF_REMAP_L1_MT7916		0xfe260
721 #define MT_HIF_REMAP_L1_MASK		GENMASK(15, 0)
722 #define MT_HIF_REMAP_L1_OFFSET		GENMASK(15, 0)
723 #define MT_HIF_REMAP_L1_BASE		GENMASK(31, 16)
724 #define MT_HIF_REMAP_BASE_L1		0xe0000
725 
726 #define MT_HIF_REMAP_L2			0xf11b0
727 #define MT_HIF_REMAP_L2_MASK		GENMASK(19, 0)
728 #define MT_HIF_REMAP_L2_OFFSET		GENMASK(11, 0)
729 #define MT_HIF_REMAP_L2_BASE		GENMASK(31, 12)
730 #define MT_HIF_REMAP_L2_MT7916		0x1b8
731 #define MT_HIF_REMAP_L2_MASK_MT7916	GENMASK(31, 16)
732 #define MT_HIF_REMAP_L2_OFFSET_MT7916	GENMASK(15, 0)
733 #define MT_HIF_REMAP_L2_BASE_MT7916	GENMASK(31, 16)
734 #define MT_HIF_REMAP_BASE_L2_MT7916	0x40000
735 
736 #define MT_INFRA_BASE			0x18000000
737 #define MT_WFSYS0_PHY_START		0x18400000
738 #define MT_WFSYS1_PHY_START		0x18800000
739 #define MT_WFSYS1_PHY_END		0x18bfffff
740 #define MT_CBTOP1_PHY_START		0x70000000
741 #define MT_CBTOP1_PHY_END		__REG(CBTOP1_PHY_END)
742 #define MT_CBTOP2_PHY_START		0xf0000000
743 #define MT_INFRA_MCU_START		0x7c000000
744 #define MT_INFRA_MCU_END		__REG(INFRA_MCU_ADDR_END)
745 #define MT_CONN_INFRA_OFFSET(p)		((p) - MT_INFRA_BASE)
746 
747 /* CONN INFRA CFG */
748 #define MT_CONN_INFRA_BASE		0x18001000
749 #define MT_CONN_INFRA(ofs)		(MT_CONN_INFRA_BASE + (ofs))
750 
751 #define MT_CONN_INFRA_EFUSE		MT_CONN_INFRA(0x020)
752 
753 #define MT_CONN_INFRA_ADIE_RESET	MT_CONN_INFRA(0x030)
754 #define MT_CONN_INFRA_ADIE1_RESET_MASK	BIT(0)
755 #define MT_CONN_INFRA_ADIE2_RESET_MASK	BIT(2)
756 
757 #define MT_CONN_INFRA_OSC_RC_EN		MT_CONN_INFRA(0x380)
758 
759 #define MT_CONN_INFRA_OSC_CTRL		MT_CONN_INFRA(0x300)
760 #define MT_CONN_INFRA_OSC_RC_EN_MASK	BIT(7)
761 #define MT_CONN_INFRA_OSC_STB_TIME_MASK	GENMASK(23, 0)
762 
763 #define MT_CONN_INFRA_HW_CTRL		MT_CONN_INFRA(0x200)
764 #define MT_CONN_INFRA_HW_CTRL_MASK	BIT(0)
765 
766 #define MT_CONN_INFRA_WF_SLP_PROT	MT_CONN_INFRA(0x540)
767 #define MT_CONN_INFRA_WF_SLP_PROT_MASK	BIT(0)
768 
769 #define MT_CONN_INFRA_WF_SLP_PROT_RDY	MT_CONN_INFRA(0x544)
770 #define MT_CONN_INFRA_CONN_WF_MASK	(BIT(29) | BIT(31))
771 #define MT_CONN_INFRA_CONN		(BIT(25) | BIT(29) | BIT(31))
772 
773 #define MT_CONN_INFRA_EMI_REQ		MT_CONN_INFRA(0x414)
774 #define MT_CONN_INFRA_EMI_REQ_MASK	BIT(0)
775 #define MT_CONN_INFRA_INFRA_REQ_MASK	BIT(5)
776 
777 /* AFE */
778 #define MT_AFE_CTRL_BASE(_band)		(0x18003000 + ((_band) << 19))
779 #define MT_AFE_CTRL(_band, ofs)		(MT_AFE_CTRL_BASE(_band) + (ofs))
780 
781 #define MT_AFE_DIG_EN_01(_band)		MT_AFE_CTRL(_band, 0x00)
782 #define MT_AFE_DIG_EN_02(_band)		MT_AFE_CTRL(_band, 0x04)
783 #define MT_AFE_DIG_EN_03(_band)		MT_AFE_CTRL(_band, 0x08)
784 #define MT_AFE_DIG_TOP_01(_band)	MT_AFE_CTRL(_band, 0x0c)
785 
786 #define MT_AFE_PLL_STB_TIME(_band)	MT_AFE_CTRL(_band, 0xf4)
787 #define MT_AFE_PLL_STB_TIME_MASK	(GENMASK(30, 16) | GENMASK(14, 0))
788 #define MT_AFE_PLL_STB_TIME_VAL		(FIELD_PREP(GENMASK(30, 16), 0x4bc) | \
789 					 FIELD_PREP(GENMASK(14, 0), 0x7e4))
790 #define MT_AFE_BPLL_CFG_MASK		GENMASK(7, 6)
791 #define MT_AFE_WPLL_CFG_MASK		GENMASK(1, 0)
792 #define MT_AFE_MCU_WPLL_CFG_MASK	GENMASK(3, 2)
793 #define MT_AFE_MCU_BPLL_CFG_MASK	GENMASK(17, 16)
794 #define MT_AFE_PLL_CFG_MASK		(MT_AFE_BPLL_CFG_MASK | \
795 					 MT_AFE_WPLL_CFG_MASK | \
796 					 MT_AFE_MCU_WPLL_CFG_MASK | \
797 					 MT_AFE_MCU_BPLL_CFG_MASK)
798 #define MT_AFE_PLL_CFG_VAL		(FIELD_PREP(MT_AFE_BPLL_CFG_MASK, 0x1) | \
799 					 FIELD_PREP(MT_AFE_WPLL_CFG_MASK, 0x2) | \
800 					 FIELD_PREP(MT_AFE_MCU_WPLL_CFG_MASK, 0x1) | \
801 					 FIELD_PREP(MT_AFE_MCU_BPLL_CFG_MASK, 0x2))
802 
803 #define MT_AFE_DIG_TOP_01_MASK		GENMASK(18, 15)
804 #define MT_AFE_DIG_TOP_01_VAL		FIELD_PREP(MT_AFE_DIG_TOP_01_MASK, 0x9)
805 
806 #define MT_AFE_RG_WBG_EN_RCK_MASK	BIT(0)
807 #define MT_AFE_RG_WBG_EN_BPLL_UP_MASK	BIT(21)
808 #define MT_AFE_RG_WBG_EN_WPLL_UP_MASK	BIT(20)
809 #define MT_AFE_RG_WBG_EN_PLL_UP_MASK	(MT_AFE_RG_WBG_EN_BPLL_UP_MASK | \
810 					 MT_AFE_RG_WBG_EN_WPLL_UP_MASK)
811 #define MT_AFE_RG_WBG_EN_TXCAL_MASK	GENMASK(21, 17)
812 
813 #define MT_ADIE_SLP_CTRL_BASE(_band)	(0x18005000 + ((_band) << 19))
814 #define MT_ADIE_SLP_CTRL(_band, ofs)	(MT_ADIE_SLP_CTRL_BASE(_band) + (ofs))
815 
816 #define MT_ADIE_SLP_CTRL_CK0(_band)	MT_ADIE_SLP_CTRL(_band, 0x120)
817 
818 /* ADIE */
819 #define MT_ADIE_CHIP_ID			0x02c
820 #define MT_ADIE_VERSION_MASK		GENMASK(15, 0)
821 #define MT_ADIE_CHIP_ID_MASK		GENMASK(31, 16)
822 #define MT_ADIE_IDX0			GENMASK(15, 0)
823 #define MT_ADIE_IDX1			GENMASK(31, 16)
824 
825 #define MT_ADIE_RG_TOP_THADC_BG		0x034
826 #define MT_ADIE_VRPI_SEL_CR_MASK	GENMASK(15, 12)
827 #define MT_ADIE_VRPI_SEL_EFUSE_MASK	GENMASK(6, 3)
828 
829 #define MT_ADIE_RG_TOP_THADC		0x038
830 #define MT_ADIE_PGA_GAIN_MASK		GENMASK(25, 23)
831 #define MT_ADIE_PGA_GAIN_EFUSE_MASK	GENMASK(2, 0)
832 #define MT_ADIE_LDO_CTRL_MASK		GENMASK(27, 26)
833 #define MT_ADIE_LDO_CTRL_EFUSE_MASK	GENMASK(6, 5)
834 
835 #define MT_AFE_RG_ENCAL_WBTAC_IF_SW	0x070
836 #define MT_ADIE_EFUSE_RDATA0		0x130
837 
838 #define MT_ADIE_EFUSE2_CTRL		0x148
839 #define MT_ADIE_EFUSE_CTRL_MASK		BIT(1)
840 
841 #define MT_ADIE_EFUSE_CFG		0x144
842 #define MT_ADIE_EFUSE_MODE_MASK		GENMASK(7, 6)
843 #define MT_ADIE_EFUSE_ADDR_MASK		GENMASK(25, 16)
844 #define MT_ADIE_EFUSE_VALID_MASK	BIT(29)
845 #define MT_ADIE_EFUSE_KICK_MASK		BIT(30)
846 
847 #define MT_ADIE_THADC_ANALOG		0x3a6
848 
849 #define MT_ADIE_THADC_SLOP		0x3a7
850 #define MT_ADIE_ANA_EN_MASK		BIT(7)
851 
852 #define MT_ADIE_7975_XTAL_CAL		0x3a1
853 #define MT_ADIE_TRIM_MASK		GENMASK(6, 0)
854 #define MT_ADIE_EFUSE_TRIM_MASK		GENMASK(5, 0)
855 #define MT_ADIE_XO_TRIM_EN_MASK		BIT(7)
856 #define MT_ADIE_XTAL_DECREASE_MASK	BIT(6)
857 
858 #define MT_ADIE_7975_XO_TRIM2		0x3a2
859 #define MT_ADIE_7975_XO_TRIM3		0x3a3
860 #define MT_ADIE_7975_XO_TRIM4		0x3a4
861 #define MT_ADIE_7975_XTAL_EN		0x3a5
862 
863 #define MT_ADIE_XO_TRIM_FLOW		0x3ac
864 #define MT_ADIE_XTAL_AXM_80M_OSC	0x390
865 #define MT_ADIE_XTAL_AXM_40M_OSC	0x391
866 #define MT_ADIE_XTAL_TRIM1_80M_OSC	0x398
867 #define MT_ADIE_XTAL_TRIM1_40M_OSC	0x399
868 #define MT_ADIE_WRI_CK_SEL		0x4ac
869 #define MT_ADIE_RG_STRAP_PIN_IN		0x4fc
870 #define MT_ADIE_XTAL_C1			0x654
871 #define MT_ADIE_XTAL_C2			0x658
872 #define MT_ADIE_RG_XO_01		0x65c
873 #define MT_ADIE_RG_XO_03		0x664
874 
875 #define MT_ADIE_CLK_EN			0xa00
876 
877 #define MT_ADIE_7975_XTAL		0xa18
878 #define MT_ADIE_7975_XTAL_EN_MASK	BIT(29)
879 
880 #define MT_ADIE_7975_COCLK		0xa1c
881 #define MT_ADIE_7975_XO_2		0xa84
882 #define MT_ADIE_7975_XO_2_FIX_EN	BIT(31)
883 
884 #define MT_ADIE_7975_XO_CTRL2		0xa94
885 #define MT_ADIE_7975_XO_CTRL2_C1_MASK	GENMASK(26, 20)
886 #define MT_ADIE_7975_XO_CTRL2_C2_MASK	GENMASK(18, 12)
887 #define MT_ADIE_7975_XO_CTRL2_MASK	(MT_ADIE_7975_XO_CTRL2_C1_MASK | \
888 					 MT_ADIE_7975_XO_CTRL2_C2_MASK)
889 
890 #define MT_ADIE_7975_XO_CTRL6		0xaa4
891 #define MT_ADIE_7975_XO_CTRL6_MASK	BIT(16)
892 
893 /* TOP SPI */
894 #define MT_TOP_SPI_ADIE_BASE(_band)	(0x18004000 + ((_band) << 19))
895 #define MT_TOP_SPI_ADIE(_band, ofs)	(MT_TOP_SPI_ADIE_BASE(_band) + (ofs))
896 
897 #define MT_TOP_SPI_BUSY_CR(_band)	MT_TOP_SPI_ADIE(_band, 0)
898 #define MT_TOP_SPI_POLLING_BIT		BIT(5)
899 
900 #define MT_TOP_SPI_ADDR_CR(_band)	MT_TOP_SPI_ADIE(_band, 0x50)
901 #define MT_TOP_SPI_READ_ADDR_FORMAT	(BIT(12) | BIT(13) | BIT(15))
902 #define MT_TOP_SPI_WRITE_ADDR_FORMAT	(BIT(13) | BIT(15))
903 
904 #define MT_TOP_SPI_WRITE_DATA_CR(_band)	MT_TOP_SPI_ADIE(_band, 0x54)
905 #define MT_TOP_SPI_READ_DATA_CR(_band)	MT_TOP_SPI_ADIE(_band, 0x58)
906 
907 /* CONN INFRA CKGEN */
908 #define MT_INFRA_CKGEN_BASE		0x18009000
909 #define MT_INFRA_CKGEN(ofs)		(MT_INFRA_CKGEN_BASE + (ofs))
910 
911 #define MT_INFRA_CKGEN_BUS		MT_INFRA_CKGEN(0xa00)
912 #define MT_INFRA_CKGEN_BUS_CLK_SEL_MASK	BIT(23)
913 #define MT_INFRA_CKGEN_BUS_RDY_SEL_MASK	BIT(29)
914 
915 #define MT_INFRA_CKGEN_BUS_WPLL_DIV_1	MT_INFRA_CKGEN(0x008)
916 #define MT_INFRA_CKGEN_BUS_WPLL_DIV_2	MT_INFRA_CKGEN(0x00c)
917 
918 #define MT_INFRA_CKGEN_RFSPI_WPLL_DIV	MT_INFRA_CKGEN(0x040)
919 #define MT_INFRA_CKGEN_DIV_SEL_MASK	GENMASK(7, 2)
920 #define MT_INFRA_CKGEN_DIV_EN_MASK	BIT(0)
921 
922 /* CONN INFRA BUS */
923 #define MT_INFRA_BUS_BASE		0x1800e000
924 #define MT_INFRA_BUS(ofs)		(MT_INFRA_BUS_BASE + (ofs))
925 
926 #define MT_INFRA_BUS_OFF_TIMEOUT	MT_INFRA_BUS(0x300)
927 #define MT_INFRA_BUS_TIMEOUT_LIMIT_MASK	GENMASK(14, 7)
928 #define MT_INFRA_BUS_TIMEOUT_EN_MASK	GENMASK(3, 0)
929 
930 #define MT_INFRA_BUS_ON_TIMEOUT		MT_INFRA_BUS(0x31c)
931 #define MT_INFRA_BUS_EMI_START		MT_INFRA_BUS(0x360)
932 #define MT_INFRA_BUS_EMI_END		MT_INFRA_BUS(0x364)
933 
934 /* CONN_INFRA_SKU */
935 #define MT_CONNINFRA_SKU_DEC_ADDR	0x18050000
936 #define MT_CONNINFRA_SKU_MASK		GENMASK(15, 0)
937 #define MT_ADIE_TYPE_MASK		BIT(1)
938 
939 /* FW MODE SYNC */
940 #define MT_FW_EXCEPTION			__REG(FW_EXCEPTION_ADDR)
941 
942 #define MT_SWDEF_BASE			__REG(SWDEF_BASE_ADDR)
943 
944 #define MT_SWDEF(ofs)			(MT_SWDEF_BASE + (ofs))
945 #define MT_SWDEF_MODE			MT_SWDEF(0x3c)
946 #define MT_SWDEF_NORMAL_MODE		0
947 #define MT_SWDEF_ICAP_MODE		1
948 #define MT_SWDEF_SPECTRUM_MODE		2
949 
950 #define MT_SWDEF_SER_STATS		MT_SWDEF(0x040)
951 #define MT_SWDEF_PLE_STATS		MT_SWDEF(0x044)
952 #define MT_SWDEF_PLE1_STATS		MT_SWDEF(0x048)
953 #define MT_SWDEF_PLE_AMSDU_STATS	MT_SWDEF(0x04C)
954 #define MT_SWDEF_PSE_STATS		MT_SWDEF(0x050)
955 #define MT_SWDEF_PSE1_STATS		MT_SWDEF(0x054)
956 #define MT_SWDEF_LAMC_WISR6_BN0_STATS	MT_SWDEF(0x058)
957 #define MT_SWDEF_LAMC_WISR6_BN1_STATS	MT_SWDEF(0x05C)
958 #define MT_SWDEF_LAMC_WISR7_BN0_STATS	MT_SWDEF(0x060)
959 #define MT_SWDEF_LAMC_WISR7_BN1_STATS	MT_SWDEF(0x064)
960 
961 #define MT_DIC_CMD_REG_BASE		0x41f000
962 #define MT_DIC_CMD_REG(ofs)		(MT_DIC_CMD_REG_BASE + (ofs))
963 #define MT_DIC_CMD_REG_CMD		MT_DIC_CMD_REG(0x10)
964 
965 #define MT_CPU_UTIL_BASE		0x41f030
966 #define MT_CPU_UTIL(ofs)		(MT_CPU_UTIL_BASE + (ofs))
967 #define MT_CPU_UTIL_BUSY_PCT		MT_CPU_UTIL(0x00)
968 #define MT_CPU_UTIL_PEAK_BUSY_PCT	MT_CPU_UTIL(0x04)
969 #define MT_CPU_UTIL_IDLE_CNT		MT_CPU_UTIL(0x08)
970 #define MT_CPU_UTIL_PEAK_IDLE_CNT	MT_CPU_UTIL(0x0c)
971 #define MT_CPU_UTIL_CTRL		MT_CPU_UTIL(0x1c)
972 
973 /* LED */
974 #define MT_LED_TOP_BASE			0x18013000
975 #define MT_LED_PHYS(_n)			(MT_LED_TOP_BASE + (_n))
976 
977 #define MT_LED_CTRL(_n)			MT_LED_PHYS(0x00 + ((_n) * 4))
978 #define MT_LED_CTRL_KICK		BIT(7)
979 #define MT_LED_CTRL_BLINK_MODE		BIT(2)
980 #define MT_LED_CTRL_POLARITY		BIT(1)
981 
982 #define MT_LED_TX_BLINK(_n)		MT_LED_PHYS(0x10 + ((_n) * 4))
983 #define MT_LED_TX_BLINK_ON_MASK		GENMASK(7, 0)
984 #define MT_LED_TX_BLINK_OFF_MASK        GENMASK(15, 8)
985 
986 #define MT_LED_EN(_n)			MT_LED_PHYS(0x40 + ((_n) * 4))
987 
988 #define MT_LED_GPIO_MUX2                0x70005058 /* GPIO 18 */
989 #define MT_LED_GPIO_MUX3                0x7000505C /* GPIO 26 */
990 #define MT_LED_GPIO_SEL_MASK            GENMASK(11, 8)
991 
992 /* MT TOP */
993 #define MT_TOP_BASE			0x18060000
994 #define MT_TOP(ofs)			(MT_TOP_BASE + (ofs))
995 
996 #define MT_TOP_LPCR_HOST_BAND(_band)	MT_TOP(0x10 + ((_band) * 0x10))
997 #define MT_TOP_LPCR_HOST_FW_OWN		BIT(0)
998 #define MT_TOP_LPCR_HOST_DRV_OWN	BIT(1)
999 #define MT_TOP_LPCR_HOST_FW_OWN_STAT	BIT(2)
1000 
1001 #define MT_TOP_LPCR_HOST_BAND_IRQ_STAT(_band)	MT_TOP(0x14 + ((_band) * 0x10))
1002 #define MT_TOP_LPCR_HOST_BAND_STAT	BIT(0)
1003 
1004 #define MT_TOP_MISC			MT_TOP(0xf0)
1005 #define MT_TOP_MISC_FW_STATE		GENMASK(2, 0)
1006 
1007 #define MT_TOP_WFSYS_WAKEUP		MT_TOP(0x1a4)
1008 #define MT_TOP_WFSYS_WAKEUP_MASK	BIT(0)
1009 
1010 #define MT_TOP_MCU_EMI_BASE		MT_TOP(0x1c4)
1011 #define MT_TOP_MCU_EMI_BASE_MASK	GENMASK(19, 0)
1012 
1013 #define MT_TOP_CONN_INFRA_WAKEUP	MT_TOP(0x1a0)
1014 #define MT_TOP_CONN_INFRA_WAKEUP_MASK	BIT(0)
1015 
1016 #define MT_TOP_WFSYS_RESET_STATUS	MT_TOP(0x2cc)
1017 #define MT_TOP_WFSYS_RESET_STATUS_MASK	BIT(30)
1018 
1019 /* SEMA */
1020 #define MT_SEMA_BASE			0x18070000
1021 #define MT_SEMA(ofs)			(MT_SEMA_BASE + (ofs))
1022 
1023 #define MT_SEMA_RFSPI_STATUS		(MT_SEMA(0x2000) + (11 * 4))
1024 #define MT_SEMA_RFSPI_RELEASE		(MT_SEMA(0x2200) + (11 * 4))
1025 #define MT_SEMA_RFSPI_STATUS_MASK	BIT(1)
1026 
1027 /* MCU BUS */
1028 #define MT_MCU_BUS_BASE			0x18400000
1029 #define MT_MCU_BUS(ofs)			(MT_MCU_BUS_BASE + (ofs))
1030 
1031 #define MT_MCU_BUS_TIMEOUT		MT_MCU_BUS(0xf0440)
1032 #define MT_MCU_BUS_TIMEOUT_SET_MASK	GENMASK(7, 0)
1033 #define MT_MCU_BUS_TIMEOUT_CG_EN_MASK	BIT(28)
1034 #define MT_MCU_BUS_TIMEOUT_EN_MASK	BIT(31)
1035 
1036 #define MT_MCU_BUS_REMAP		MT_MCU_BUS(0x120)
1037 
1038 /* TOP CFG */
1039 #define MT_TOP_CFG_BASE			0x184b0000
1040 #define MT_TOP_CFG(ofs)			(MT_TOP_CFG_BASE + (ofs))
1041 
1042 #define MT_TOP_CFG_IP_VERSION_ADDR	MT_TOP_CFG(0x010)
1043 
1044 /* TOP CFG ON */
1045 #define MT_TOP_CFG_ON_BASE		0x184c1000
1046 #define MT_TOP_CFG_ON(ofs)		(MT_TOP_CFG_ON_BASE + (ofs))
1047 
1048 #define MT_TOP_CFG_ON_ROM_IDX		MT_TOP_CFG_ON(0x604)
1049 
1050 /* SLP CTRL */
1051 #define MT_SLP_BASE			0x184c3000
1052 #define MT_SLP(ofs)			(MT_SLP_BASE + (ofs))
1053 
1054 #define MT_SLP_STATUS			MT_SLP(0x00c)
1055 #define MT_SLP_WFDMA2CONN_MASK		(BIT(21) | BIT(23))
1056 #define MT_SLP_CTRL_EN_MASK		BIT(0)
1057 #define MT_SLP_CTRL_BSY_MASK		BIT(1)
1058 
1059 /* MCU BUS DBG */
1060 #define MT_MCU_BUS_DBG_BASE		0x18500000
1061 #define MT_MCU_BUS_DBG(ofs)		(MT_MCU_BUS_DBG_BASE + (ofs))
1062 
1063 #define MT_MCU_BUS_DBG_TIMEOUT		MT_MCU_BUS_DBG(0x0)
1064 #define MT_MCU_BUS_DBG_TIMEOUT_SET_MASK GENMASK(31, 16)
1065 #define MT_MCU_BUS_DBG_TIMEOUT_CK_EN_MASK BIT(3)
1066 #define MT_MCU_BUS_DBG_TIMEOUT_EN_MASK	BIT(2)
1067 
1068 #define MT_HW_BOUND			0x70010020
1069 #define MT_HW_REV			0x70010204
1070 #define MT_WF_SUBSYS_RST		0x70002600
1071 
1072 /* PCIE MAC */
1073 #define MT_PCIE_MAC_BASE		0x74030000
1074 #define MT_PCIE_MAC(ofs)		(MT_PCIE_MAC_BASE + (ofs))
1075 #define MT_PCIE_MAC_INT_ENABLE		MT_PCIE_MAC(0x188)
1076 
1077 #define MT_PCIE1_MAC_INT_ENABLE		0x74020188
1078 #define MT_PCIE1_MAC_INT_ENABLE_MT7916	0x74090188
1079 
1080 #define MT_WM_MCU_PC			0x7c060204
1081 #define MT_WA_MCU_PC			0x7c06020c
1082 
1083 /* PP TOP */
1084 #define MT_WF_PP_TOP_BASE		0x820cc000
1085 #define MT_WF_PP_TOP(ofs)		(MT_WF_PP_TOP_BASE + (ofs))
1086 
1087 #define MT_WF_PP_TOP_RXQ_WFDMA_CF_5	MT_WF_PP_TOP(0x0e8)
1088 #define MT_WF_PP_TOP_RXQ_QID6_WFDMA_HIF_SEL_MASK	BIT(6)
1089 
1090 #define MT_WF_IRPI_BASE			0x83000000
1091 #define MT_WF_IRPI(ofs)			(MT_WF_IRPI_BASE + (ofs))
1092 
1093 #define MT_WF_IRPI_NSS(phy, nss)	MT_WF_IRPI(0x6000 + ((phy) << 20) + ((nss) << 16))
1094 #define MT_WF_IRPI_NSS_MT7916(phy, nss)	MT_WF_IRPI(0x1000 + ((phy) << 20) + ((nss) << 16))
1095 
1096 /* PHY */
1097 #define MT_WF_PHY_BASE			0x83080000
1098 #define MT_WF_PHY(ofs)			(MT_WF_PHY_BASE + (ofs))
1099 
1100 #define MT_WF_PHY_RX_CTRL1(_phy)	MT_WF_PHY(0x2004 + ((_phy) << 16))
1101 #define MT_WF_PHY_RX_CTRL1_MT7916(_phy)	MT_WF_PHY(0x2004 + ((_phy) << 20))
1102 #define MT_WF_PHY_RX_CTRL1_IPI_EN	GENMASK(2, 0)
1103 #define MT_WF_PHY_RX_CTRL1_STSCNT_EN	GENMASK(11, 9)
1104 
1105 #define MT_WF_PHY_RXTD12(_phy)		MT_WF_PHY(0x8230 + ((_phy) << 16))
1106 #define MT_WF_PHY_RXTD12_MT7916(_phy)	MT_WF_PHY(0x8230 + ((_phy) << 20))
1107 #define MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY	BIT(18)
1108 #define MT_WF_PHY_RXTD12_IRPI_SW_CLR		BIT(29)
1109 
1110 #define MT_MCU_WM_CIRQ_BASE			0x89010000
1111 #define MT_MCU_WM_CIRQ(ofs)			(MT_MCU_WM_CIRQ_BASE + (ofs))
1112 #define MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR	MT_MCU_WM_CIRQ(0x80)
1113 #define MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR		MT_MCU_WM_CIRQ(0xc0)
1114 
1115 #endif
1116