1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 */
10
11 #include <linux/kernel.h>
12 #include <linux/delay.h>
13 #include <linux/slab.h>
14 #include <linux/spinlock.h>
15 #include <linux/platform_device.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/interrupt.h>
18 #include <linux/io.h>
19 #include <linux/list.h>
20 #include <linux/dma-mapping.h>
21
22 #include <linux/usb/ch9.h>
23 #include <linux/usb/gadget.h>
24
25 #include "debug.h"
26 #include "core.h"
27 #include "gadget.h"
28 #include "io.h"
29
30 #define DWC3_ALIGN_FRAME(d, n) (((d)->frame_number + ((d)->interval * (n))) \
31 & ~((d)->interval - 1))
32
33 /**
34 * dwc3_gadget_set_test_mode - enables usb2 test modes
35 * @dwc: pointer to our context structure
36 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37 *
38 * Caller should take care of locking. This function will return 0 on
39 * success or -EINVAL if wrong Test Selector is passed.
40 */
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)41 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42 {
43 u32 reg;
44
45 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47
48 switch (mode) {
49 case USB_TEST_J:
50 case USB_TEST_K:
51 case USB_TEST_SE0_NAK:
52 case USB_TEST_PACKET:
53 case USB_TEST_FORCE_ENABLE:
54 reg |= mode << 1;
55 break;
56 default:
57 return -EINVAL;
58 }
59
60 dwc3_gadget_dctl_write_safe(dwc, reg);
61
62 return 0;
63 }
64
65 /**
66 * dwc3_gadget_get_link_state - gets current state of usb link
67 * @dwc: pointer to our context structure
68 *
69 * Caller should take care of locking. This function will
70 * return the link state on success (>= 0) or -ETIMEDOUT.
71 */
dwc3_gadget_get_link_state(struct dwc3 * dwc)72 int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73 {
74 u32 reg;
75
76 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77
78 return DWC3_DSTS_USBLNKST(reg);
79 }
80
81 /**
82 * dwc3_gadget_set_link_state - sets usb link to a particular state
83 * @dwc: pointer to our context structure
84 * @state: the state to put link into
85 *
86 * Caller should take care of locking. This function will
87 * return 0 on success or -ETIMEDOUT.
88 */
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)89 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90 {
91 int retries = 10000;
92 u32 reg;
93
94 /*
95 * Wait until device controller is ready. Only applies to 1.94a and
96 * later RTL.
97 */
98 if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
99 while (--retries) {
100 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 if (reg & DWC3_DSTS_DCNRD)
102 udelay(5);
103 else
104 break;
105 }
106
107 if (retries <= 0)
108 return -ETIMEDOUT;
109 }
110
111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113
114 /* set no action before sending new link state change */
115 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116
117 /* set requested state */
118 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120
121 /*
122 * The following code is racy when called from dwc3_gadget_wakeup,
123 * and is not needed, at least on newer versions
124 */
125 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
126 return 0;
127
128 /* wait for a change in DSTS */
129 retries = 10000;
130 while (--retries) {
131 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132
133 if (DWC3_DSTS_USBLNKST(reg) == state)
134 return 0;
135
136 udelay(5);
137 }
138
139 return -ETIMEDOUT;
140 }
141
dwc3_ep0_reset_state(struct dwc3 * dwc)142 static void dwc3_ep0_reset_state(struct dwc3 *dwc)
143 {
144 unsigned int dir;
145
146 if (dwc->ep0state != EP0_SETUP_PHASE) {
147 dir = !!dwc->ep0_expect_in;
148 if (dwc->ep0state == EP0_DATA_PHASE)
149 dwc3_ep0_end_control_data(dwc, dwc->eps[dir]);
150 else
151 dwc3_ep0_end_control_data(dwc, dwc->eps[!dir]);
152
153 dwc->eps[0]->trb_enqueue = 0;
154 dwc->eps[1]->trb_enqueue = 0;
155
156 dwc3_ep0_stall_and_restart(dwc);
157 }
158 }
159
160 /**
161 * dwc3_ep_inc_trb - increment a trb index.
162 * @index: Pointer to the TRB index to increment.
163 *
164 * The index should never point to the link TRB. After incrementing,
165 * if it is point to the link TRB, wrap around to the beginning. The
166 * link TRB is always at the last TRB entry.
167 */
dwc3_ep_inc_trb(u8 * index)168 static void dwc3_ep_inc_trb(u8 *index)
169 {
170 (*index)++;
171 if (*index == (DWC3_TRB_NUM - 1))
172 *index = 0;
173 }
174
175 /**
176 * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
177 * @dep: The endpoint whose enqueue pointer we're incrementing
178 */
dwc3_ep_inc_enq(struct dwc3_ep * dep)179 static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
180 {
181 dwc3_ep_inc_trb(&dep->trb_enqueue);
182 }
183
184 /**
185 * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
186 * @dep: The endpoint whose enqueue pointer we're incrementing
187 */
dwc3_ep_inc_deq(struct dwc3_ep * dep)188 static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
189 {
190 dwc3_ep_inc_trb(&dep->trb_dequeue);
191 }
192
dwc3_gadget_del_and_unmap_request(struct dwc3_ep * dep,struct dwc3_request * req,int status)193 static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
194 struct dwc3_request *req, int status)
195 {
196 struct dwc3 *dwc = dep->dwc;
197
198 list_del(&req->list);
199 req->remaining = 0;
200 req->needs_extra_trb = false;
201 req->num_trbs = 0;
202
203 if (req->request.status == -EINPROGRESS)
204 req->request.status = status;
205
206 if (req->trb)
207 usb_gadget_unmap_request_by_dev(dwc->sysdev,
208 &req->request, req->direction);
209
210 req->trb = NULL;
211 trace_dwc3_gadget_giveback(req);
212
213 if (dep->number > 1)
214 pm_runtime_put(dwc->dev);
215 }
216
217 /**
218 * dwc3_gadget_giveback - call struct usb_request's ->complete callback
219 * @dep: The endpoint to whom the request belongs to
220 * @req: The request we're giving back
221 * @status: completion code for the request
222 *
223 * Must be called with controller's lock held and interrupts disabled. This
224 * function will unmap @req and call its ->complete() callback to notify upper
225 * layers that it has completed.
226 */
dwc3_gadget_giveback(struct dwc3_ep * dep,struct dwc3_request * req,int status)227 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
228 int status)
229 {
230 struct dwc3 *dwc = dep->dwc;
231
232 dwc3_gadget_del_and_unmap_request(dep, req, status);
233 req->status = DWC3_REQUEST_STATUS_COMPLETED;
234
235 spin_unlock(&dwc->lock);
236 usb_gadget_giveback_request(&dep->endpoint, &req->request);
237 spin_lock(&dwc->lock);
238 }
239
240 /**
241 * dwc3_send_gadget_generic_command - issue a generic command for the controller
242 * @dwc: pointer to the controller context
243 * @cmd: the command to be issued
244 * @param: command parameter
245 *
246 * Caller should take care of locking. Issue @cmd with a given @param to @dwc
247 * and wait for its completion.
248 */
dwc3_send_gadget_generic_command(struct dwc3 * dwc,unsigned int cmd,u32 param)249 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
250 u32 param)
251 {
252 u32 timeout = 500;
253 int status = 0;
254 int ret = 0;
255 u32 reg;
256
257 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
258 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
259
260 do {
261 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
262 if (!(reg & DWC3_DGCMD_CMDACT)) {
263 status = DWC3_DGCMD_STATUS(reg);
264 if (status)
265 ret = -EINVAL;
266 break;
267 }
268 } while (--timeout);
269
270 if (!timeout) {
271 ret = -ETIMEDOUT;
272 status = -ETIMEDOUT;
273 }
274
275 trace_dwc3_gadget_generic_cmd(cmd, param, status);
276
277 return ret;
278 }
279
280 static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
281
282 /**
283 * dwc3_send_gadget_ep_cmd - issue an endpoint command
284 * @dep: the endpoint to which the command is going to be issued
285 * @cmd: the command to be issued
286 * @params: parameters to the command
287 *
288 * Caller should handle locking. This function will issue @cmd with given
289 * @params to @dep and wait for its completion.
290 */
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)291 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
292 struct dwc3_gadget_ep_cmd_params *params)
293 {
294 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
295 struct dwc3 *dwc = dep->dwc;
296 u32 timeout = 5000;
297 u32 saved_config = 0;
298 u32 reg;
299
300 int cmd_status = 0;
301 int ret = -EINVAL;
302
303 /*
304 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
305 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
306 * endpoint command.
307 *
308 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
309 * settings. Restore them after the command is completed.
310 *
311 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
312 */
313 if (dwc->gadget->speed <= USB_SPEED_HIGH ||
314 DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER) {
315 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
316 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
317 saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
318 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
319 }
320
321 if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
322 saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
323 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
324 }
325
326 if (saved_config)
327 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
328 }
329
330 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
331 int link_state;
332
333 /*
334 * Initiate remote wakeup if the link state is in U3 when
335 * operating in SS/SSP or L1/L2 when operating in HS/FS. If the
336 * link state is in U1/U2, no remote wakeup is needed. The Start
337 * Transfer command will initiate the link recovery.
338 */
339 link_state = dwc3_gadget_get_link_state(dwc);
340 switch (link_state) {
341 case DWC3_LINK_STATE_U2:
342 if (dwc->gadget->speed >= USB_SPEED_SUPER)
343 break;
344
345 fallthrough;
346 case DWC3_LINK_STATE_U3:
347 ret = __dwc3_gadget_wakeup(dwc);
348 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
349 ret);
350 break;
351 }
352 }
353
354 /*
355 * For some commands such as Update Transfer command, DEPCMDPARn
356 * registers are reserved. Since the driver often sends Update Transfer
357 * command, don't write to DEPCMDPARn to avoid register write delays and
358 * improve performance.
359 */
360 if (DWC3_DEPCMD_CMD(cmd) != DWC3_DEPCMD_UPDATETRANSFER) {
361 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
362 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
363 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
364 }
365
366 /*
367 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
368 * not relying on XferNotReady, we can make use of a special "No
369 * Response Update Transfer" command where we should clear both CmdAct
370 * and CmdIOC bits.
371 *
372 * With this, we don't need to wait for command completion and can
373 * straight away issue further commands to the endpoint.
374 *
375 * NOTICE: We're making an assumption that control endpoints will never
376 * make use of Update Transfer command. This is a safe assumption
377 * because we can never have more than one request at a time with
378 * Control Endpoints. If anybody changes that assumption, this chunk
379 * needs to be updated accordingly.
380 */
381 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
382 !usb_endpoint_xfer_isoc(desc))
383 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
384 else
385 cmd |= DWC3_DEPCMD_CMDACT;
386
387 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
388
389 if (!(cmd & DWC3_DEPCMD_CMDACT) ||
390 (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER &&
391 !(cmd & DWC3_DEPCMD_CMDIOC))) {
392 ret = 0;
393 goto skip_status;
394 }
395
396 do {
397 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
398 if (!(reg & DWC3_DEPCMD_CMDACT)) {
399 cmd_status = DWC3_DEPCMD_STATUS(reg);
400
401 switch (cmd_status) {
402 case 0:
403 ret = 0;
404 break;
405 case DEPEVT_TRANSFER_NO_RESOURCE:
406 dev_WARN(dwc->dev, "No resource for %s\n",
407 dep->name);
408 ret = -EINVAL;
409 break;
410 case DEPEVT_TRANSFER_BUS_EXPIRY:
411 /*
412 * SW issues START TRANSFER command to
413 * isochronous ep with future frame interval. If
414 * future interval time has already passed when
415 * core receives the command, it will respond
416 * with an error status of 'Bus Expiry'.
417 *
418 * Instead of always returning -EINVAL, let's
419 * give a hint to the gadget driver that this is
420 * the case by returning -EAGAIN.
421 */
422 ret = -EAGAIN;
423 break;
424 default:
425 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
426 }
427
428 break;
429 }
430 } while (--timeout);
431
432 if (timeout == 0) {
433 ret = -ETIMEDOUT;
434 cmd_status = -ETIMEDOUT;
435 }
436
437 skip_status:
438 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
439
440 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
441 if (ret == 0)
442 dep->flags |= DWC3_EP_TRANSFER_STARTED;
443
444 if (ret != -ETIMEDOUT)
445 dwc3_gadget_ep_get_transfer_index(dep);
446 }
447
448 if (saved_config) {
449 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
450 reg |= saved_config;
451 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
452 }
453
454 return ret;
455 }
456
dwc3_send_clear_stall_ep_cmd(struct dwc3_ep * dep)457 static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
458 {
459 struct dwc3 *dwc = dep->dwc;
460 struct dwc3_gadget_ep_cmd_params params;
461 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
462
463 /*
464 * As of core revision 2.60a the recommended programming model
465 * is to set the ClearPendIN bit when issuing a Clear Stall EP
466 * command for IN endpoints. This is to prevent an issue where
467 * some (non-compliant) hosts may not send ACK TPs for pending
468 * IN transfers due to a mishandled error condition. Synopsys
469 * STAR 9000614252.
470 */
471 if (dep->direction &&
472 !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
473 (dwc->gadget->speed >= USB_SPEED_SUPER))
474 cmd |= DWC3_DEPCMD_CLEARPENDIN;
475
476 memset(¶ms, 0, sizeof(params));
477
478 return dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
479 }
480
dwc3_trb_dma_offset(struct dwc3_ep * dep,struct dwc3_trb * trb)481 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
482 struct dwc3_trb *trb)
483 {
484 u32 offset = (char *) trb - (char *) dep->trb_pool;
485
486 return dep->trb_pool_dma + offset;
487 }
488
dwc3_alloc_trb_pool(struct dwc3_ep * dep)489 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
490 {
491 struct dwc3 *dwc = dep->dwc;
492
493 if (dep->trb_pool)
494 return 0;
495
496 dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
497 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
498 &dep->trb_pool_dma, GFP_KERNEL);
499 if (!dep->trb_pool) {
500 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
501 dep->name);
502 return -ENOMEM;
503 }
504
505 return 0;
506 }
507
dwc3_free_trb_pool(struct dwc3_ep * dep)508 static void dwc3_free_trb_pool(struct dwc3_ep *dep)
509 {
510 struct dwc3 *dwc = dep->dwc;
511
512 dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
513 dep->trb_pool, dep->trb_pool_dma);
514
515 dep->trb_pool = NULL;
516 dep->trb_pool_dma = 0;
517 }
518
dwc3_gadget_set_xfer_resource(struct dwc3_ep * dep)519 static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
520 {
521 struct dwc3_gadget_ep_cmd_params params;
522
523 memset(¶ms, 0x00, sizeof(params));
524
525 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
526
527 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
528 ¶ms);
529 }
530
531 /**
532 * dwc3_gadget_start_config - configure ep resources
533 * @dep: endpoint that is being enabled
534 *
535 * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
536 * completion, it will set Transfer Resource for all available endpoints.
537 *
538 * The assignment of transfer resources cannot perfectly follow the data book
539 * due to the fact that the controller driver does not have all knowledge of the
540 * configuration in advance. It is given this information piecemeal by the
541 * composite gadget framework after every SET_CONFIGURATION and
542 * SET_INTERFACE. Trying to follow the databook programming model in this
543 * scenario can cause errors. For two reasons:
544 *
545 * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
546 * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
547 * incorrect in the scenario of multiple interfaces.
548 *
549 * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
550 * endpoint on alt setting (8.1.6).
551 *
552 * The following simplified method is used instead:
553 *
554 * All hardware endpoints can be assigned a transfer resource and this setting
555 * will stay persistent until either a core reset or hibernation. So whenever we
556 * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
557 * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
558 * guaranteed that there are as many transfer resources as endpoints.
559 *
560 * This function is called for each endpoint when it is being enabled but is
561 * triggered only when called for EP0-out, which always happens first, and which
562 * should only happen in one of the above conditions.
563 */
dwc3_gadget_start_config(struct dwc3_ep * dep)564 static int dwc3_gadget_start_config(struct dwc3_ep *dep)
565 {
566 struct dwc3_gadget_ep_cmd_params params;
567 struct dwc3 *dwc;
568 u32 cmd;
569 int i;
570 int ret;
571
572 if (dep->number)
573 return 0;
574
575 memset(¶ms, 0x00, sizeof(params));
576 cmd = DWC3_DEPCMD_DEPSTARTCFG;
577 dwc = dep->dwc;
578
579 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
580 if (ret)
581 return ret;
582
583 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
584 struct dwc3_ep *dep = dwc->eps[i];
585
586 if (!dep)
587 continue;
588
589 ret = dwc3_gadget_set_xfer_resource(dep);
590 if (ret)
591 return ret;
592 }
593
594 return 0;
595 }
596
dwc3_gadget_set_ep_config(struct dwc3_ep * dep,unsigned int action)597 static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
598 {
599 const struct usb_ss_ep_comp_descriptor *comp_desc;
600 const struct usb_endpoint_descriptor *desc;
601 struct dwc3_gadget_ep_cmd_params params;
602 struct dwc3 *dwc = dep->dwc;
603
604 comp_desc = dep->endpoint.comp_desc;
605 desc = dep->endpoint.desc;
606
607 memset(¶ms, 0x00, sizeof(params));
608
609 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
610 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
611
612 /* Burst size is only needed in SuperSpeed mode */
613 if (dwc->gadget->speed >= USB_SPEED_SUPER) {
614 u32 burst = dep->endpoint.maxburst;
615
616 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
617 }
618
619 params.param0 |= action;
620 if (action == DWC3_DEPCFG_ACTION_RESTORE)
621 params.param2 |= dep->saved_state;
622
623 if (usb_endpoint_xfer_control(desc))
624 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
625
626 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
627 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
628
629 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
630 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
631 | DWC3_DEPCFG_XFER_COMPLETE_EN
632 | DWC3_DEPCFG_STREAM_EVENT_EN;
633 dep->stream_capable = true;
634 }
635
636 if (!usb_endpoint_xfer_control(desc))
637 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
638
639 /*
640 * We are doing 1:1 mapping for endpoints, meaning
641 * Physical Endpoints 2 maps to Logical Endpoint 2 and
642 * so on. We consider the direction bit as part of the physical
643 * endpoint number. So USB endpoint 0x81 is 0x03.
644 */
645 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
646
647 /*
648 * We must use the lower 16 TX FIFOs even though
649 * HW might have more
650 */
651 if (dep->direction)
652 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
653
654 if (desc->bInterval) {
655 u8 bInterval_m1;
656
657 /*
658 * Valid range for DEPCFG.bInterval_m1 is from 0 to 13.
659 *
660 * NOTE: The programming guide incorrectly stated bInterval_m1
661 * must be set to 0 when operating in fullspeed. Internally the
662 * controller does not have this limitation. See DWC_usb3x
663 * programming guide section 3.2.2.1.
664 */
665 bInterval_m1 = min_t(u8, desc->bInterval - 1, 13);
666
667 if (usb_endpoint_type(desc) == USB_ENDPOINT_XFER_INT &&
668 dwc->gadget->speed == USB_SPEED_FULL)
669 dep->interval = desc->bInterval;
670 else
671 dep->interval = 1 << (desc->bInterval - 1);
672
673 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(bInterval_m1);
674 }
675
676 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, ¶ms);
677 }
678
679 /**
680 * dwc3_gadget_calc_tx_fifo_size - calculates the txfifo size value
681 * @dwc: pointer to the DWC3 context
682 * @mult: multiplier to be used when calculating the fifo_size
683 *
684 * Calculates the size value based on the equation below:
685 *
686 * DWC3 revision 280A and prior:
687 * fifo_size = mult * (max_packet / mdwidth) + 1;
688 *
689 * DWC3 revision 290A and onwards:
690 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
691 *
692 * The max packet size is set to 1024, as the txfifo requirements mainly apply
693 * to super speed USB use cases. However, it is safe to overestimate the fifo
694 * allocations for other scenarios, i.e. high speed USB.
695 */
dwc3_gadget_calc_tx_fifo_size(struct dwc3 * dwc,int mult)696 static int dwc3_gadget_calc_tx_fifo_size(struct dwc3 *dwc, int mult)
697 {
698 int max_packet = 1024;
699 int fifo_size;
700 int mdwidth;
701
702 mdwidth = dwc3_mdwidth(dwc);
703
704 /* MDWIDTH is represented in bits, we need it in bytes */
705 mdwidth >>= 3;
706
707 if (DWC3_VER_IS_PRIOR(DWC3, 290A))
708 fifo_size = mult * (max_packet / mdwidth) + 1;
709 else
710 fifo_size = mult * ((max_packet + mdwidth) / mdwidth) + 1;
711 return fifo_size;
712 }
713
714 /**
715 * dwc3_gadget_clear_tx_fifos - Clears txfifo allocation
716 * @dwc: pointer to the DWC3 context
717 *
718 * Iterates through all the endpoint registers and clears the previous txfifo
719 * allocations.
720 */
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)721 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
722 {
723 struct dwc3_ep *dep;
724 int fifo_depth;
725 int size;
726 int num;
727
728 if (!dwc->do_fifo_resize)
729 return;
730
731 /* Read ep0IN related TXFIFO size */
732 dep = dwc->eps[1];
733 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0));
734 if (DWC3_IP_IS(DWC3))
735 fifo_depth = DWC3_GTXFIFOSIZ_TXFDEP(size);
736 else
737 fifo_depth = DWC31_GTXFIFOSIZ_TXFDEP(size);
738
739 dwc->last_fifo_depth = fifo_depth;
740 /* Clear existing TXFIFO for all IN eps except ep0 */
741 for (num = 3; num < min_t(int, dwc->num_eps, DWC3_ENDPOINTS_NUM);
742 num += 2) {
743 dep = dwc->eps[num];
744 /* Don't change TXFRAMNUM on usb31 version */
745 size = DWC3_IP_IS(DWC3) ? 0 :
746 dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1)) &
747 DWC31_GTXFIFOSIZ_TXFRAMNUM;
748
749 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1), size);
750 dep->flags &= ~DWC3_EP_TXFIFO_RESIZED;
751 }
752 dwc->num_ep_resized = 0;
753 }
754
755 /*
756 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
757 * @dwc: pointer to our context structure
758 *
759 * This function will a best effort FIFO allocation in order
760 * to improve FIFO usage and throughput, while still allowing
761 * us to enable as many endpoints as possible.
762 *
763 * Keep in mind that this operation will be highly dependent
764 * on the configured size for RAM1 - which contains TxFifo -,
765 * the amount of endpoints enabled on coreConsultant tool, and
766 * the width of the Master Bus.
767 *
768 * In general, FIFO depths are represented with the following equation:
769 *
770 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
771 *
772 * In conjunction with dwc3_gadget_check_config(), this resizing logic will
773 * ensure that all endpoints will have enough internal memory for one max
774 * packet per endpoint.
775 */
dwc3_gadget_resize_tx_fifos(struct dwc3_ep * dep)776 static int dwc3_gadget_resize_tx_fifos(struct dwc3_ep *dep)
777 {
778 struct dwc3 *dwc = dep->dwc;
779 int fifo_0_start;
780 int ram1_depth;
781 int fifo_size;
782 int min_depth;
783 int num_in_ep;
784 int remaining;
785 int num_fifos = 1;
786 int fifo;
787 int tmp;
788
789 if (!dwc->do_fifo_resize)
790 return 0;
791
792 /* resize IN endpoints except ep0 */
793 if (!usb_endpoint_dir_in(dep->endpoint.desc) || dep->number <= 1)
794 return 0;
795
796 /* bail if already resized */
797 if (dep->flags & DWC3_EP_TXFIFO_RESIZED)
798 return 0;
799
800 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
801
802 if ((dep->endpoint.maxburst > 1 &&
803 usb_endpoint_xfer_bulk(dep->endpoint.desc)) ||
804 usb_endpoint_xfer_isoc(dep->endpoint.desc))
805 num_fifos = 3;
806
807 if (dep->endpoint.maxburst > 6 &&
808 (usb_endpoint_xfer_bulk(dep->endpoint.desc) ||
809 usb_endpoint_xfer_isoc(dep->endpoint.desc)) && DWC3_IP_IS(DWC31))
810 num_fifos = dwc->tx_fifo_resize_max_num;
811
812 /* FIFO size for a single buffer */
813 fifo = dwc3_gadget_calc_tx_fifo_size(dwc, 1);
814
815 /* Calculate the number of remaining EPs w/o any FIFO */
816 num_in_ep = dwc->max_cfg_eps;
817 num_in_ep -= dwc->num_ep_resized;
818
819 /* Reserve at least one FIFO for the number of IN EPs */
820 min_depth = num_in_ep * (fifo + 1);
821 remaining = ram1_depth - min_depth - dwc->last_fifo_depth;
822 remaining = max_t(int, 0, remaining);
823 /*
824 * We've already reserved 1 FIFO per EP, so check what we can fit in
825 * addition to it. If there is not enough remaining space, allocate
826 * all the remaining space to the EP.
827 */
828 fifo_size = (num_fifos - 1) * fifo;
829 if (remaining < fifo_size)
830 fifo_size = remaining;
831
832 fifo_size += fifo;
833 /* Last increment according to the TX FIFO size equation */
834 fifo_size++;
835
836 /* Check if TXFIFOs start at non-zero addr */
837 tmp = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0));
838 fifo_0_start = DWC3_GTXFIFOSIZ_TXFSTADDR(tmp);
839
840 fifo_size |= (fifo_0_start + (dwc->last_fifo_depth << 16));
841 if (DWC3_IP_IS(DWC3))
842 dwc->last_fifo_depth += DWC3_GTXFIFOSIZ_TXFDEP(fifo_size);
843 else
844 dwc->last_fifo_depth += DWC31_GTXFIFOSIZ_TXFDEP(fifo_size);
845
846 /* Check fifo size allocation doesn't exceed available RAM size. */
847 if (dwc->last_fifo_depth >= ram1_depth) {
848 dev_err(dwc->dev, "Fifosize(%d) > RAM size(%d) %s depth:%d\n",
849 dwc->last_fifo_depth, ram1_depth,
850 dep->endpoint.name, fifo_size);
851 if (DWC3_IP_IS(DWC3))
852 fifo_size = DWC3_GTXFIFOSIZ_TXFDEP(fifo_size);
853 else
854 fifo_size = DWC31_GTXFIFOSIZ_TXFDEP(fifo_size);
855
856 dwc->last_fifo_depth -= fifo_size;
857 return -ENOMEM;
858 }
859
860 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1), fifo_size);
861 dep->flags |= DWC3_EP_TXFIFO_RESIZED;
862 dwc->num_ep_resized++;
863
864 return 0;
865 }
866
867 /**
868 * __dwc3_gadget_ep_enable - initializes a hw endpoint
869 * @dep: endpoint to be initialized
870 * @action: one of INIT, MODIFY or RESTORE
871 *
872 * Caller should take care of locking. Execute all necessary commands to
873 * initialize a HW endpoint so it can be used by a gadget driver.
874 */
__dwc3_gadget_ep_enable(struct dwc3_ep * dep,unsigned int action)875 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
876 {
877 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
878 struct dwc3 *dwc = dep->dwc;
879
880 u32 reg;
881 int ret;
882
883 if (!(dep->flags & DWC3_EP_ENABLED)) {
884 ret = dwc3_gadget_resize_tx_fifos(dep);
885 if (ret)
886 return ret;
887
888 ret = dwc3_gadget_start_config(dep);
889 if (ret)
890 return ret;
891 }
892
893 ret = dwc3_gadget_set_ep_config(dep, action);
894 if (ret)
895 return ret;
896
897 if (!(dep->flags & DWC3_EP_ENABLED)) {
898 struct dwc3_trb *trb_st_hw;
899 struct dwc3_trb *trb_link;
900
901 dep->type = usb_endpoint_type(desc);
902 dep->flags |= DWC3_EP_ENABLED;
903
904 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
905 reg |= DWC3_DALEPENA_EP(dep->number);
906 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
907
908 dep->trb_dequeue = 0;
909 dep->trb_enqueue = 0;
910
911 if (usb_endpoint_xfer_control(desc))
912 goto out;
913
914 /* Initialize the TRB ring */
915 memset(dep->trb_pool, 0,
916 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
917
918 /* Link TRB. The HWO bit is never reset */
919 trb_st_hw = &dep->trb_pool[0];
920
921 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
922 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
923 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
924 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
925 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
926 }
927
928 /*
929 * Issue StartTransfer here with no-op TRB so we can always rely on No
930 * Response Update Transfer command.
931 */
932 if (usb_endpoint_xfer_bulk(desc) ||
933 usb_endpoint_xfer_int(desc)) {
934 struct dwc3_gadget_ep_cmd_params params;
935 struct dwc3_trb *trb;
936 dma_addr_t trb_dma;
937 u32 cmd;
938
939 memset(¶ms, 0, sizeof(params));
940 trb = &dep->trb_pool[0];
941 trb_dma = dwc3_trb_dma_offset(dep, trb);
942
943 params.param0 = upper_32_bits(trb_dma);
944 params.param1 = lower_32_bits(trb_dma);
945
946 cmd = DWC3_DEPCMD_STARTTRANSFER;
947
948 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
949 if (ret < 0)
950 return ret;
951
952 if (dep->stream_capable) {
953 /*
954 * For streams, at start, there maybe a race where the
955 * host primes the endpoint before the function driver
956 * queues a request to initiate a stream. In that case,
957 * the controller will not see the prime to generate the
958 * ERDY and start stream. To workaround this, issue a
959 * no-op TRB as normal, but end it immediately. As a
960 * result, when the function driver queues the request,
961 * the next START_TRANSFER command will cause the
962 * controller to generate an ERDY to initiate the
963 * stream.
964 */
965 dwc3_stop_active_transfer(dep, true, true);
966
967 /*
968 * All stream eps will reinitiate stream on NoStream
969 * rejection until we can determine that the host can
970 * prime after the first transfer.
971 *
972 * However, if the controller is capable of
973 * TXF_FLUSH_BYPASS, then IN direction endpoints will
974 * automatically restart the stream without the driver
975 * initiation.
976 */
977 if (!dep->direction ||
978 !(dwc->hwparams.hwparams9 &
979 DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS))
980 dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
981 }
982 }
983
984 out:
985 trace_dwc3_gadget_ep_enable(dep);
986
987 return 0;
988 }
989
dwc3_remove_requests(struct dwc3 * dwc,struct dwc3_ep * dep,int status)990 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status)
991 {
992 struct dwc3_request *req;
993
994 dwc3_stop_active_transfer(dep, true, false);
995
996 /* If endxfer is delayed, avoid unmapping requests */
997 if (dep->flags & DWC3_EP_DELAY_STOP)
998 return;
999
1000 /* - giveback all requests to gadget driver */
1001 while (!list_empty(&dep->started_list)) {
1002 req = next_request(&dep->started_list);
1003
1004 dwc3_gadget_giveback(dep, req, status);
1005 }
1006
1007 while (!list_empty(&dep->pending_list)) {
1008 req = next_request(&dep->pending_list);
1009
1010 dwc3_gadget_giveback(dep, req, status);
1011 }
1012
1013 while (!list_empty(&dep->cancelled_list)) {
1014 req = next_request(&dep->cancelled_list);
1015
1016 dwc3_gadget_giveback(dep, req, status);
1017 }
1018 }
1019
1020 /**
1021 * __dwc3_gadget_ep_disable - disables a hw endpoint
1022 * @dep: the endpoint to disable
1023 *
1024 * This function undoes what __dwc3_gadget_ep_enable did and also removes
1025 * requests which are currently being processed by the hardware and those which
1026 * are not yet scheduled.
1027 *
1028 * Caller should take care of locking.
1029 */
__dwc3_gadget_ep_disable(struct dwc3_ep * dep)1030 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
1031 {
1032 struct dwc3 *dwc = dep->dwc;
1033 u32 reg;
1034 u32 mask;
1035
1036 trace_dwc3_gadget_ep_disable(dep);
1037
1038 /* make sure HW endpoint isn't stalled */
1039 if (dep->flags & DWC3_EP_STALL)
1040 __dwc3_gadget_ep_set_halt(dep, 0, false);
1041
1042 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
1043 reg &= ~DWC3_DALEPENA_EP(dep->number);
1044 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
1045
1046 dwc3_remove_requests(dwc, dep, -ESHUTDOWN);
1047
1048 dep->stream_capable = false;
1049 dep->type = 0;
1050 mask = DWC3_EP_TXFIFO_RESIZED;
1051 /*
1052 * dwc3_remove_requests() can exit early if DWC3 EP delayed stop is
1053 * set. Do not clear DEP flags, so that the end transfer command will
1054 * be reattempted during the next SETUP stage.
1055 */
1056 if (dep->flags & DWC3_EP_DELAY_STOP)
1057 mask |= (DWC3_EP_DELAY_STOP | DWC3_EP_TRANSFER_STARTED);
1058 dep->flags &= mask;
1059
1060 /* Clear out the ep descriptors for non-ep0 */
1061 if (dep->number > 1) {
1062 dep->endpoint.comp_desc = NULL;
1063 dep->endpoint.desc = NULL;
1064 }
1065
1066 return 0;
1067 }
1068
1069 /* -------------------------------------------------------------------------- */
1070
dwc3_gadget_ep0_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)1071 static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
1072 const struct usb_endpoint_descriptor *desc)
1073 {
1074 return -EINVAL;
1075 }
1076
dwc3_gadget_ep0_disable(struct usb_ep * ep)1077 static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
1078 {
1079 return -EINVAL;
1080 }
1081
1082 /* -------------------------------------------------------------------------- */
1083
dwc3_gadget_ep_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)1084 static int dwc3_gadget_ep_enable(struct usb_ep *ep,
1085 const struct usb_endpoint_descriptor *desc)
1086 {
1087 struct dwc3_ep *dep;
1088 struct dwc3 *dwc;
1089 unsigned long flags;
1090 int ret;
1091
1092 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
1093 pr_debug("dwc3: invalid parameters\n");
1094 return -EINVAL;
1095 }
1096
1097 if (!desc->wMaxPacketSize) {
1098 pr_debug("dwc3: missing wMaxPacketSize\n");
1099 return -EINVAL;
1100 }
1101
1102 dep = to_dwc3_ep(ep);
1103 dwc = dep->dwc;
1104
1105 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
1106 "%s is already enabled\n",
1107 dep->name))
1108 return 0;
1109
1110 spin_lock_irqsave(&dwc->lock, flags);
1111 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
1112 spin_unlock_irqrestore(&dwc->lock, flags);
1113
1114 return ret;
1115 }
1116
dwc3_gadget_ep_disable(struct usb_ep * ep)1117 static int dwc3_gadget_ep_disable(struct usb_ep *ep)
1118 {
1119 struct dwc3_ep *dep;
1120 struct dwc3 *dwc;
1121 unsigned long flags;
1122 int ret;
1123
1124 if (!ep) {
1125 pr_debug("dwc3: invalid parameters\n");
1126 return -EINVAL;
1127 }
1128
1129 dep = to_dwc3_ep(ep);
1130 dwc = dep->dwc;
1131
1132 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
1133 "%s is already disabled\n",
1134 dep->name))
1135 return 0;
1136
1137 spin_lock_irqsave(&dwc->lock, flags);
1138 ret = __dwc3_gadget_ep_disable(dep);
1139 spin_unlock_irqrestore(&dwc->lock, flags);
1140
1141 return ret;
1142 }
1143
dwc3_gadget_ep_alloc_request(struct usb_ep * ep,gfp_t gfp_flags)1144 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
1145 gfp_t gfp_flags)
1146 {
1147 struct dwc3_request *req;
1148 struct dwc3_ep *dep = to_dwc3_ep(ep);
1149
1150 req = kzalloc(sizeof(*req), gfp_flags);
1151 if (!req)
1152 return NULL;
1153
1154 req->direction = dep->direction;
1155 req->epnum = dep->number;
1156 req->dep = dep;
1157 req->status = DWC3_REQUEST_STATUS_UNKNOWN;
1158
1159 trace_dwc3_alloc_request(req);
1160
1161 return &req->request;
1162 }
1163
dwc3_gadget_ep_free_request(struct usb_ep * ep,struct usb_request * request)1164 static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
1165 struct usb_request *request)
1166 {
1167 struct dwc3_request *req = to_dwc3_request(request);
1168
1169 trace_dwc3_free_request(req);
1170 kfree(req);
1171 }
1172
1173 /**
1174 * dwc3_ep_prev_trb - returns the previous TRB in the ring
1175 * @dep: The endpoint with the TRB ring
1176 * @index: The index of the current TRB in the ring
1177 *
1178 * Returns the TRB prior to the one pointed to by the index. If the
1179 * index is 0, we will wrap backwards, skip the link TRB, and return
1180 * the one just before that.
1181 */
dwc3_ep_prev_trb(struct dwc3_ep * dep,u8 index)1182 static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
1183 {
1184 u8 tmp = index;
1185
1186 if (!tmp)
1187 tmp = DWC3_TRB_NUM - 1;
1188
1189 return &dep->trb_pool[tmp - 1];
1190 }
1191
dwc3_calc_trbs_left(struct dwc3_ep * dep)1192 static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
1193 {
1194 u8 trbs_left;
1195
1196 /*
1197 * If the enqueue & dequeue are equal then the TRB ring is either full
1198 * or empty. It's considered full when there are DWC3_TRB_NUM-1 of TRBs
1199 * pending to be processed by the driver.
1200 */
1201 if (dep->trb_enqueue == dep->trb_dequeue) {
1202 /*
1203 * If there is any request remained in the started_list at
1204 * this point, that means there is no TRB available.
1205 */
1206 if (!list_empty(&dep->started_list))
1207 return 0;
1208
1209 return DWC3_TRB_NUM - 1;
1210 }
1211
1212 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
1213 trbs_left &= (DWC3_TRB_NUM - 1);
1214
1215 if (dep->trb_dequeue < dep->trb_enqueue)
1216 trbs_left--;
1217
1218 return trbs_left;
1219 }
1220
1221 /**
1222 * dwc3_prepare_one_trb - setup one TRB from one request
1223 * @dep: endpoint for which this request is prepared
1224 * @req: dwc3_request pointer
1225 * @trb_length: buffer size of the TRB
1226 * @chain: should this TRB be chained to the next?
1227 * @node: only for isochronous endpoints. First TRB needs different type.
1228 * @use_bounce_buffer: set to use bounce buffer
1229 * @must_interrupt: set to interrupt on TRB completion
1230 */
dwc3_prepare_one_trb(struct dwc3_ep * dep,struct dwc3_request * req,unsigned int trb_length,unsigned int chain,unsigned int node,bool use_bounce_buffer,bool must_interrupt)1231 static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1232 struct dwc3_request *req, unsigned int trb_length,
1233 unsigned int chain, unsigned int node, bool use_bounce_buffer,
1234 bool must_interrupt)
1235 {
1236 struct dwc3_trb *trb;
1237 dma_addr_t dma;
1238 unsigned int stream_id = req->request.stream_id;
1239 unsigned int short_not_ok = req->request.short_not_ok;
1240 unsigned int no_interrupt = req->request.no_interrupt;
1241 unsigned int is_last = req->request.is_last;
1242 struct dwc3 *dwc = dep->dwc;
1243 struct usb_gadget *gadget = dwc->gadget;
1244 enum usb_device_speed speed = gadget->speed;
1245
1246 if (use_bounce_buffer)
1247 dma = dep->dwc->bounce_addr;
1248 else if (req->request.num_sgs > 0)
1249 dma = sg_dma_address(req->start_sg);
1250 else
1251 dma = req->request.dma;
1252
1253 trb = &dep->trb_pool[dep->trb_enqueue];
1254
1255 if (!req->trb) {
1256 dwc3_gadget_move_started_request(req);
1257 req->trb = trb;
1258 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
1259 }
1260
1261 req->num_trbs++;
1262
1263 trb->size = DWC3_TRB_SIZE_LENGTH(trb_length);
1264 trb->bpl = lower_32_bits(dma);
1265 trb->bph = upper_32_bits(dma);
1266
1267 switch (usb_endpoint_type(dep->endpoint.desc)) {
1268 case USB_ENDPOINT_XFER_CONTROL:
1269 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
1270 break;
1271
1272 case USB_ENDPOINT_XFER_ISOC:
1273 if (!node) {
1274 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
1275
1276 /*
1277 * USB Specification 2.0 Section 5.9.2 states that: "If
1278 * there is only a single transaction in the microframe,
1279 * only a DATA0 data packet PID is used. If there are
1280 * two transactions per microframe, DATA1 is used for
1281 * the first transaction data packet and DATA0 is used
1282 * for the second transaction data packet. If there are
1283 * three transactions per microframe, DATA2 is used for
1284 * the first transaction data packet, DATA1 is used for
1285 * the second, and DATA0 is used for the third."
1286 *
1287 * IOW, we should satisfy the following cases:
1288 *
1289 * 1) length <= maxpacket
1290 * - DATA0
1291 *
1292 * 2) maxpacket < length <= (2 * maxpacket)
1293 * - DATA1, DATA0
1294 *
1295 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
1296 * - DATA2, DATA1, DATA0
1297 */
1298 if (speed == USB_SPEED_HIGH) {
1299 struct usb_ep *ep = &dep->endpoint;
1300 unsigned int mult = 2;
1301 unsigned int maxp = usb_endpoint_maxp(ep->desc);
1302
1303 if (req->request.length <= (2 * maxp))
1304 mult--;
1305
1306 if (req->request.length <= maxp)
1307 mult--;
1308
1309 trb->size |= DWC3_TRB_SIZE_PCM1(mult);
1310 }
1311 } else {
1312 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
1313 }
1314
1315 if (!no_interrupt && !chain)
1316 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1317 break;
1318
1319 case USB_ENDPOINT_XFER_BULK:
1320 case USB_ENDPOINT_XFER_INT:
1321 trb->ctrl = DWC3_TRBCTL_NORMAL;
1322 break;
1323 default:
1324 /*
1325 * This is only possible with faulty memory because we
1326 * checked it already :)
1327 */
1328 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1329 usb_endpoint_type(dep->endpoint.desc));
1330 }
1331
1332 /*
1333 * Enable Continue on Short Packet
1334 * when endpoint is not a stream capable
1335 */
1336 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
1337 if (!dep->stream_capable)
1338 trb->ctrl |= DWC3_TRB_CTRL_CSP;
1339
1340 if (short_not_ok)
1341 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1342 }
1343
1344 /* All TRBs setup for MST must set CSP=1 when LST=0 */
1345 if (dep->stream_capable && DWC3_MST_CAPABLE(&dwc->hwparams))
1346 trb->ctrl |= DWC3_TRB_CTRL_CSP;
1347
1348 if ((!no_interrupt && !chain) || must_interrupt)
1349 trb->ctrl |= DWC3_TRB_CTRL_IOC;
1350
1351 if (chain)
1352 trb->ctrl |= DWC3_TRB_CTRL_CHN;
1353 else if (dep->stream_capable && is_last &&
1354 !DWC3_MST_CAPABLE(&dwc->hwparams))
1355 trb->ctrl |= DWC3_TRB_CTRL_LST;
1356
1357 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
1358 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
1359
1360 /*
1361 * As per data book 4.2.3.2TRB Control Bit Rules section
1362 *
1363 * The controller autonomously checks the HWO field of a TRB to determine if the
1364 * entire TRB is valid. Therefore, software must ensure that the rest of the TRB
1365 * is valid before setting the HWO field to '1'. In most systems, this means that
1366 * software must update the fourth DWORD of a TRB last.
1367 *
1368 * However there is a possibility of CPU re-ordering here which can cause
1369 * controller to observe the HWO bit set prematurely.
1370 * Add a write memory barrier to prevent CPU re-ordering.
1371 */
1372 wmb();
1373 trb->ctrl |= DWC3_TRB_CTRL_HWO;
1374
1375 dwc3_ep_inc_enq(dep);
1376
1377 trace_dwc3_prepare_trb(dep, trb);
1378 }
1379
dwc3_needs_extra_trb(struct dwc3_ep * dep,struct dwc3_request * req)1380 static bool dwc3_needs_extra_trb(struct dwc3_ep *dep, struct dwc3_request *req)
1381 {
1382 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1383 unsigned int rem = req->request.length % maxp;
1384
1385 if ((req->request.length && req->request.zero && !rem &&
1386 !usb_endpoint_xfer_isoc(dep->endpoint.desc)) ||
1387 (!req->direction && rem))
1388 return true;
1389
1390 return false;
1391 }
1392
1393 /**
1394 * dwc3_prepare_last_sg - prepare TRBs for the last SG entry
1395 * @dep: The endpoint that the request belongs to
1396 * @req: The request to prepare
1397 * @entry_length: The last SG entry size
1398 * @node: Indicates whether this is not the first entry (for isoc only)
1399 *
1400 * Return the number of TRBs prepared.
1401 */
dwc3_prepare_last_sg(struct dwc3_ep * dep,struct dwc3_request * req,unsigned int entry_length,unsigned int node)1402 static int dwc3_prepare_last_sg(struct dwc3_ep *dep,
1403 struct dwc3_request *req, unsigned int entry_length,
1404 unsigned int node)
1405 {
1406 unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1407 unsigned int rem = req->request.length % maxp;
1408 unsigned int num_trbs = 1;
1409
1410 if (dwc3_needs_extra_trb(dep, req))
1411 num_trbs++;
1412
1413 if (dwc3_calc_trbs_left(dep) < num_trbs)
1414 return 0;
1415
1416 req->needs_extra_trb = num_trbs > 1;
1417
1418 /* Prepare a normal TRB */
1419 if (req->direction || req->request.length)
1420 dwc3_prepare_one_trb(dep, req, entry_length,
1421 req->needs_extra_trb, node, false, false);
1422
1423 /* Prepare extra TRBs for ZLP and MPS OUT transfer alignment */
1424 if ((!req->direction && !req->request.length) || req->needs_extra_trb)
1425 dwc3_prepare_one_trb(dep, req,
1426 req->direction ? 0 : maxp - rem,
1427 false, 1, true, false);
1428
1429 return num_trbs;
1430 }
1431
dwc3_prepare_trbs_sg(struct dwc3_ep * dep,struct dwc3_request * req)1432 static int dwc3_prepare_trbs_sg(struct dwc3_ep *dep,
1433 struct dwc3_request *req)
1434 {
1435 struct scatterlist *sg = req->start_sg;
1436 struct scatterlist *s;
1437 int i;
1438 unsigned int length = req->request.length;
1439 unsigned int remaining = req->request.num_mapped_sgs
1440 - req->num_queued_sgs;
1441 unsigned int num_trbs = req->num_trbs;
1442 bool needs_extra_trb = dwc3_needs_extra_trb(dep, req);
1443
1444 /*
1445 * If we resume preparing the request, then get the remaining length of
1446 * the request and resume where we left off.
1447 */
1448 for_each_sg(req->request.sg, s, req->num_queued_sgs, i)
1449 length -= sg_dma_len(s);
1450
1451 for_each_sg(sg, s, remaining, i) {
1452 unsigned int num_trbs_left = dwc3_calc_trbs_left(dep);
1453 unsigned int trb_length;
1454 bool must_interrupt = false;
1455 bool last_sg = false;
1456
1457 trb_length = min_t(unsigned int, length, sg_dma_len(s));
1458
1459 length -= trb_length;
1460
1461 /*
1462 * IOMMU driver is coalescing the list of sgs which shares a
1463 * page boundary into one and giving it to USB driver. With
1464 * this the number of sgs mapped is not equal to the number of
1465 * sgs passed. So mark the chain bit to false if it isthe last
1466 * mapped sg.
1467 */
1468 if ((i == remaining - 1) || !length)
1469 last_sg = true;
1470
1471 if (!num_trbs_left)
1472 break;
1473
1474 if (last_sg) {
1475 if (!dwc3_prepare_last_sg(dep, req, trb_length, i))
1476 break;
1477 } else {
1478 /*
1479 * Look ahead to check if we have enough TRBs for the
1480 * next SG entry. If not, set interrupt on this TRB to
1481 * resume preparing the next SG entry when more TRBs are
1482 * free.
1483 */
1484 if (num_trbs_left == 1 || (needs_extra_trb &&
1485 num_trbs_left <= 2 &&
1486 sg_dma_len(sg_next(s)) >= length))
1487 must_interrupt = true;
1488
1489 dwc3_prepare_one_trb(dep, req, trb_length, 1, i, false,
1490 must_interrupt);
1491 }
1492
1493 /*
1494 * There can be a situation where all sgs in sglist are not
1495 * queued because of insufficient trb number. To handle this
1496 * case, update start_sg to next sg to be queued, so that
1497 * we have free trbs we can continue queuing from where we
1498 * previously stopped
1499 */
1500 if (!last_sg)
1501 req->start_sg = sg_next(s);
1502
1503 req->num_queued_sgs++;
1504 req->num_pending_sgs--;
1505
1506 /*
1507 * The number of pending SG entries may not correspond to the
1508 * number of mapped SG entries. If all the data are queued, then
1509 * don't include unused SG entries.
1510 */
1511 if (length == 0) {
1512 req->num_pending_sgs = 0;
1513 break;
1514 }
1515
1516 if (must_interrupt)
1517 break;
1518 }
1519
1520 return req->num_trbs - num_trbs;
1521 }
1522
dwc3_prepare_trbs_linear(struct dwc3_ep * dep,struct dwc3_request * req)1523 static int dwc3_prepare_trbs_linear(struct dwc3_ep *dep,
1524 struct dwc3_request *req)
1525 {
1526 return dwc3_prepare_last_sg(dep, req, req->request.length, 0);
1527 }
1528
1529 /*
1530 * dwc3_prepare_trbs - setup TRBs from requests
1531 * @dep: endpoint for which requests are being prepared
1532 *
1533 * The function goes through the requests list and sets up TRBs for the
1534 * transfers. The function returns once there are no more TRBs available or
1535 * it runs out of requests.
1536 *
1537 * Returns the number of TRBs prepared or negative errno.
1538 */
dwc3_prepare_trbs(struct dwc3_ep * dep)1539 static int dwc3_prepare_trbs(struct dwc3_ep *dep)
1540 {
1541 struct dwc3_request *req, *n;
1542 int ret = 0;
1543
1544 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1545
1546 /*
1547 * We can get in a situation where there's a request in the started list
1548 * but there weren't enough TRBs to fully kick it in the first time
1549 * around, so it has been waiting for more TRBs to be freed up.
1550 *
1551 * In that case, we should check if we have a request with pending_sgs
1552 * in the started list and prepare TRBs for that request first,
1553 * otherwise we will prepare TRBs completely out of order and that will
1554 * break things.
1555 */
1556 list_for_each_entry(req, &dep->started_list, list) {
1557 if (req->num_pending_sgs > 0) {
1558 ret = dwc3_prepare_trbs_sg(dep, req);
1559 if (!ret || req->num_pending_sgs)
1560 return ret;
1561 }
1562
1563 if (!dwc3_calc_trbs_left(dep))
1564 return ret;
1565
1566 /*
1567 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1568 * burst capability may try to read and use TRBs beyond the
1569 * active transfer instead of stopping.
1570 */
1571 if (dep->stream_capable && req->request.is_last &&
1572 !DWC3_MST_CAPABLE(&dep->dwc->hwparams))
1573 return ret;
1574 }
1575
1576 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
1577 struct dwc3 *dwc = dep->dwc;
1578
1579 ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1580 dep->direction);
1581 if (ret)
1582 return ret;
1583
1584 req->sg = req->request.sg;
1585 req->start_sg = req->sg;
1586 req->num_queued_sgs = 0;
1587 req->num_pending_sgs = req->request.num_mapped_sgs;
1588
1589 if (req->num_pending_sgs > 0) {
1590 ret = dwc3_prepare_trbs_sg(dep, req);
1591 if (req->num_pending_sgs)
1592 return ret;
1593 } else {
1594 ret = dwc3_prepare_trbs_linear(dep, req);
1595 }
1596
1597 if (!ret || !dwc3_calc_trbs_left(dep))
1598 return ret;
1599
1600 /*
1601 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1602 * burst capability may try to read and use TRBs beyond the
1603 * active transfer instead of stopping.
1604 */
1605 if (dep->stream_capable && req->request.is_last &&
1606 !DWC3_MST_CAPABLE(&dwc->hwparams))
1607 return ret;
1608 }
1609
1610 return ret;
1611 }
1612
1613 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1614
__dwc3_gadget_kick_transfer(struct dwc3_ep * dep)1615 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
1616 {
1617 struct dwc3_gadget_ep_cmd_params params;
1618 struct dwc3_request *req;
1619 int starting;
1620 int ret;
1621 u32 cmd;
1622
1623 /*
1624 * Note that it's normal to have no new TRBs prepared (i.e. ret == 0).
1625 * This happens when we need to stop and restart a transfer such as in
1626 * the case of reinitiating a stream or retrying an isoc transfer.
1627 */
1628 ret = dwc3_prepare_trbs(dep);
1629 if (ret < 0)
1630 return ret;
1631
1632 starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
1633
1634 /*
1635 * If there's no new TRB prepared and we don't need to restart a
1636 * transfer, there's no need to update the transfer.
1637 */
1638 if (!ret && !starting)
1639 return ret;
1640
1641 req = next_request(&dep->started_list);
1642 if (!req) {
1643 dep->flags |= DWC3_EP_PENDING_REQUEST;
1644 return 0;
1645 }
1646
1647 memset(¶ms, 0, sizeof(params));
1648
1649 if (starting) {
1650 params.param0 = upper_32_bits(req->trb_dma);
1651 params.param1 = lower_32_bits(req->trb_dma);
1652 cmd = DWC3_DEPCMD_STARTTRANSFER;
1653
1654 if (dep->stream_capable)
1655 cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1656
1657 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1658 cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1659 } else {
1660 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1661 DWC3_DEPCMD_PARAM(dep->resource_index);
1662 }
1663
1664 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
1665 if (ret < 0) {
1666 struct dwc3_request *tmp;
1667
1668 if (ret == -EAGAIN)
1669 return ret;
1670
1671 dwc3_stop_active_transfer(dep, true, true);
1672
1673 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1674 dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_DEQUEUED);
1675
1676 /* If ep isn't started, then there's no end transfer pending */
1677 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1678 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1679
1680 return ret;
1681 }
1682
1683 if (dep->stream_capable && req->request.is_last &&
1684 !DWC3_MST_CAPABLE(&dep->dwc->hwparams))
1685 dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1686
1687 return 0;
1688 }
1689
__dwc3_gadget_get_frame(struct dwc3 * dwc)1690 static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1691 {
1692 u32 reg;
1693
1694 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1695 return DWC3_DSTS_SOFFN(reg);
1696 }
1697
1698 /**
1699 * __dwc3_stop_active_transfer - stop the current active transfer
1700 * @dep: isoc endpoint
1701 * @force: set forcerm bit in the command
1702 * @interrupt: command complete interrupt after End Transfer command
1703 *
1704 * When setting force, the ForceRM bit will be set. In that case
1705 * the controller won't update the TRB progress on command
1706 * completion. It also won't clear the HWO bit in the TRB.
1707 * The command will also not complete immediately in that case.
1708 */
__dwc3_stop_active_transfer(struct dwc3_ep * dep,bool force,bool interrupt)1709 static int __dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force, bool interrupt)
1710 {
1711 struct dwc3 *dwc = dep->dwc;
1712 struct dwc3_gadget_ep_cmd_params params;
1713 u32 cmd;
1714 int ret;
1715
1716 cmd = DWC3_DEPCMD_ENDTRANSFER;
1717 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
1718 cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
1719 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
1720 memset(¶ms, 0, sizeof(params));
1721 ret = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
1722 /*
1723 * If the End Transfer command was timed out while the device is
1724 * not in SETUP phase, it's possible that an incoming Setup packet
1725 * may prevent the command's completion. Let's retry when the
1726 * ep0state returns to EP0_SETUP_PHASE.
1727 */
1728 if (ret == -ETIMEDOUT && dep->dwc->ep0state != EP0_SETUP_PHASE) {
1729 dep->flags |= DWC3_EP_DELAY_STOP;
1730 return 0;
1731 }
1732 WARN_ON_ONCE(ret);
1733 dep->resource_index = 0;
1734
1735 if (!interrupt) {
1736 if (!DWC3_IP_IS(DWC3) || DWC3_VER_IS_PRIOR(DWC3, 310A))
1737 mdelay(1);
1738 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
1739 } else if (!ret) {
1740 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1741 }
1742
1743 dep->flags &= ~DWC3_EP_DELAY_STOP;
1744 return ret;
1745 }
1746
1747 /**
1748 * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1749 * @dep: isoc endpoint
1750 *
1751 * This function tests for the correct combination of BIT[15:14] from the 16-bit
1752 * microframe number reported by the XferNotReady event for the future frame
1753 * number to start the isoc transfer.
1754 *
1755 * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1756 * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1757 * XferNotReady event are invalid. The driver uses this number to schedule the
1758 * isochronous transfer and passes it to the START TRANSFER command. Because
1759 * this number is invalid, the command may fail. If BIT[15:14] matches the
1760 * internal 16-bit microframe, the START TRANSFER command will pass and the
1761 * transfer will start at the scheduled time, if it is off by 1, the command
1762 * will still pass, but the transfer will start 2 seconds in the future. For all
1763 * other conditions, the START TRANSFER command will fail with bus-expiry.
1764 *
1765 * In order to workaround this issue, we can test for the correct combination of
1766 * BIT[15:14] by sending START TRANSFER commands with different values of
1767 * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1768 * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1769 * As the result, within the 4 possible combinations for BIT[15:14], there will
1770 * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1771 * command status will result in a 2-second delay start. The smaller BIT[15:14]
1772 * value is the correct combination.
1773 *
1774 * Since there are only 4 outcomes and the results are ordered, we can simply
1775 * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1776 * deduce the smaller successful combination.
1777 *
1778 * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1779 * of BIT[15:14]. The correct combination is as follow:
1780 *
1781 * if test0 fails and test1 passes, BIT[15:14] is 'b01
1782 * if test0 fails and test1 fails, BIT[15:14] is 'b10
1783 * if test0 passes and test1 fails, BIT[15:14] is 'b11
1784 * if test0 passes and test1 passes, BIT[15:14] is 'b00
1785 *
1786 * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1787 * endpoints.
1788 */
dwc3_gadget_start_isoc_quirk(struct dwc3_ep * dep)1789 static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
1790 {
1791 int cmd_status = 0;
1792 bool test0;
1793 bool test1;
1794
1795 while (dep->combo_num < 2) {
1796 struct dwc3_gadget_ep_cmd_params params;
1797 u32 test_frame_number;
1798 u32 cmd;
1799
1800 /*
1801 * Check if we can start isoc transfer on the next interval or
1802 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1803 */
1804 test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
1805 test_frame_number |= dep->combo_num << 14;
1806 test_frame_number += max_t(u32, 4, dep->interval);
1807
1808 params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1809 params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1810
1811 cmd = DWC3_DEPCMD_STARTTRANSFER;
1812 cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1813 cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, ¶ms);
1814
1815 /* Redo if some other failure beside bus-expiry is received */
1816 if (cmd_status && cmd_status != -EAGAIN) {
1817 dep->start_cmd_status = 0;
1818 dep->combo_num = 0;
1819 return 0;
1820 }
1821
1822 /* Store the first test status */
1823 if (dep->combo_num == 0)
1824 dep->start_cmd_status = cmd_status;
1825
1826 dep->combo_num++;
1827
1828 /*
1829 * End the transfer if the START_TRANSFER command is successful
1830 * to wait for the next XferNotReady to test the command again
1831 */
1832 if (cmd_status == 0) {
1833 dwc3_stop_active_transfer(dep, true, true);
1834 return 0;
1835 }
1836 }
1837
1838 /* test0 and test1 are both completed at this point */
1839 test0 = (dep->start_cmd_status == 0);
1840 test1 = (cmd_status == 0);
1841
1842 if (!test0 && test1)
1843 dep->combo_num = 1;
1844 else if (!test0 && !test1)
1845 dep->combo_num = 2;
1846 else if (test0 && !test1)
1847 dep->combo_num = 3;
1848 else if (test0 && test1)
1849 dep->combo_num = 0;
1850
1851 dep->frame_number &= DWC3_FRNUMBER_MASK;
1852 dep->frame_number |= dep->combo_num << 14;
1853 dep->frame_number += max_t(u32, 4, dep->interval);
1854
1855 /* Reinitialize test variables */
1856 dep->start_cmd_status = 0;
1857 dep->combo_num = 0;
1858
1859 return __dwc3_gadget_kick_transfer(dep);
1860 }
1861
__dwc3_gadget_start_isoc(struct dwc3_ep * dep)1862 static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
1863 {
1864 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
1865 struct dwc3 *dwc = dep->dwc;
1866 int ret;
1867 int i;
1868
1869 if (list_empty(&dep->pending_list) &&
1870 list_empty(&dep->started_list)) {
1871 dep->flags |= DWC3_EP_PENDING_REQUEST;
1872 return -EAGAIN;
1873 }
1874
1875 if (!dwc->dis_start_transfer_quirk &&
1876 (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1877 DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
1878 if (dwc->gadget->speed <= USB_SPEED_HIGH && dep->direction)
1879 return dwc3_gadget_start_isoc_quirk(dep);
1880 }
1881
1882 if (desc->bInterval <= 14 &&
1883 dwc->gadget->speed >= USB_SPEED_HIGH) {
1884 u32 frame = __dwc3_gadget_get_frame(dwc);
1885 bool rollover = frame <
1886 (dep->frame_number & DWC3_FRNUMBER_MASK);
1887
1888 /*
1889 * frame_number is set from XferNotReady and may be already
1890 * out of date. DSTS only provides the lower 14 bit of the
1891 * current frame number. So add the upper two bits of
1892 * frame_number and handle a possible rollover.
1893 * This will provide the correct frame_number unless more than
1894 * rollover has happened since XferNotReady.
1895 */
1896
1897 dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
1898 frame;
1899 if (rollover)
1900 dep->frame_number += BIT(14);
1901 }
1902
1903 for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1904 int future_interval = i + 1;
1905
1906 /* Give the controller at least 500us to schedule transfers */
1907 if (desc->bInterval < 3)
1908 future_interval += 3 - desc->bInterval;
1909
1910 dep->frame_number = DWC3_ALIGN_FRAME(dep, future_interval);
1911
1912 ret = __dwc3_gadget_kick_transfer(dep);
1913 if (ret != -EAGAIN)
1914 break;
1915 }
1916
1917 /*
1918 * After a number of unsuccessful start attempts due to bus-expiry
1919 * status, issue END_TRANSFER command and retry on the next XferNotReady
1920 * event.
1921 */
1922 if (ret == -EAGAIN)
1923 ret = __dwc3_stop_active_transfer(dep, false, true);
1924
1925 return ret;
1926 }
1927
__dwc3_gadget_ep_queue(struct dwc3_ep * dep,struct dwc3_request * req)1928 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1929 {
1930 struct dwc3 *dwc = dep->dwc;
1931
1932 if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) {
1933 dev_dbg(dwc->dev, "%s: can't queue to disabled endpoint\n",
1934 dep->name);
1935 return -ESHUTDOWN;
1936 }
1937
1938 if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1939 &req->request, req->dep->name))
1940 return -EINVAL;
1941
1942 if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1943 "%s: request %pK already in flight\n",
1944 dep->name, &req->request))
1945 return -EINVAL;
1946
1947 pm_runtime_get(dwc->dev);
1948
1949 req->request.actual = 0;
1950 req->request.status = -EINPROGRESS;
1951
1952 trace_dwc3_ep_queue(req);
1953
1954 list_add_tail(&req->list, &dep->pending_list);
1955 req->status = DWC3_REQUEST_STATUS_QUEUED;
1956
1957 if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1958 return 0;
1959
1960 /*
1961 * Start the transfer only after the END_TRANSFER is completed
1962 * and endpoint STALL is cleared.
1963 */
1964 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
1965 (dep->flags & DWC3_EP_WEDGE) ||
1966 (dep->flags & DWC3_EP_DELAY_STOP) ||
1967 (dep->flags & DWC3_EP_STALL)) {
1968 dep->flags |= DWC3_EP_DELAY_START;
1969 return 0;
1970 }
1971
1972 /*
1973 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1974 * wait for a XferNotReady event so we will know what's the current
1975 * (micro-)frame number.
1976 *
1977 * Without this trick, we are very, very likely gonna get Bus Expiry
1978 * errors which will force us issue EndTransfer command.
1979 */
1980 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1981 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
1982 if ((dep->flags & DWC3_EP_PENDING_REQUEST))
1983 return __dwc3_gadget_start_isoc(dep);
1984
1985 return 0;
1986 }
1987 }
1988
1989 __dwc3_gadget_kick_transfer(dep);
1990
1991 return 0;
1992 }
1993
dwc3_gadget_ep_queue(struct usb_ep * ep,struct usb_request * request,gfp_t gfp_flags)1994 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1995 gfp_t gfp_flags)
1996 {
1997 struct dwc3_request *req = to_dwc3_request(request);
1998 struct dwc3_ep *dep = to_dwc3_ep(ep);
1999 struct dwc3 *dwc = dep->dwc;
2000
2001 unsigned long flags;
2002
2003 int ret;
2004
2005 spin_lock_irqsave(&dwc->lock, flags);
2006 ret = __dwc3_gadget_ep_queue(dep, req);
2007 spin_unlock_irqrestore(&dwc->lock, flags);
2008
2009 return ret;
2010 }
2011
dwc3_gadget_ep_skip_trbs(struct dwc3_ep * dep,struct dwc3_request * req)2012 static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
2013 {
2014 int i;
2015
2016 /* If req->trb is not set, then the request has not started */
2017 if (!req->trb)
2018 return;
2019
2020 /*
2021 * If request was already started, this means we had to
2022 * stop the transfer. With that we also need to ignore
2023 * all TRBs used by the request, however TRBs can only
2024 * be modified after completion of END_TRANSFER
2025 * command. So what we do here is that we wait for
2026 * END_TRANSFER completion and only after that, we jump
2027 * over TRBs by clearing HWO and incrementing dequeue
2028 * pointer.
2029 */
2030 for (i = 0; i < req->num_trbs; i++) {
2031 struct dwc3_trb *trb;
2032
2033 trb = &dep->trb_pool[dep->trb_dequeue];
2034 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2035 dwc3_ep_inc_deq(dep);
2036 }
2037
2038 req->num_trbs = 0;
2039 }
2040
dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep * dep)2041 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
2042 {
2043 struct dwc3_request *req;
2044 struct dwc3 *dwc = dep->dwc;
2045
2046 while (!list_empty(&dep->cancelled_list)) {
2047 req = next_request(&dep->cancelled_list);
2048 dwc3_gadget_ep_skip_trbs(dep, req);
2049 switch (req->status) {
2050 case DWC3_REQUEST_STATUS_DISCONNECTED:
2051 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
2052 break;
2053 case DWC3_REQUEST_STATUS_DEQUEUED:
2054 dwc3_gadget_giveback(dep, req, -ECONNRESET);
2055 break;
2056 case DWC3_REQUEST_STATUS_STALLED:
2057 dwc3_gadget_giveback(dep, req, -EPIPE);
2058 break;
2059 default:
2060 dev_err(dwc->dev, "request cancelled with wrong reason:%d\n", req->status);
2061 dwc3_gadget_giveback(dep, req, -ECONNRESET);
2062 break;
2063 }
2064 /*
2065 * The endpoint is disabled, let the dwc3_remove_requests()
2066 * handle the cleanup.
2067 */
2068 if (!dep->endpoint.desc)
2069 break;
2070 }
2071 }
2072
dwc3_gadget_ep_dequeue(struct usb_ep * ep,struct usb_request * request)2073 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
2074 struct usb_request *request)
2075 {
2076 struct dwc3_request *req = to_dwc3_request(request);
2077 struct dwc3_request *r = NULL;
2078
2079 struct dwc3_ep *dep = to_dwc3_ep(ep);
2080 struct dwc3 *dwc = dep->dwc;
2081
2082 unsigned long flags;
2083 int ret = 0;
2084
2085 trace_dwc3_ep_dequeue(req);
2086
2087 spin_lock_irqsave(&dwc->lock, flags);
2088
2089 list_for_each_entry(r, &dep->cancelled_list, list) {
2090 if (r == req)
2091 goto out;
2092 }
2093
2094 list_for_each_entry(r, &dep->pending_list, list) {
2095 if (r == req) {
2096 /*
2097 * Explicitly check for EP0/1 as dequeue for those
2098 * EPs need to be handled differently. Control EP
2099 * only deals with one USB req, and giveback will
2100 * occur during dwc3_ep0_stall_and_restart(). EP0
2101 * requests are never added to started_list.
2102 */
2103 if (dep->number > 1)
2104 dwc3_gadget_giveback(dep, req, -ECONNRESET);
2105 else
2106 dwc3_ep0_reset_state(dwc);
2107 goto out;
2108 }
2109 }
2110
2111 list_for_each_entry(r, &dep->started_list, list) {
2112 if (r == req) {
2113 struct dwc3_request *t;
2114
2115 /* wait until it is processed */
2116 dwc3_stop_active_transfer(dep, true, true);
2117
2118 /*
2119 * Remove any started request if the transfer is
2120 * cancelled.
2121 */
2122 list_for_each_entry_safe(r, t, &dep->started_list, list)
2123 dwc3_gadget_move_cancelled_request(r,
2124 DWC3_REQUEST_STATUS_DEQUEUED);
2125
2126 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
2127
2128 goto out;
2129 }
2130 }
2131
2132 dev_err(dwc->dev, "request %pK was not queued to %s\n",
2133 request, ep->name);
2134 ret = -EINVAL;
2135 out:
2136 spin_unlock_irqrestore(&dwc->lock, flags);
2137
2138 return ret;
2139 }
2140
__dwc3_gadget_ep_set_halt(struct dwc3_ep * dep,int value,int protocol)2141 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
2142 {
2143 struct dwc3_gadget_ep_cmd_params params;
2144 struct dwc3 *dwc = dep->dwc;
2145 struct dwc3_request *req;
2146 struct dwc3_request *tmp;
2147 int ret;
2148
2149 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2150 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
2151 return -EINVAL;
2152 }
2153
2154 memset(¶ms, 0x00, sizeof(params));
2155
2156 if (value) {
2157 struct dwc3_trb *trb;
2158
2159 unsigned int transfer_in_flight;
2160 unsigned int started;
2161
2162 if (dep->number > 1)
2163 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
2164 else
2165 trb = &dwc->ep0_trb[dep->trb_enqueue];
2166
2167 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
2168 started = !list_empty(&dep->started_list);
2169
2170 if (!protocol && ((dep->direction && transfer_in_flight) ||
2171 (!dep->direction && started))) {
2172 return -EAGAIN;
2173 }
2174
2175 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
2176 ¶ms);
2177 if (ret)
2178 dev_err(dwc->dev, "failed to set STALL on %s\n",
2179 dep->name);
2180 else
2181 dep->flags |= DWC3_EP_STALL;
2182 } else {
2183 /*
2184 * Don't issue CLEAR_STALL command to control endpoints. The
2185 * controller automatically clears the STALL when it receives
2186 * the SETUP token.
2187 */
2188 if (dep->number <= 1) {
2189 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
2190 return 0;
2191 }
2192
2193 dwc3_stop_active_transfer(dep, true, true);
2194
2195 list_for_each_entry_safe(req, tmp, &dep->started_list, list)
2196 dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_STALLED);
2197
2198 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING ||
2199 (dep->flags & DWC3_EP_DELAY_STOP)) {
2200 dep->flags |= DWC3_EP_PENDING_CLEAR_STALL;
2201 if (protocol)
2202 dwc->clear_stall_protocol = dep->number;
2203
2204 return 0;
2205 }
2206
2207 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
2208
2209 ret = dwc3_send_clear_stall_ep_cmd(dep);
2210 if (ret) {
2211 dev_err(dwc->dev, "failed to clear STALL on %s\n",
2212 dep->name);
2213 return ret;
2214 }
2215
2216 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
2217
2218 if ((dep->flags & DWC3_EP_DELAY_START) &&
2219 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2220 __dwc3_gadget_kick_transfer(dep);
2221
2222 dep->flags &= ~DWC3_EP_DELAY_START;
2223 }
2224
2225 return ret;
2226 }
2227
dwc3_gadget_ep_set_halt(struct usb_ep * ep,int value)2228 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
2229 {
2230 struct dwc3_ep *dep = to_dwc3_ep(ep);
2231 struct dwc3 *dwc = dep->dwc;
2232
2233 unsigned long flags;
2234
2235 int ret;
2236
2237 spin_lock_irqsave(&dwc->lock, flags);
2238 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
2239 spin_unlock_irqrestore(&dwc->lock, flags);
2240
2241 return ret;
2242 }
2243
dwc3_gadget_ep_set_wedge(struct usb_ep * ep)2244 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
2245 {
2246 struct dwc3_ep *dep = to_dwc3_ep(ep);
2247 struct dwc3 *dwc = dep->dwc;
2248 unsigned long flags;
2249 int ret;
2250
2251 spin_lock_irqsave(&dwc->lock, flags);
2252 dep->flags |= DWC3_EP_WEDGE;
2253
2254 if (dep->number == 0 || dep->number == 1)
2255 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
2256 else
2257 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
2258 spin_unlock_irqrestore(&dwc->lock, flags);
2259
2260 return ret;
2261 }
2262
2263 /* -------------------------------------------------------------------------- */
2264
2265 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
2266 .bLength = USB_DT_ENDPOINT_SIZE,
2267 .bDescriptorType = USB_DT_ENDPOINT,
2268 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
2269 };
2270
2271 static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
2272 .enable = dwc3_gadget_ep0_enable,
2273 .disable = dwc3_gadget_ep0_disable,
2274 .alloc_request = dwc3_gadget_ep_alloc_request,
2275 .free_request = dwc3_gadget_ep_free_request,
2276 .queue = dwc3_gadget_ep0_queue,
2277 .dequeue = dwc3_gadget_ep_dequeue,
2278 .set_halt = dwc3_gadget_ep0_set_halt,
2279 .set_wedge = dwc3_gadget_ep_set_wedge,
2280 };
2281
2282 static const struct usb_ep_ops dwc3_gadget_ep_ops = {
2283 .enable = dwc3_gadget_ep_enable,
2284 .disable = dwc3_gadget_ep_disable,
2285 .alloc_request = dwc3_gadget_ep_alloc_request,
2286 .free_request = dwc3_gadget_ep_free_request,
2287 .queue = dwc3_gadget_ep_queue,
2288 .dequeue = dwc3_gadget_ep_dequeue,
2289 .set_halt = dwc3_gadget_ep_set_halt,
2290 .set_wedge = dwc3_gadget_ep_set_wedge,
2291 };
2292
2293 /* -------------------------------------------------------------------------- */
2294
dwc3_gadget_get_frame(struct usb_gadget * g)2295 static int dwc3_gadget_get_frame(struct usb_gadget *g)
2296 {
2297 struct dwc3 *dwc = gadget_to_dwc(g);
2298
2299 return __dwc3_gadget_get_frame(dwc);
2300 }
2301
__dwc3_gadget_wakeup(struct dwc3 * dwc)2302 static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
2303 {
2304 int retries;
2305
2306 int ret;
2307 u32 reg;
2308
2309 u8 link_state;
2310
2311 /*
2312 * According to the Databook Remote wakeup request should
2313 * be issued only when the device is in early suspend state.
2314 *
2315 * We can check that via USB Link State bits in DSTS register.
2316 */
2317 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2318
2319 link_state = DWC3_DSTS_USBLNKST(reg);
2320
2321 switch (link_state) {
2322 case DWC3_LINK_STATE_RESET:
2323 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
2324 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
2325 case DWC3_LINK_STATE_U2: /* in HS, means Sleep (L1) */
2326 case DWC3_LINK_STATE_U1:
2327 case DWC3_LINK_STATE_RESUME:
2328 break;
2329 default:
2330 return -EINVAL;
2331 }
2332
2333 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
2334 if (ret < 0) {
2335 dev_err(dwc->dev, "failed to put link in Recovery\n");
2336 return ret;
2337 }
2338
2339 /* Recent versions do this automatically */
2340 if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
2341 /* write zeroes to Link Change Request */
2342 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2343 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
2344 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2345 }
2346
2347 /* poll until Link State changes to ON */
2348 retries = 20000;
2349
2350 while (retries--) {
2351 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2352
2353 /* in HS, means ON */
2354 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
2355 break;
2356 }
2357
2358 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
2359 dev_err(dwc->dev, "failed to send remote wakeup\n");
2360 return -EINVAL;
2361 }
2362
2363 return 0;
2364 }
2365
dwc3_gadget_wakeup(struct usb_gadget * g)2366 static int dwc3_gadget_wakeup(struct usb_gadget *g)
2367 {
2368 struct dwc3 *dwc = gadget_to_dwc(g);
2369 unsigned long flags;
2370 int ret;
2371
2372 spin_lock_irqsave(&dwc->lock, flags);
2373 ret = __dwc3_gadget_wakeup(dwc);
2374 spin_unlock_irqrestore(&dwc->lock, flags);
2375
2376 return ret;
2377 }
2378
dwc3_gadget_set_selfpowered(struct usb_gadget * g,int is_selfpowered)2379 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
2380 int is_selfpowered)
2381 {
2382 struct dwc3 *dwc = gadget_to_dwc(g);
2383 unsigned long flags;
2384
2385 spin_lock_irqsave(&dwc->lock, flags);
2386 g->is_selfpowered = !!is_selfpowered;
2387 spin_unlock_irqrestore(&dwc->lock, flags);
2388
2389 return 0;
2390 }
2391
dwc3_stop_active_transfers(struct dwc3 * dwc)2392 static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2393 {
2394 u32 epnum;
2395
2396 for (epnum = 2; epnum < dwc->num_eps; epnum++) {
2397 struct dwc3_ep *dep;
2398
2399 dep = dwc->eps[epnum];
2400 if (!dep)
2401 continue;
2402
2403 dwc3_remove_requests(dwc, dep, -ESHUTDOWN);
2404 }
2405 }
2406
__dwc3_gadget_set_ssp_rate(struct dwc3 * dwc)2407 static void __dwc3_gadget_set_ssp_rate(struct dwc3 *dwc)
2408 {
2409 enum usb_ssp_rate ssp_rate = dwc->gadget_ssp_rate;
2410 u32 reg;
2411
2412 if (ssp_rate == USB_SSP_GEN_UNKNOWN)
2413 ssp_rate = dwc->max_ssp_rate;
2414
2415 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2416 reg &= ~DWC3_DCFG_SPEED_MASK;
2417 reg &= ~DWC3_DCFG_NUMLANES(~0);
2418
2419 if (ssp_rate == USB_SSP_GEN_1x2)
2420 reg |= DWC3_DCFG_SUPERSPEED;
2421 else if (dwc->max_ssp_rate != USB_SSP_GEN_1x2)
2422 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2423
2424 if (ssp_rate != USB_SSP_GEN_2x1 &&
2425 dwc->max_ssp_rate != USB_SSP_GEN_2x1)
2426 reg |= DWC3_DCFG_NUMLANES(1);
2427
2428 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2429 }
2430
__dwc3_gadget_set_speed(struct dwc3 * dwc)2431 static void __dwc3_gadget_set_speed(struct dwc3 *dwc)
2432 {
2433 enum usb_device_speed speed;
2434 u32 reg;
2435
2436 speed = dwc->gadget_max_speed;
2437 if (speed == USB_SPEED_UNKNOWN || speed > dwc->maximum_speed)
2438 speed = dwc->maximum_speed;
2439
2440 if (speed == USB_SPEED_SUPER_PLUS &&
2441 DWC3_IP_IS(DWC32)) {
2442 __dwc3_gadget_set_ssp_rate(dwc);
2443 return;
2444 }
2445
2446 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2447 reg &= ~(DWC3_DCFG_SPEED_MASK);
2448
2449 /*
2450 * WORKAROUND: DWC3 revision < 2.20a have an issue
2451 * which would cause metastability state on Run/Stop
2452 * bit if we try to force the IP to USB2-only mode.
2453 *
2454 * Because of that, we cannot configure the IP to any
2455 * speed other than the SuperSpeed
2456 *
2457 * Refers to:
2458 *
2459 * STAR#9000525659: Clock Domain Crossing on DCTL in
2460 * USB 2.0 Mode
2461 */
2462 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
2463 !dwc->dis_metastability_quirk) {
2464 reg |= DWC3_DCFG_SUPERSPEED;
2465 } else {
2466 switch (speed) {
2467 case USB_SPEED_FULL:
2468 reg |= DWC3_DCFG_FULLSPEED;
2469 break;
2470 case USB_SPEED_HIGH:
2471 reg |= DWC3_DCFG_HIGHSPEED;
2472 break;
2473 case USB_SPEED_SUPER:
2474 reg |= DWC3_DCFG_SUPERSPEED;
2475 break;
2476 case USB_SPEED_SUPER_PLUS:
2477 if (DWC3_IP_IS(DWC3))
2478 reg |= DWC3_DCFG_SUPERSPEED;
2479 else
2480 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2481 break;
2482 default:
2483 dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2484
2485 if (DWC3_IP_IS(DWC3))
2486 reg |= DWC3_DCFG_SUPERSPEED;
2487 else
2488 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2489 }
2490 }
2491
2492 if (DWC3_IP_IS(DWC32) &&
2493 speed > USB_SPEED_UNKNOWN &&
2494 speed < USB_SPEED_SUPER_PLUS)
2495 reg &= ~DWC3_DCFG_NUMLANES(~0);
2496
2497 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2498 }
2499
dwc3_gadget_run_stop(struct dwc3 * dwc,int is_on)2500 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
2501 {
2502 u32 reg;
2503 u32 timeout = 2000;
2504
2505 if (pm_runtime_suspended(dwc->dev))
2506 return 0;
2507
2508 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2509 if (is_on) {
2510 if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
2511 reg &= ~DWC3_DCTL_TRGTULST_MASK;
2512 reg |= DWC3_DCTL_TRGTULST_RX_DET;
2513 }
2514
2515 if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
2516 reg &= ~DWC3_DCTL_KEEP_CONNECT;
2517 reg |= DWC3_DCTL_RUN_STOP;
2518
2519 __dwc3_gadget_set_speed(dwc);
2520 dwc->pullups_connected = true;
2521 } else {
2522 reg &= ~DWC3_DCTL_RUN_STOP;
2523
2524 dwc->pullups_connected = false;
2525 }
2526
2527 dwc3_gadget_dctl_write_safe(dwc, reg);
2528
2529 do {
2530 usleep_range(1000, 2000);
2531 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2532 reg &= DWC3_DSTS_DEVCTRLHLT;
2533 } while (--timeout && !(!is_on ^ !reg));
2534
2535 if (!timeout)
2536 return -ETIMEDOUT;
2537
2538 return 0;
2539 }
2540
2541 static void dwc3_gadget_disable_irq(struct dwc3 *dwc);
2542 static void __dwc3_gadget_stop(struct dwc3 *dwc);
2543 static int __dwc3_gadget_start(struct dwc3 *dwc);
2544
dwc3_gadget_soft_disconnect(struct dwc3 * dwc)2545 static int dwc3_gadget_soft_disconnect(struct dwc3 *dwc)
2546 {
2547 unsigned long flags;
2548 int ret;
2549
2550 spin_lock_irqsave(&dwc->lock, flags);
2551 if (!dwc->pullups_connected) {
2552 spin_unlock_irqrestore(&dwc->lock, flags);
2553 return 0;
2554 }
2555
2556 dwc->connected = false;
2557
2558 /*
2559 * Attempt to end pending SETUP status phase, and not wait for the
2560 * function to do so.
2561 */
2562 if (dwc->delayed_status)
2563 dwc3_ep0_send_delayed_status(dwc);
2564
2565 /*
2566 * In the Synopsys DesignWare Cores USB3 Databook Rev. 3.30a
2567 * Section 4.1.8 Table 4-7, it states that for a device-initiated
2568 * disconnect, the SW needs to ensure that it sends "a DEPENDXFER
2569 * command for any active transfers" before clearing the RunStop
2570 * bit.
2571 */
2572 dwc3_stop_active_transfers(dwc);
2573 spin_unlock_irqrestore(&dwc->lock, flags);
2574
2575 /*
2576 * Per databook, when we want to stop the gadget, if a control transfer
2577 * is still in process, complete it and get the core into setup phase.
2578 * In case the host is unresponsive to a SETUP transaction, forcefully
2579 * stall the transfer, and move back to the SETUP phase, so that any
2580 * pending endxfers can be executed.
2581 */
2582 if (dwc->ep0state != EP0_SETUP_PHASE) {
2583 reinit_completion(&dwc->ep0_in_setup);
2584
2585 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
2586 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
2587 if (ret == 0) {
2588 dev_warn(dwc->dev, "wait for SETUP phase timed out\n");
2589 spin_lock_irqsave(&dwc->lock, flags);
2590 dwc3_ep0_reset_state(dwc);
2591 spin_unlock_irqrestore(&dwc->lock, flags);
2592 }
2593 }
2594
2595 /*
2596 * Note: if the GEVNTCOUNT indicates events in the event buffer, the
2597 * driver needs to acknowledge them before the controller can halt.
2598 * Simply let the interrupt handler acknowledges and handle the
2599 * remaining event generated by the controller while polling for
2600 * DSTS.DEVCTLHLT.
2601 */
2602 ret = dwc3_gadget_run_stop(dwc, false);
2603
2604 /*
2605 * Stop the gadget after controller is halted, so that if needed, the
2606 * events to update EP0 state can still occur while the run/stop
2607 * routine polls for the halted state. DEVTEN is cleared as part of
2608 * gadget stop.
2609 */
2610 spin_lock_irqsave(&dwc->lock, flags);
2611 __dwc3_gadget_stop(dwc);
2612 spin_unlock_irqrestore(&dwc->lock, flags);
2613
2614 return ret;
2615 }
2616
dwc3_gadget_soft_connect(struct dwc3 * dwc)2617 static int dwc3_gadget_soft_connect(struct dwc3 *dwc)
2618 {
2619 /*
2620 * In the Synopsys DWC_usb31 1.90a programming guide section
2621 * 4.1.9, it specifies that for a reconnect after a
2622 * device-initiated disconnect requires a core soft reset
2623 * (DCTL.CSftRst) before enabling the run/stop bit.
2624 */
2625 dwc3_core_soft_reset(dwc);
2626
2627 dwc3_event_buffers_setup(dwc);
2628 __dwc3_gadget_start(dwc);
2629 return dwc3_gadget_run_stop(dwc, true);
2630 }
2631
dwc3_gadget_pullup(struct usb_gadget * g,int is_on)2632 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2633 {
2634 struct dwc3 *dwc = gadget_to_dwc(g);
2635 int ret;
2636
2637 is_on = !!is_on;
2638
2639 dwc->softconnect = is_on;
2640
2641 /*
2642 * Avoid issuing a runtime resume if the device is already in the
2643 * suspended state during gadget disconnect. DWC3 gadget was already
2644 * halted/stopped during runtime suspend.
2645 */
2646 if (!is_on) {
2647 pm_runtime_barrier(dwc->dev);
2648 if (pm_runtime_suspended(dwc->dev))
2649 return 0;
2650 }
2651
2652 /*
2653 * Check the return value for successful resume, or error. For a
2654 * successful resume, the DWC3 runtime PM resume routine will handle
2655 * the run stop sequence, so avoid duplicate operations here.
2656 */
2657 ret = pm_runtime_get_sync(dwc->dev);
2658 if (!ret || ret < 0) {
2659 pm_runtime_put(dwc->dev);
2660 if (ret < 0)
2661 pm_runtime_set_suspended(dwc->dev);
2662 return ret;
2663 }
2664
2665 if (dwc->pullups_connected == is_on) {
2666 pm_runtime_put(dwc->dev);
2667 return 0;
2668 }
2669
2670 synchronize_irq(dwc->irq_gadget);
2671
2672 if (!is_on) {
2673 ret = dwc3_gadget_soft_disconnect(dwc);
2674 } else {
2675 /*
2676 * In the Synopsys DWC_usb31 1.90a programming guide section
2677 * 4.1.9, it specifies that for a reconnect after a
2678 * device-initiated disconnect requires a core soft reset
2679 * (DCTL.CSftRst) before enabling the run/stop bit.
2680 */
2681 ret = dwc3_core_soft_reset(dwc);
2682 if (ret)
2683 goto done;
2684
2685 dwc3_event_buffers_setup(dwc);
2686 __dwc3_gadget_start(dwc);
2687 ret = dwc3_gadget_run_stop(dwc, true);
2688 }
2689
2690 done:
2691 pm_runtime_put(dwc->dev);
2692
2693 return ret;
2694 }
2695
dwc3_gadget_enable_irq(struct dwc3 * dwc)2696 static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2697 {
2698 u32 reg;
2699
2700 /* Enable all but Start and End of Frame IRQs */
2701 reg = (DWC3_DEVTEN_EVNTOVERFLOWEN |
2702 DWC3_DEVTEN_CMDCMPLTEN |
2703 DWC3_DEVTEN_ERRTICERREN |
2704 DWC3_DEVTEN_WKUPEVTEN |
2705 DWC3_DEVTEN_CONNECTDONEEN |
2706 DWC3_DEVTEN_USBRSTEN |
2707 DWC3_DEVTEN_DISCONNEVTEN);
2708
2709 if (DWC3_VER_IS_PRIOR(DWC3, 250A))
2710 reg |= DWC3_DEVTEN_ULSTCNGEN;
2711
2712 /* On 2.30a and above this bit enables U3/L2-L1 Suspend Events */
2713 if (!DWC3_VER_IS_PRIOR(DWC3, 230A))
2714 reg |= DWC3_DEVTEN_U3L2L1SUSPEN;
2715
2716 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2717 }
2718
dwc3_gadget_disable_irq(struct dwc3 * dwc)2719 static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2720 {
2721 /* mask all interrupts */
2722 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2723 }
2724
2725 static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
2726 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
2727
2728 /**
2729 * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2730 * @dwc: pointer to our context structure
2731 *
2732 * The following looks like complex but it's actually very simple. In order to
2733 * calculate the number of packets we can burst at once on OUT transfers, we're
2734 * gonna use RxFIFO size.
2735 *
2736 * To calculate RxFIFO size we need two numbers:
2737 * MDWIDTH = size, in bits, of the internal memory bus
2738 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2739 *
2740 * Given these two numbers, the formula is simple:
2741 *
2742 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2743 *
2744 * 24 bytes is for 3x SETUP packets
2745 * 16 bytes is a clock domain crossing tolerance
2746 *
2747 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2748 */
dwc3_gadget_setup_nump(struct dwc3 * dwc)2749 static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2750 {
2751 u32 ram2_depth;
2752 u32 mdwidth;
2753 u32 nump;
2754 u32 reg;
2755
2756 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2757 mdwidth = dwc3_mdwidth(dwc);
2758
2759 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2760 nump = min_t(u32, nump, 16);
2761
2762 /* update NumP */
2763 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2764 reg &= ~DWC3_DCFG_NUMP_MASK;
2765 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2766 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2767 }
2768
__dwc3_gadget_start(struct dwc3 * dwc)2769 static int __dwc3_gadget_start(struct dwc3 *dwc)
2770 {
2771 struct dwc3_ep *dep;
2772 int ret = 0;
2773 u32 reg;
2774
2775 /*
2776 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2777 * the core supports IMOD, disable it.
2778 */
2779 if (dwc->imod_interval) {
2780 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2781 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2782 } else if (dwc3_has_imod(dwc)) {
2783 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2784 }
2785
2786 /*
2787 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2788 * field instead of letting dwc3 itself calculate that automatically.
2789 *
2790 * This way, we maximize the chances that we'll be able to get several
2791 * bursts of data without going through any sort of endpoint throttling.
2792 */
2793 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
2794 if (DWC3_IP_IS(DWC3))
2795 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
2796 else
2797 reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
2798
2799 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2800
2801 dwc3_gadget_setup_nump(dwc);
2802
2803 /*
2804 * Currently the controller handles single stream only. So, Ignore
2805 * Packet Pending bit for stream selection and don't search for another
2806 * stream if the host sends Data Packet with PP=0 (for OUT direction) or
2807 * ACK with NumP=0 and PP=0 (for IN direction). This slightly improves
2808 * the stream performance.
2809 */
2810 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2811 reg |= DWC3_DCFG_IGNSTRMPP;
2812 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2813
2814 /* Enable MST by default if the device is capable of MST */
2815 if (DWC3_MST_CAPABLE(&dwc->hwparams)) {
2816 reg = dwc3_readl(dwc->regs, DWC3_DCFG1);
2817 reg &= ~DWC3_DCFG1_DIS_MST_ENH;
2818 dwc3_writel(dwc->regs, DWC3_DCFG1, reg);
2819 }
2820
2821 /* Start with SuperSpeed Default */
2822 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2823
2824 dep = dwc->eps[0];
2825 dep->flags = 0;
2826 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2827 if (ret) {
2828 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2829 goto err0;
2830 }
2831
2832 dep = dwc->eps[1];
2833 dep->flags = 0;
2834 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2835 if (ret) {
2836 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2837 goto err1;
2838 }
2839
2840 /* begin to receive SETUP packets */
2841 dwc->ep0state = EP0_SETUP_PHASE;
2842 dwc->ep0_bounced = false;
2843 dwc->link_state = DWC3_LINK_STATE_SS_DIS;
2844 dwc->delayed_status = false;
2845 dwc3_ep0_out_start(dwc);
2846
2847 dwc3_gadget_enable_irq(dwc);
2848
2849 return 0;
2850
2851 err1:
2852 __dwc3_gadget_ep_disable(dwc->eps[0]);
2853
2854 err0:
2855 return ret;
2856 }
2857
dwc3_gadget_start(struct usb_gadget * g,struct usb_gadget_driver * driver)2858 static int dwc3_gadget_start(struct usb_gadget *g,
2859 struct usb_gadget_driver *driver)
2860 {
2861 struct dwc3 *dwc = gadget_to_dwc(g);
2862 unsigned long flags;
2863 int ret;
2864 int irq;
2865
2866 irq = dwc->irq_gadget;
2867 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2868 IRQF_SHARED, "dwc3", dwc->ev_buf);
2869 if (ret) {
2870 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2871 irq, ret);
2872 return ret;
2873 }
2874
2875 spin_lock_irqsave(&dwc->lock, flags);
2876 dwc->gadget_driver = driver;
2877 spin_unlock_irqrestore(&dwc->lock, flags);
2878
2879 return 0;
2880 }
2881
__dwc3_gadget_stop(struct dwc3 * dwc)2882 static void __dwc3_gadget_stop(struct dwc3 *dwc)
2883 {
2884 dwc3_gadget_disable_irq(dwc);
2885 __dwc3_gadget_ep_disable(dwc->eps[0]);
2886 __dwc3_gadget_ep_disable(dwc->eps[1]);
2887 }
2888
dwc3_gadget_stop(struct usb_gadget * g)2889 static int dwc3_gadget_stop(struct usb_gadget *g)
2890 {
2891 struct dwc3 *dwc = gadget_to_dwc(g);
2892 unsigned long flags;
2893
2894 spin_lock_irqsave(&dwc->lock, flags);
2895 dwc->gadget_driver = NULL;
2896 dwc->max_cfg_eps = 0;
2897 spin_unlock_irqrestore(&dwc->lock, flags);
2898
2899 free_irq(dwc->irq_gadget, dwc->ev_buf);
2900
2901 return 0;
2902 }
2903
dwc3_gadget_config_params(struct usb_gadget * g,struct usb_dcd_config_params * params)2904 static void dwc3_gadget_config_params(struct usb_gadget *g,
2905 struct usb_dcd_config_params *params)
2906 {
2907 struct dwc3 *dwc = gadget_to_dwc(g);
2908
2909 params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2910 params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2911
2912 /* Recommended BESL */
2913 if (!dwc->dis_enblslpm_quirk) {
2914 /*
2915 * If the recommended BESL baseline is 0 or if the BESL deep is
2916 * less than 2, Microsoft's Windows 10 host usb stack will issue
2917 * a usb reset immediately after it receives the extended BOS
2918 * descriptor and the enumeration will fail. To maintain
2919 * compatibility with the Windows' usb stack, let's set the
2920 * recommended BESL baseline to 1 and clamp the BESL deep to be
2921 * within 2 to 15.
2922 */
2923 params->besl_baseline = 1;
2924 if (dwc->is_utmi_l1_suspend)
2925 params->besl_deep =
2926 clamp_t(u8, dwc->hird_threshold, 2, 15);
2927 }
2928
2929 /* U1 Device exit Latency */
2930 if (dwc->dis_u1_entry_quirk)
2931 params->bU1devExitLat = 0;
2932 else
2933 params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2934
2935 /* U2 Device exit Latency */
2936 if (dwc->dis_u2_entry_quirk)
2937 params->bU2DevExitLat = 0;
2938 else
2939 params->bU2DevExitLat =
2940 cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2941 }
2942
dwc3_gadget_set_speed(struct usb_gadget * g,enum usb_device_speed speed)2943 static void dwc3_gadget_set_speed(struct usb_gadget *g,
2944 enum usb_device_speed speed)
2945 {
2946 struct dwc3 *dwc = gadget_to_dwc(g);
2947 unsigned long flags;
2948
2949 spin_lock_irqsave(&dwc->lock, flags);
2950 dwc->gadget_max_speed = speed;
2951 spin_unlock_irqrestore(&dwc->lock, flags);
2952 }
2953
dwc3_gadget_set_ssp_rate(struct usb_gadget * g,enum usb_ssp_rate rate)2954 static void dwc3_gadget_set_ssp_rate(struct usb_gadget *g,
2955 enum usb_ssp_rate rate)
2956 {
2957 struct dwc3 *dwc = gadget_to_dwc(g);
2958 unsigned long flags;
2959
2960 spin_lock_irqsave(&dwc->lock, flags);
2961 dwc->gadget_max_speed = USB_SPEED_SUPER_PLUS;
2962 dwc->gadget_ssp_rate = rate;
2963 spin_unlock_irqrestore(&dwc->lock, flags);
2964 }
2965
dwc3_gadget_vbus_draw(struct usb_gadget * g,unsigned int mA)2966 static int dwc3_gadget_vbus_draw(struct usb_gadget *g, unsigned int mA)
2967 {
2968 struct dwc3 *dwc = gadget_to_dwc(g);
2969 union power_supply_propval val = {0};
2970 int ret;
2971
2972 if (dwc->usb2_phy)
2973 return usb_phy_set_power(dwc->usb2_phy, mA);
2974
2975 if (!dwc->usb_psy)
2976 return -EOPNOTSUPP;
2977
2978 val.intval = 1000 * mA;
2979 ret = power_supply_set_property(dwc->usb_psy, POWER_SUPPLY_PROP_INPUT_CURRENT_LIMIT, &val);
2980
2981 return ret;
2982 }
2983
2984 /**
2985 * dwc3_gadget_check_config - ensure dwc3 can support the USB configuration
2986 * @g: pointer to the USB gadget
2987 *
2988 * Used to record the maximum number of endpoints being used in a USB composite
2989 * device. (across all configurations) This is to be used in the calculation
2990 * of the TXFIFO sizes when resizing internal memory for individual endpoints.
2991 * It will help ensured that the resizing logic reserves enough space for at
2992 * least one max packet.
2993 */
dwc3_gadget_check_config(struct usb_gadget * g)2994 static int dwc3_gadget_check_config(struct usb_gadget *g)
2995 {
2996 struct dwc3 *dwc = gadget_to_dwc(g);
2997 struct usb_ep *ep;
2998 int fifo_size = 0;
2999 int ram1_depth;
3000 int ep_num = 0;
3001
3002 if (!dwc->do_fifo_resize)
3003 return 0;
3004
3005 list_for_each_entry(ep, &g->ep_list, ep_list) {
3006 /* Only interested in the IN endpoints */
3007 if (ep->claimed && (ep->address & USB_DIR_IN))
3008 ep_num++;
3009 }
3010
3011 if (ep_num <= dwc->max_cfg_eps)
3012 return 0;
3013
3014 /* Update the max number of eps in the composition */
3015 dwc->max_cfg_eps = ep_num;
3016
3017 fifo_size = dwc3_gadget_calc_tx_fifo_size(dwc, dwc->max_cfg_eps);
3018 /* Based on the equation, increment by one for every ep */
3019 fifo_size += dwc->max_cfg_eps;
3020
3021 /* Check if we can fit a single fifo per endpoint */
3022 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
3023 if (fifo_size > ram1_depth)
3024 return -ENOMEM;
3025
3026 return 0;
3027 }
3028
dwc3_gadget_async_callbacks(struct usb_gadget * g,bool enable)3029 static void dwc3_gadget_async_callbacks(struct usb_gadget *g, bool enable)
3030 {
3031 struct dwc3 *dwc = gadget_to_dwc(g);
3032 unsigned long flags;
3033
3034 spin_lock_irqsave(&dwc->lock, flags);
3035 dwc->async_callbacks = enable;
3036 spin_unlock_irqrestore(&dwc->lock, flags);
3037 }
3038
3039 static const struct usb_gadget_ops dwc3_gadget_ops = {
3040 .get_frame = dwc3_gadget_get_frame,
3041 .wakeup = dwc3_gadget_wakeup,
3042 .set_selfpowered = dwc3_gadget_set_selfpowered,
3043 .pullup = dwc3_gadget_pullup,
3044 .udc_start = dwc3_gadget_start,
3045 .udc_stop = dwc3_gadget_stop,
3046 .udc_set_speed = dwc3_gadget_set_speed,
3047 .udc_set_ssp_rate = dwc3_gadget_set_ssp_rate,
3048 .get_config_params = dwc3_gadget_config_params,
3049 .vbus_draw = dwc3_gadget_vbus_draw,
3050 .check_config = dwc3_gadget_check_config,
3051 .udc_async_callbacks = dwc3_gadget_async_callbacks,
3052 };
3053
3054 /* -------------------------------------------------------------------------- */
3055
dwc3_gadget_init_control_endpoint(struct dwc3_ep * dep)3056 static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
3057 {
3058 struct dwc3 *dwc = dep->dwc;
3059
3060 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
3061 dep->endpoint.maxburst = 1;
3062 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
3063 if (!dep->direction)
3064 dwc->gadget->ep0 = &dep->endpoint;
3065
3066 dep->endpoint.caps.type_control = true;
3067
3068 return 0;
3069 }
3070
dwc3_gadget_init_in_endpoint(struct dwc3_ep * dep)3071 static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
3072 {
3073 struct dwc3 *dwc = dep->dwc;
3074 u32 mdwidth;
3075 int size;
3076 int maxpacket;
3077
3078 mdwidth = dwc3_mdwidth(dwc);
3079
3080 /* MDWIDTH is represented in bits, we need it in bytes */
3081 mdwidth /= 8;
3082
3083 size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
3084 if (DWC3_IP_IS(DWC3))
3085 size = DWC3_GTXFIFOSIZ_TXFDEP(size);
3086 else
3087 size = DWC31_GTXFIFOSIZ_TXFDEP(size);
3088
3089 /*
3090 * maxpacket size is determined as part of the following, after assuming
3091 * a mult value of one maxpacket:
3092 * DWC3 revision 280A and prior:
3093 * fifo_size = mult * (max_packet / mdwidth) + 1;
3094 * maxpacket = mdwidth * (fifo_size - 1);
3095 *
3096 * DWC3 revision 290A and onwards:
3097 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
3098 * maxpacket = mdwidth * ((fifo_size - 1) - 1) - mdwidth;
3099 */
3100 if (DWC3_VER_IS_PRIOR(DWC3, 290A))
3101 maxpacket = mdwidth * (size - 1);
3102 else
3103 maxpacket = mdwidth * ((size - 1) - 1) - mdwidth;
3104
3105 /* Functionally, space for one max packet is sufficient */
3106 size = min_t(int, maxpacket, 1024);
3107 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
3108
3109 dep->endpoint.max_streams = 16;
3110 dep->endpoint.ops = &dwc3_gadget_ep_ops;
3111 list_add_tail(&dep->endpoint.ep_list,
3112 &dwc->gadget->ep_list);
3113 dep->endpoint.caps.type_iso = true;
3114 dep->endpoint.caps.type_bulk = true;
3115 dep->endpoint.caps.type_int = true;
3116
3117 return dwc3_alloc_trb_pool(dep);
3118 }
3119
dwc3_gadget_init_out_endpoint(struct dwc3_ep * dep)3120 static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
3121 {
3122 struct dwc3 *dwc = dep->dwc;
3123 u32 mdwidth;
3124 int size;
3125
3126 mdwidth = dwc3_mdwidth(dwc);
3127
3128 /* MDWIDTH is represented in bits, convert to bytes */
3129 mdwidth /= 8;
3130
3131 /* All OUT endpoints share a single RxFIFO space */
3132 size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
3133 if (DWC3_IP_IS(DWC3))
3134 size = DWC3_GRXFIFOSIZ_RXFDEP(size);
3135 else
3136 size = DWC31_GRXFIFOSIZ_RXFDEP(size);
3137
3138 /* FIFO depth is in MDWDITH bytes */
3139 size *= mdwidth;
3140
3141 /*
3142 * To meet performance requirement, a minimum recommended RxFIFO size
3143 * is defined as follow:
3144 * RxFIFO size >= (3 x MaxPacketSize) +
3145 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
3146 *
3147 * Then calculate the max packet limit as below.
3148 */
3149 size -= (3 * 8) + 16;
3150 if (size < 0)
3151 size = 0;
3152 else
3153 size /= 3;
3154
3155 usb_ep_set_maxpacket_limit(&dep->endpoint, size);
3156 dep->endpoint.max_streams = 16;
3157 dep->endpoint.ops = &dwc3_gadget_ep_ops;
3158 list_add_tail(&dep->endpoint.ep_list,
3159 &dwc->gadget->ep_list);
3160 dep->endpoint.caps.type_iso = true;
3161 dep->endpoint.caps.type_bulk = true;
3162 dep->endpoint.caps.type_int = true;
3163
3164 return dwc3_alloc_trb_pool(dep);
3165 }
3166
dwc3_gadget_init_endpoint(struct dwc3 * dwc,u8 epnum)3167 static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
3168 {
3169 struct dwc3_ep *dep;
3170 bool direction = epnum & 1;
3171 int ret;
3172 u8 num = epnum >> 1;
3173
3174 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
3175 if (!dep)
3176 return -ENOMEM;
3177
3178 dep->dwc = dwc;
3179 dep->number = epnum;
3180 dep->direction = direction;
3181 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
3182 dwc->eps[epnum] = dep;
3183 dep->combo_num = 0;
3184 dep->start_cmd_status = 0;
3185
3186 snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
3187 direction ? "in" : "out");
3188
3189 dep->endpoint.name = dep->name;
3190
3191 if (!(dep->number > 1)) {
3192 dep->endpoint.desc = &dwc3_gadget_ep0_desc;
3193 dep->endpoint.comp_desc = NULL;
3194 }
3195
3196 if (num == 0)
3197 ret = dwc3_gadget_init_control_endpoint(dep);
3198 else if (direction)
3199 ret = dwc3_gadget_init_in_endpoint(dep);
3200 else
3201 ret = dwc3_gadget_init_out_endpoint(dep);
3202
3203 if (ret)
3204 return ret;
3205
3206 dep->endpoint.caps.dir_in = direction;
3207 dep->endpoint.caps.dir_out = !direction;
3208
3209 INIT_LIST_HEAD(&dep->pending_list);
3210 INIT_LIST_HEAD(&dep->started_list);
3211 INIT_LIST_HEAD(&dep->cancelled_list);
3212
3213 dwc3_debugfs_create_endpoint_dir(dep);
3214
3215 return 0;
3216 }
3217
dwc3_gadget_init_endpoints(struct dwc3 * dwc,u8 total)3218 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
3219 {
3220 u8 epnum;
3221
3222 INIT_LIST_HEAD(&dwc->gadget->ep_list);
3223
3224 for (epnum = 0; epnum < total; epnum++) {
3225 int ret;
3226
3227 ret = dwc3_gadget_init_endpoint(dwc, epnum);
3228 if (ret)
3229 return ret;
3230 }
3231
3232 return 0;
3233 }
3234
dwc3_gadget_free_endpoints(struct dwc3 * dwc)3235 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
3236 {
3237 struct dwc3_ep *dep;
3238 u8 epnum;
3239
3240 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3241 dep = dwc->eps[epnum];
3242 if (!dep)
3243 continue;
3244 /*
3245 * Physical endpoints 0 and 1 are special; they form the
3246 * bi-directional USB endpoint 0.
3247 *
3248 * For those two physical endpoints, we don't allocate a TRB
3249 * pool nor do we add them the endpoints list. Due to that, we
3250 * shouldn't do these two operations otherwise we would end up
3251 * with all sorts of bugs when removing dwc3.ko.
3252 */
3253 if (epnum != 0 && epnum != 1) {
3254 dwc3_free_trb_pool(dep);
3255 list_del(&dep->endpoint.ep_list);
3256 }
3257
3258 dwc3_debugfs_remove_endpoint_dir(dep);
3259 kfree(dep);
3260 }
3261 }
3262
3263 /* -------------------------------------------------------------------------- */
3264
dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep * dep,struct dwc3_request * req,struct dwc3_trb * trb,const struct dwc3_event_depevt * event,int status,int chain)3265 static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
3266 struct dwc3_request *req, struct dwc3_trb *trb,
3267 const struct dwc3_event_depevt *event, int status, int chain)
3268 {
3269 unsigned int count;
3270
3271 dwc3_ep_inc_deq(dep);
3272
3273 trace_dwc3_complete_trb(dep, trb);
3274 req->num_trbs--;
3275
3276 /*
3277 * If we're in the middle of series of chained TRBs and we
3278 * receive a short transfer along the way, DWC3 will skip
3279 * through all TRBs including the last TRB in the chain (the
3280 * where CHN bit is zero. DWC3 will also avoid clearing HWO
3281 * bit and SW has to do it manually.
3282 *
3283 * We're going to do that here to avoid problems of HW trying
3284 * to use bogus TRBs for transfers.
3285 */
3286 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
3287 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
3288
3289 /*
3290 * For isochronous transfers, the first TRB in a service interval must
3291 * have the Isoc-First type. Track and report its interval frame number.
3292 */
3293 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
3294 (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
3295 unsigned int frame_number;
3296
3297 frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
3298 frame_number &= ~(dep->interval - 1);
3299 req->request.frame_number = frame_number;
3300 }
3301
3302 /*
3303 * We use bounce buffer for requests that needs extra TRB or OUT ZLP. If
3304 * this TRB points to the bounce buffer address, it's a MPS alignment
3305 * TRB. Don't add it to req->remaining calculation.
3306 */
3307 if (trb->bpl == lower_32_bits(dep->dwc->bounce_addr) &&
3308 trb->bph == upper_32_bits(dep->dwc->bounce_addr)) {
3309 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
3310 return 1;
3311 }
3312
3313 count = trb->size & DWC3_TRB_SIZE_MASK;
3314 req->remaining += count;
3315
3316 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
3317 return 1;
3318
3319 if (event->status & DEPEVT_STATUS_SHORT && !chain)
3320 return 1;
3321
3322 if ((trb->ctrl & DWC3_TRB_CTRL_ISP_IMI) &&
3323 DWC3_TRB_SIZE_TRBSTS(trb->size) == DWC3_TRBSTS_MISSED_ISOC)
3324 return 1;
3325
3326 if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
3327 (trb->ctrl & DWC3_TRB_CTRL_LST))
3328 return 1;
3329
3330 return 0;
3331 }
3332
dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep * dep,struct dwc3_request * req,const struct dwc3_event_depevt * event,int status)3333 static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
3334 struct dwc3_request *req, const struct dwc3_event_depevt *event,
3335 int status)
3336 {
3337 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
3338 struct scatterlist *sg = req->sg;
3339 struct scatterlist *s;
3340 unsigned int num_queued = req->num_queued_sgs;
3341 unsigned int i;
3342 int ret = 0;
3343
3344 for_each_sg(sg, s, num_queued, i) {
3345 trb = &dep->trb_pool[dep->trb_dequeue];
3346
3347 req->sg = sg_next(s);
3348 req->num_queued_sgs--;
3349
3350 ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
3351 trb, event, status, true);
3352 if (ret)
3353 break;
3354 }
3355
3356 return ret;
3357 }
3358
dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep * dep,struct dwc3_request * req,const struct dwc3_event_depevt * event,int status)3359 static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
3360 struct dwc3_request *req, const struct dwc3_event_depevt *event,
3361 int status)
3362 {
3363 struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
3364
3365 return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
3366 event, status, false);
3367 }
3368
dwc3_gadget_ep_request_completed(struct dwc3_request * req)3369 static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
3370 {
3371 return req->num_pending_sgs == 0 && req->num_queued_sgs == 0;
3372 }
3373
dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,struct dwc3_request * req,int status)3374 static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
3375 const struct dwc3_event_depevt *event,
3376 struct dwc3_request *req, int status)
3377 {
3378 int request_status;
3379 int ret;
3380
3381 if (req->request.num_mapped_sgs)
3382 ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
3383 status);
3384 else
3385 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
3386 status);
3387
3388 req->request.actual = req->request.length - req->remaining;
3389
3390 if (!dwc3_gadget_ep_request_completed(req))
3391 goto out;
3392
3393 if (req->needs_extra_trb) {
3394 ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
3395 status);
3396 req->needs_extra_trb = false;
3397 }
3398
3399 /*
3400 * The event status only reflects the status of the TRB with IOC set.
3401 * For the requests that don't set interrupt on completion, the driver
3402 * needs to check and return the status of the completed TRBs associated
3403 * with the request. Use the status of the last TRB of the request.
3404 */
3405 if (req->request.no_interrupt) {
3406 struct dwc3_trb *trb;
3407
3408 trb = dwc3_ep_prev_trb(dep, dep->trb_dequeue);
3409 switch (DWC3_TRB_SIZE_TRBSTS(trb->size)) {
3410 case DWC3_TRBSTS_MISSED_ISOC:
3411 /* Isoc endpoint only */
3412 request_status = -EXDEV;
3413 break;
3414 case DWC3_TRB_STS_XFER_IN_PROG:
3415 /* Applicable when End Transfer with ForceRM=0 */
3416 case DWC3_TRBSTS_SETUP_PENDING:
3417 /* Control endpoint only */
3418 case DWC3_TRBSTS_OK:
3419 default:
3420 request_status = 0;
3421 break;
3422 }
3423 } else {
3424 request_status = status;
3425 }
3426
3427 dwc3_gadget_giveback(dep, req, request_status);
3428
3429 out:
3430 return ret;
3431 }
3432
dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,int status)3433 static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
3434 const struct dwc3_event_depevt *event, int status)
3435 {
3436 struct dwc3_request *req;
3437
3438 while (!list_empty(&dep->started_list)) {
3439 int ret;
3440
3441 req = next_request(&dep->started_list);
3442 ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
3443 req, status);
3444 if (ret)
3445 break;
3446 /*
3447 * The endpoint is disabled, let the dwc3_remove_requests()
3448 * handle the cleanup.
3449 */
3450 if (!dep->endpoint.desc)
3451 break;
3452 }
3453 }
3454
dwc3_gadget_ep_should_continue(struct dwc3_ep * dep)3455 static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
3456 {
3457 struct dwc3_request *req;
3458 struct dwc3 *dwc = dep->dwc;
3459
3460 if (!dep->endpoint.desc || !dwc->pullups_connected ||
3461 !dwc->connected)
3462 return false;
3463
3464 if (!list_empty(&dep->pending_list))
3465 return true;
3466
3467 /*
3468 * We only need to check the first entry of the started list. We can
3469 * assume the completed requests are removed from the started list.
3470 */
3471 req = next_request(&dep->started_list);
3472 if (!req)
3473 return false;
3474
3475 return !dwc3_gadget_ep_request_completed(req);
3476 }
3477
dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3478 static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
3479 const struct dwc3_event_depevt *event)
3480 {
3481 dep->frame_number = event->parameters;
3482 }
3483
dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,int status)3484 static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
3485 const struct dwc3_event_depevt *event, int status)
3486 {
3487 struct dwc3 *dwc = dep->dwc;
3488 bool no_started_trb = true;
3489
3490 dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
3491
3492 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
3493 goto out;
3494
3495 if (!dep->endpoint.desc)
3496 return no_started_trb;
3497
3498 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
3499 list_empty(&dep->started_list) &&
3500 (list_empty(&dep->pending_list) || status == -EXDEV))
3501 dwc3_stop_active_transfer(dep, true, true);
3502 else if (dwc3_gadget_ep_should_continue(dep))
3503 if (__dwc3_gadget_kick_transfer(dep) == 0)
3504 no_started_trb = false;
3505
3506 out:
3507 /*
3508 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
3509 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
3510 */
3511 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
3512 u32 reg;
3513 int i;
3514
3515 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
3516 dep = dwc->eps[i];
3517
3518 if (!(dep->flags & DWC3_EP_ENABLED))
3519 continue;
3520
3521 if (!list_empty(&dep->started_list))
3522 return no_started_trb;
3523 }
3524
3525 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3526 reg |= dwc->u1u2;
3527 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3528
3529 dwc->u1u2 = 0;
3530 }
3531
3532 return no_started_trb;
3533 }
3534
dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3535 static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
3536 const struct dwc3_event_depevt *event)
3537 {
3538 int status = 0;
3539
3540 if (!dep->endpoint.desc)
3541 return;
3542
3543 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
3544 dwc3_gadget_endpoint_frame_from_event(dep, event);
3545
3546 if (event->status & DEPEVT_STATUS_BUSERR)
3547 status = -ECONNRESET;
3548
3549 if (event->status & DEPEVT_STATUS_MISSED_ISOC)
3550 status = -EXDEV;
3551
3552 dwc3_gadget_endpoint_trbs_complete(dep, event, status);
3553 }
3554
dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3555 static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
3556 const struct dwc3_event_depevt *event)
3557 {
3558 int status = 0;
3559
3560 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3561
3562 if (event->status & DEPEVT_STATUS_BUSERR)
3563 status = -ECONNRESET;
3564
3565 if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
3566 dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
3567 }
3568
dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3569 static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
3570 const struct dwc3_event_depevt *event)
3571 {
3572 dwc3_gadget_endpoint_frame_from_event(dep, event);
3573
3574 /*
3575 * The XferNotReady event is generated only once before the endpoint
3576 * starts. It will be generated again when END_TRANSFER command is
3577 * issued. For some controller versions, the XferNotReady event may be
3578 * generated while the END_TRANSFER command is still in process. Ignore
3579 * it and wait for the next XferNotReady event after the command is
3580 * completed.
3581 */
3582 if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
3583 return;
3584
3585 (void) __dwc3_gadget_start_isoc(dep);
3586 }
3587
dwc3_gadget_endpoint_command_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3588 static void dwc3_gadget_endpoint_command_complete(struct dwc3_ep *dep,
3589 const struct dwc3_event_depevt *event)
3590 {
3591 u8 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
3592
3593 if (cmd != DWC3_DEPCMD_ENDTRANSFER)
3594 return;
3595
3596 /*
3597 * The END_TRANSFER command will cause the controller to generate a
3598 * NoStream Event, and it's not due to the host DP NoStream rejection.
3599 * Ignore the next NoStream event.
3600 */
3601 if (dep->stream_capable)
3602 dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3603
3604 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
3605 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3606 dwc3_gadget_ep_cleanup_cancelled_requests(dep);
3607
3608 if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) {
3609 struct dwc3 *dwc = dep->dwc;
3610
3611 dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL;
3612 if (dwc3_send_clear_stall_ep_cmd(dep)) {
3613 struct usb_ep *ep0 = &dwc->eps[0]->endpoint;
3614
3615 dev_err(dwc->dev, "failed to clear STALL on %s\n", dep->name);
3616 if (dwc->delayed_status)
3617 __dwc3_gadget_ep0_set_halt(ep0, 1);
3618 return;
3619 }
3620
3621 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
3622 if (dwc->clear_stall_protocol == dep->number)
3623 dwc3_ep0_send_delayed_status(dwc);
3624 }
3625
3626 if ((dep->flags & DWC3_EP_DELAY_START) &&
3627 !usb_endpoint_xfer_isoc(dep->endpoint.desc))
3628 __dwc3_gadget_kick_transfer(dep);
3629
3630 dep->flags &= ~DWC3_EP_DELAY_START;
3631 }
3632
dwc3_gadget_endpoint_stream_event(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3633 static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
3634 const struct dwc3_event_depevt *event)
3635 {
3636 struct dwc3 *dwc = dep->dwc;
3637
3638 if (event->status == DEPEVT_STREAMEVT_FOUND) {
3639 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3640 goto out;
3641 }
3642
3643 /* Note: NoStream rejection event param value is 0 and not 0xFFFF */
3644 switch (event->parameters) {
3645 case DEPEVT_STREAM_PRIME:
3646 /*
3647 * If the host can properly transition the endpoint state from
3648 * idle to prime after a NoStream rejection, there's no need to
3649 * force restarting the endpoint to reinitiate the stream. To
3650 * simplify the check, assume the host follows the USB spec if
3651 * it primed the endpoint more than once.
3652 */
3653 if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
3654 if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
3655 dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
3656 else
3657 dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3658 }
3659
3660 break;
3661 case DEPEVT_STREAM_NOSTREAM:
3662 if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
3663 !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
3664 (!DWC3_MST_CAPABLE(&dwc->hwparams) &&
3665 !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)))
3666 break;
3667
3668 /*
3669 * If the host rejects a stream due to no active stream, by the
3670 * USB and xHCI spec, the endpoint will be put back to idle
3671 * state. When the host is ready (buffer added/updated), it will
3672 * prime the endpoint to inform the usb device controller. This
3673 * triggers the device controller to issue ERDY to restart the
3674 * stream. However, some hosts don't follow this and keep the
3675 * endpoint in the idle state. No prime will come despite host
3676 * streams are updated, and the device controller will not be
3677 * triggered to generate ERDY to move the next stream data. To
3678 * workaround this and maintain compatibility with various
3679 * hosts, force to reinitiate the stream until the host is ready
3680 * instead of waiting for the host to prime the endpoint.
3681 */
3682 if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
3683 unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
3684
3685 dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
3686 } else {
3687 dep->flags |= DWC3_EP_DELAY_START;
3688 dwc3_stop_active_transfer(dep, true, true);
3689 return;
3690 }
3691 break;
3692 }
3693
3694 out:
3695 dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
3696 }
3697
dwc3_endpoint_interrupt(struct dwc3 * dwc,const struct dwc3_event_depevt * event)3698 static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
3699 const struct dwc3_event_depevt *event)
3700 {
3701 struct dwc3_ep *dep;
3702 u8 epnum = event->endpoint_number;
3703
3704 dep = dwc->eps[epnum];
3705
3706 if (!(dep->flags & DWC3_EP_ENABLED)) {
3707 if ((epnum > 1) && !(dep->flags & DWC3_EP_TRANSFER_STARTED))
3708 return;
3709
3710 /* Handle only EPCMDCMPLT when EP disabled */
3711 if ((event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT) &&
3712 !(epnum <= 1 && event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE))
3713 return;
3714 }
3715
3716 if (epnum == 0 || epnum == 1) {
3717 dwc3_ep0_interrupt(dwc, event);
3718 return;
3719 }
3720
3721 switch (event->endpoint_event) {
3722 case DWC3_DEPEVT_XFERINPROGRESS:
3723 dwc3_gadget_endpoint_transfer_in_progress(dep, event);
3724 break;
3725 case DWC3_DEPEVT_XFERNOTREADY:
3726 dwc3_gadget_endpoint_transfer_not_ready(dep, event);
3727 break;
3728 case DWC3_DEPEVT_EPCMDCMPLT:
3729 dwc3_gadget_endpoint_command_complete(dep, event);
3730 break;
3731 case DWC3_DEPEVT_XFERCOMPLETE:
3732 dwc3_gadget_endpoint_transfer_complete(dep, event);
3733 break;
3734 case DWC3_DEPEVT_STREAMEVT:
3735 dwc3_gadget_endpoint_stream_event(dep, event);
3736 break;
3737 case DWC3_DEPEVT_RXTXFIFOEVT:
3738 break;
3739 }
3740 }
3741
dwc3_disconnect_gadget(struct dwc3 * dwc)3742 static void dwc3_disconnect_gadget(struct dwc3 *dwc)
3743 {
3744 if (dwc->async_callbacks && dwc->gadget_driver->disconnect) {
3745 spin_unlock(&dwc->lock);
3746 dwc->gadget_driver->disconnect(dwc->gadget);
3747 spin_lock(&dwc->lock);
3748 }
3749 }
3750
dwc3_suspend_gadget(struct dwc3 * dwc)3751 static void dwc3_suspend_gadget(struct dwc3 *dwc)
3752 {
3753 if (dwc->async_callbacks && dwc->gadget_driver->suspend) {
3754 spin_unlock(&dwc->lock);
3755 dwc->gadget_driver->suspend(dwc->gadget);
3756 spin_lock(&dwc->lock);
3757 }
3758 }
3759
dwc3_resume_gadget(struct dwc3 * dwc)3760 static void dwc3_resume_gadget(struct dwc3 *dwc)
3761 {
3762 if (dwc->async_callbacks && dwc->gadget_driver->resume) {
3763 spin_unlock(&dwc->lock);
3764 dwc->gadget_driver->resume(dwc->gadget);
3765 spin_lock(&dwc->lock);
3766 }
3767 }
3768
dwc3_reset_gadget(struct dwc3 * dwc)3769 static void dwc3_reset_gadget(struct dwc3 *dwc)
3770 {
3771 if (!dwc->gadget_driver)
3772 return;
3773
3774 if (dwc->async_callbacks && dwc->gadget->speed != USB_SPEED_UNKNOWN) {
3775 spin_unlock(&dwc->lock);
3776 usb_gadget_udc_reset(dwc->gadget, dwc->gadget_driver);
3777 spin_lock(&dwc->lock);
3778 }
3779 }
3780
dwc3_stop_active_transfer(struct dwc3_ep * dep,bool force,bool interrupt)3781 void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
3782 bool interrupt)
3783 {
3784 struct dwc3 *dwc = dep->dwc;
3785
3786 /*
3787 * Only issue End Transfer command to the control endpoint of a started
3788 * Data Phase. Typically we should only do so in error cases such as
3789 * invalid/unexpected direction as described in the control transfer
3790 * flow of the programming guide.
3791 */
3792 if (dep->number <= 1 && dwc->ep0state != EP0_DATA_PHASE)
3793 return;
3794
3795 if (interrupt && (dep->flags & DWC3_EP_DELAY_STOP))
3796 return;
3797
3798 if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
3799 (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
3800 return;
3801
3802 /*
3803 * If a Setup packet is received but yet to DMA out, the controller will
3804 * not process the End Transfer command of any endpoint. Polling of its
3805 * DEPCMD.CmdAct may block setting up TRB for Setup packet, causing a
3806 * timeout. Delay issuing the End Transfer command until the Setup TRB is
3807 * prepared.
3808 */
3809 if (dwc->ep0state != EP0_SETUP_PHASE && !dwc->delayed_status) {
3810 dep->flags |= DWC3_EP_DELAY_STOP;
3811 return;
3812 }
3813
3814 /*
3815 * NOTICE: We are violating what the Databook says about the
3816 * EndTransfer command. Ideally we would _always_ wait for the
3817 * EndTransfer Command Completion IRQ, but that's causing too
3818 * much trouble synchronizing between us and gadget driver.
3819 *
3820 * We have discussed this with the IP Provider and it was
3821 * suggested to giveback all requests here.
3822 *
3823 * Note also that a similar handling was tested by Synopsys
3824 * (thanks a lot Paul) and nothing bad has come out of it.
3825 * In short, what we're doing is issuing EndTransfer with
3826 * CMDIOC bit set and delay kicking transfer until the
3827 * EndTransfer command had completed.
3828 *
3829 * As of IP version 3.10a of the DWC_usb3 IP, the controller
3830 * supports a mode to work around the above limitation. The
3831 * software can poll the CMDACT bit in the DEPCMD register
3832 * after issuing a EndTransfer command. This mode is enabled
3833 * by writing GUCTL2[14]. This polling is already done in the
3834 * dwc3_send_gadget_ep_cmd() function so if the mode is
3835 * enabled, the EndTransfer command will have completed upon
3836 * returning from this function.
3837 *
3838 * This mode is NOT available on the DWC_usb31 IP. In this
3839 * case, if the IOC bit is not set, then delay by 1ms
3840 * after issuing the EndTransfer command. This allows for the
3841 * controller to handle the command completely before DWC3
3842 * remove requests attempts to unmap USB request buffers.
3843 */
3844
3845 __dwc3_stop_active_transfer(dep, force, interrupt);
3846 }
3847
dwc3_clear_stall_all_ep(struct dwc3 * dwc)3848 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3849 {
3850 u32 epnum;
3851
3852 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3853 struct dwc3_ep *dep;
3854 int ret;
3855
3856 dep = dwc->eps[epnum];
3857 if (!dep)
3858 continue;
3859
3860 if (!(dep->flags & DWC3_EP_STALL))
3861 continue;
3862
3863 dep->flags &= ~DWC3_EP_STALL;
3864
3865 ret = dwc3_send_clear_stall_ep_cmd(dep);
3866 WARN_ON_ONCE(ret);
3867 }
3868 }
3869
dwc3_gadget_disconnect_interrupt(struct dwc3 * dwc)3870 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3871 {
3872 int reg;
3873
3874 dwc->suspended = false;
3875
3876 dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3877
3878 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3879 reg &= ~DWC3_DCTL_INITU1ENA;
3880 reg &= ~DWC3_DCTL_INITU2ENA;
3881 dwc3_gadget_dctl_write_safe(dwc, reg);
3882
3883 dwc->connected = false;
3884
3885 dwc3_disconnect_gadget(dwc);
3886
3887 dwc->gadget->speed = USB_SPEED_UNKNOWN;
3888 dwc->setup_packet_pending = false;
3889 usb_gadget_set_state(dwc->gadget, USB_STATE_NOTATTACHED);
3890
3891 dwc3_ep0_reset_state(dwc);
3892
3893 /*
3894 * Request PM idle to address condition where usage count is
3895 * already decremented to zero, but waiting for the disconnect
3896 * interrupt to set dwc->connected to FALSE.
3897 */
3898 pm_request_idle(dwc->dev);
3899 }
3900
dwc3_gadget_reset_interrupt(struct dwc3 * dwc)3901 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3902 {
3903 u32 reg;
3904
3905 dwc->suspended = false;
3906
3907 /*
3908 * Ideally, dwc3_reset_gadget() would trigger the function
3909 * drivers to stop any active transfers through ep disable.
3910 * However, for functions which defer ep disable, such as mass
3911 * storage, we will need to rely on the call to stop active
3912 * transfers here, and avoid allowing of request queuing.
3913 */
3914 dwc->connected = false;
3915
3916 /*
3917 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3918 * would cause a missing Disconnect Event if there's a
3919 * pending Setup Packet in the FIFO.
3920 *
3921 * There's no suggested workaround on the official Bug
3922 * report, which states that "unless the driver/application
3923 * is doing any special handling of a disconnect event,
3924 * there is no functional issue".
3925 *
3926 * Unfortunately, it turns out that we _do_ some special
3927 * handling of a disconnect event, namely complete all
3928 * pending transfers, notify gadget driver of the
3929 * disconnection, and so on.
3930 *
3931 * Our suggested workaround is to follow the Disconnect
3932 * Event steps here, instead, based on a setup_packet_pending
3933 * flag. Such flag gets set whenever we have a SETUP_PENDING
3934 * status for EP0 TRBs and gets cleared on XferComplete for the
3935 * same endpoint.
3936 *
3937 * Refers to:
3938 *
3939 * STAR#9000466709: RTL: Device : Disconnect event not
3940 * generated if setup packet pending in FIFO
3941 */
3942 if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
3943 if (dwc->setup_packet_pending)
3944 dwc3_gadget_disconnect_interrupt(dwc);
3945 }
3946
3947 dwc3_reset_gadget(dwc);
3948
3949 /*
3950 * From SNPS databook section 8.1.2, the EP0 should be in setup
3951 * phase. So ensure that EP0 is in setup phase by issuing a stall
3952 * and restart if EP0 is not in setup phase.
3953 */
3954 dwc3_ep0_reset_state(dwc);
3955
3956 /*
3957 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
3958 * Section 4.1.2 Table 4-2, it states that during a USB reset, the SW
3959 * needs to ensure that it sends "a DEPENDXFER command for any active
3960 * transfers."
3961 */
3962 dwc3_stop_active_transfers(dwc);
3963 dwc->connected = true;
3964
3965 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3966 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
3967 dwc3_gadget_dctl_write_safe(dwc, reg);
3968 dwc->test_mode = false;
3969 dwc3_clear_stall_all_ep(dwc);
3970
3971 /* Reset device address to zero */
3972 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3973 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3974 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3975 }
3976
dwc3_gadget_conndone_interrupt(struct dwc3 * dwc)3977 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3978 {
3979 struct dwc3_ep *dep;
3980 int ret;
3981 u32 reg;
3982 u8 lanes = 1;
3983 u8 speed;
3984
3985 if (!dwc->softconnect)
3986 return;
3987
3988 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3989 speed = reg & DWC3_DSTS_CONNECTSPD;
3990 dwc->speed = speed;
3991
3992 if (DWC3_IP_IS(DWC32))
3993 lanes = DWC3_DSTS_CONNLANES(reg) + 1;
3994
3995 dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN;
3996
3997 /*
3998 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3999 * each time on Connect Done.
4000 *
4001 * Currently we always use the reset value. If any platform
4002 * wants to set this to a different value, we need to add a
4003 * setting and update GCTL.RAMCLKSEL here.
4004 */
4005
4006 switch (speed) {
4007 case DWC3_DSTS_SUPERSPEED_PLUS:
4008 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
4009 dwc->gadget->ep0->maxpacket = 512;
4010 dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
4011
4012 if (lanes > 1)
4013 dwc->gadget->ssp_rate = USB_SSP_GEN_2x2;
4014 else
4015 dwc->gadget->ssp_rate = USB_SSP_GEN_2x1;
4016 break;
4017 case DWC3_DSTS_SUPERSPEED:
4018 /*
4019 * WORKAROUND: DWC3 revisions <1.90a have an issue which
4020 * would cause a missing USB3 Reset event.
4021 *
4022 * In such situations, we should force a USB3 Reset
4023 * event by calling our dwc3_gadget_reset_interrupt()
4024 * routine.
4025 *
4026 * Refers to:
4027 *
4028 * STAR#9000483510: RTL: SS : USB3 reset event may
4029 * not be generated always when the link enters poll
4030 */
4031 if (DWC3_VER_IS_PRIOR(DWC3, 190A))
4032 dwc3_gadget_reset_interrupt(dwc);
4033
4034 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
4035 dwc->gadget->ep0->maxpacket = 512;
4036 dwc->gadget->speed = USB_SPEED_SUPER;
4037
4038 if (lanes > 1) {
4039 dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
4040 dwc->gadget->ssp_rate = USB_SSP_GEN_1x2;
4041 }
4042 break;
4043 case DWC3_DSTS_HIGHSPEED:
4044 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
4045 dwc->gadget->ep0->maxpacket = 64;
4046 dwc->gadget->speed = USB_SPEED_HIGH;
4047 break;
4048 case DWC3_DSTS_FULLSPEED:
4049 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
4050 dwc->gadget->ep0->maxpacket = 64;
4051 dwc->gadget->speed = USB_SPEED_FULL;
4052 break;
4053 }
4054
4055 dwc->eps[1]->endpoint.maxpacket = dwc->gadget->ep0->maxpacket;
4056
4057 /* Enable USB2 LPM Capability */
4058
4059 if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
4060 !dwc->usb2_gadget_lpm_disable &&
4061 (speed != DWC3_DSTS_SUPERSPEED) &&
4062 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
4063 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
4064 reg |= DWC3_DCFG_LPM_CAP;
4065 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
4066
4067 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4068 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
4069
4070 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
4071 (dwc->is_utmi_l1_suspend << 4));
4072
4073 /*
4074 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
4075 * DCFG.LPMCap is set, core responses with an ACK and the
4076 * BESL value in the LPM token is less than or equal to LPM
4077 * NYET threshold.
4078 */
4079 WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
4080 "LPM Erratum not available on dwc3 revisions < 2.40a\n");
4081
4082 if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
4083 reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
4084
4085 dwc3_gadget_dctl_write_safe(dwc, reg);
4086 } else {
4087 if (dwc->usb2_gadget_lpm_disable) {
4088 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
4089 reg &= ~DWC3_DCFG_LPM_CAP;
4090 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
4091 }
4092
4093 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4094 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
4095 dwc3_gadget_dctl_write_safe(dwc, reg);
4096 }
4097
4098 dep = dwc->eps[0];
4099 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
4100 if (ret) {
4101 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
4102 return;
4103 }
4104
4105 dep = dwc->eps[1];
4106 ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
4107 if (ret) {
4108 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
4109 return;
4110 }
4111
4112 /*
4113 * Configure PHY via GUSB3PIPECTLn if required.
4114 *
4115 * Update GTXFIFOSIZn
4116 *
4117 * In both cases reset values should be sufficient.
4118 */
4119 }
4120
dwc3_gadget_wakeup_interrupt(struct dwc3 * dwc)4121 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
4122 {
4123 dwc->suspended = false;
4124
4125 /*
4126 * TODO take core out of low power mode when that's
4127 * implemented.
4128 */
4129
4130 if (dwc->async_callbacks && dwc->gadget_driver->resume) {
4131 spin_unlock(&dwc->lock);
4132 dwc->gadget_driver->resume(dwc->gadget);
4133 spin_lock(&dwc->lock);
4134 }
4135 }
4136
dwc3_gadget_linksts_change_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4137 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
4138 unsigned int evtinfo)
4139 {
4140 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
4141 unsigned int pwropt;
4142
4143 /*
4144 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
4145 * Hibernation mode enabled which would show up when device detects
4146 * host-initiated U3 exit.
4147 *
4148 * In that case, device will generate a Link State Change Interrupt
4149 * from U3 to RESUME which is only necessary if Hibernation is
4150 * configured in.
4151 *
4152 * There are no functional changes due to such spurious event and we
4153 * just need to ignore it.
4154 *
4155 * Refers to:
4156 *
4157 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
4158 * operational mode
4159 */
4160 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
4161 if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
4162 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
4163 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
4164 (next == DWC3_LINK_STATE_RESUME)) {
4165 return;
4166 }
4167 }
4168
4169 /*
4170 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
4171 * on the link partner, the USB session might do multiple entry/exit
4172 * of low power states before a transfer takes place.
4173 *
4174 * Due to this problem, we might experience lower throughput. The
4175 * suggested workaround is to disable DCTL[12:9] bits if we're
4176 * transitioning from U1/U2 to U0 and enable those bits again
4177 * after a transfer completes and there are no pending transfers
4178 * on any of the enabled endpoints.
4179 *
4180 * This is the first half of that workaround.
4181 *
4182 * Refers to:
4183 *
4184 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
4185 * core send LGO_Ux entering U0
4186 */
4187 if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
4188 if (next == DWC3_LINK_STATE_U0) {
4189 u32 u1u2;
4190 u32 reg;
4191
4192 switch (dwc->link_state) {
4193 case DWC3_LINK_STATE_U1:
4194 case DWC3_LINK_STATE_U2:
4195 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4196 u1u2 = reg & (DWC3_DCTL_INITU2ENA
4197 | DWC3_DCTL_ACCEPTU2ENA
4198 | DWC3_DCTL_INITU1ENA
4199 | DWC3_DCTL_ACCEPTU1ENA);
4200
4201 if (!dwc->u1u2)
4202 dwc->u1u2 = reg & u1u2;
4203
4204 reg &= ~u1u2;
4205
4206 dwc3_gadget_dctl_write_safe(dwc, reg);
4207 break;
4208 default:
4209 /* do nothing */
4210 break;
4211 }
4212 }
4213 }
4214
4215 switch (next) {
4216 case DWC3_LINK_STATE_U1:
4217 if (dwc->speed == USB_SPEED_SUPER)
4218 dwc3_suspend_gadget(dwc);
4219 break;
4220 case DWC3_LINK_STATE_U2:
4221 case DWC3_LINK_STATE_U3:
4222 dwc3_suspend_gadget(dwc);
4223 break;
4224 case DWC3_LINK_STATE_RESUME:
4225 dwc3_resume_gadget(dwc);
4226 break;
4227 default:
4228 /* do nothing */
4229 break;
4230 }
4231
4232 dwc->link_state = next;
4233 }
4234
dwc3_gadget_suspend_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4235 static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
4236 unsigned int evtinfo)
4237 {
4238 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
4239
4240 if (!dwc->suspended && next == DWC3_LINK_STATE_U3) {
4241 dwc->suspended = true;
4242 dwc3_suspend_gadget(dwc);
4243 }
4244
4245 dwc->link_state = next;
4246 }
4247
dwc3_gadget_interrupt(struct dwc3 * dwc,const struct dwc3_event_devt * event)4248 static void dwc3_gadget_interrupt(struct dwc3 *dwc,
4249 const struct dwc3_event_devt *event)
4250 {
4251 switch (event->type) {
4252 case DWC3_DEVICE_EVENT_DISCONNECT:
4253 dwc3_gadget_disconnect_interrupt(dwc);
4254 break;
4255 case DWC3_DEVICE_EVENT_RESET:
4256 dwc3_gadget_reset_interrupt(dwc);
4257 break;
4258 case DWC3_DEVICE_EVENT_CONNECT_DONE:
4259 dwc3_gadget_conndone_interrupt(dwc);
4260 break;
4261 case DWC3_DEVICE_EVENT_WAKEUP:
4262 dwc3_gadget_wakeup_interrupt(dwc);
4263 break;
4264 case DWC3_DEVICE_EVENT_HIBER_REQ:
4265 dev_WARN_ONCE(dwc->dev, true, "unexpected hibernation event\n");
4266 break;
4267 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
4268 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
4269 break;
4270 case DWC3_DEVICE_EVENT_SUSPEND:
4271 /* It changed to be suspend event for version 2.30a and above */
4272 if (!DWC3_VER_IS_PRIOR(DWC3, 230A))
4273 dwc3_gadget_suspend_interrupt(dwc, event->event_info);
4274 break;
4275 case DWC3_DEVICE_EVENT_SOF:
4276 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
4277 case DWC3_DEVICE_EVENT_CMD_CMPL:
4278 case DWC3_DEVICE_EVENT_OVERFLOW:
4279 break;
4280 default:
4281 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
4282 }
4283 }
4284
dwc3_process_event_entry(struct dwc3 * dwc,const union dwc3_event * event)4285 static void dwc3_process_event_entry(struct dwc3 *dwc,
4286 const union dwc3_event *event)
4287 {
4288 trace_dwc3_event(event->raw, dwc);
4289
4290 if (!event->type.is_devspec)
4291 dwc3_endpoint_interrupt(dwc, &event->depevt);
4292 else if (event->type.type == DWC3_EVENT_TYPE_DEV)
4293 dwc3_gadget_interrupt(dwc, &event->devt);
4294 else
4295 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
4296 }
4297
dwc3_process_event_buf(struct dwc3_event_buffer * evt)4298 static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
4299 {
4300 struct dwc3 *dwc = evt->dwc;
4301 irqreturn_t ret = IRQ_NONE;
4302 int left;
4303
4304 left = evt->count;
4305
4306 if (!(evt->flags & DWC3_EVENT_PENDING))
4307 return IRQ_NONE;
4308
4309 while (left > 0) {
4310 union dwc3_event event;
4311
4312 event.raw = *(u32 *) (evt->cache + evt->lpos);
4313
4314 dwc3_process_event_entry(dwc, &event);
4315
4316 /*
4317 * FIXME we wrap around correctly to the next entry as
4318 * almost all entries are 4 bytes in size. There is one
4319 * entry which has 12 bytes which is a regular entry
4320 * followed by 8 bytes data. ATM I don't know how
4321 * things are organized if we get next to the a
4322 * boundary so I worry about that once we try to handle
4323 * that.
4324 */
4325 evt->lpos = (evt->lpos + 4) % evt->length;
4326 left -= 4;
4327 }
4328
4329 evt->count = 0;
4330 ret = IRQ_HANDLED;
4331
4332 /* Unmask interrupt */
4333 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
4334 DWC3_GEVNTSIZ_SIZE(evt->length));
4335
4336 if (dwc->imod_interval) {
4337 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
4338 dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
4339 }
4340
4341 /* Keep the clearing of DWC3_EVENT_PENDING at the end */
4342 evt->flags &= ~DWC3_EVENT_PENDING;
4343
4344 return ret;
4345 }
4346
dwc3_thread_interrupt(int irq,void * _evt)4347 static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
4348 {
4349 struct dwc3_event_buffer *evt = _evt;
4350 struct dwc3 *dwc = evt->dwc;
4351 unsigned long flags;
4352 irqreturn_t ret = IRQ_NONE;
4353
4354 local_bh_disable();
4355 spin_lock_irqsave(&dwc->lock, flags);
4356 ret = dwc3_process_event_buf(evt);
4357 spin_unlock_irqrestore(&dwc->lock, flags);
4358 local_bh_enable();
4359
4360 return ret;
4361 }
4362
dwc3_check_event_buf(struct dwc3_event_buffer * evt)4363 static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
4364 {
4365 struct dwc3 *dwc = evt->dwc;
4366 u32 amount;
4367 u32 count;
4368
4369 if (pm_runtime_suspended(dwc->dev)) {
4370 dwc->pending_events = true;
4371 /*
4372 * Trigger runtime resume. The get() function will be balanced
4373 * after processing the pending events in dwc3_process_pending
4374 * events().
4375 */
4376 pm_runtime_get(dwc->dev);
4377 disable_irq_nosync(dwc->irq_gadget);
4378 return IRQ_HANDLED;
4379 }
4380
4381 /*
4382 * With PCIe legacy interrupt, test shows that top-half irq handler can
4383 * be called again after HW interrupt deassertion. Check if bottom-half
4384 * irq event handler completes before caching new event to prevent
4385 * losing events.
4386 */
4387 if (evt->flags & DWC3_EVENT_PENDING)
4388 return IRQ_HANDLED;
4389
4390 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
4391 count &= DWC3_GEVNTCOUNT_MASK;
4392 if (!count)
4393 return IRQ_NONE;
4394
4395 evt->count = count;
4396 evt->flags |= DWC3_EVENT_PENDING;
4397
4398 /* Mask interrupt */
4399 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
4400 DWC3_GEVNTSIZ_INTMASK | DWC3_GEVNTSIZ_SIZE(evt->length));
4401
4402 amount = min(count, evt->length - evt->lpos);
4403 memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
4404
4405 if (amount < count)
4406 memcpy(evt->cache, evt->buf, count - amount);
4407
4408 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
4409
4410 return IRQ_WAKE_THREAD;
4411 }
4412
dwc3_interrupt(int irq,void * _evt)4413 static irqreturn_t dwc3_interrupt(int irq, void *_evt)
4414 {
4415 struct dwc3_event_buffer *evt = _evt;
4416
4417 return dwc3_check_event_buf(evt);
4418 }
4419
dwc3_gadget_get_irq(struct dwc3 * dwc)4420 static int dwc3_gadget_get_irq(struct dwc3 *dwc)
4421 {
4422 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
4423 int irq;
4424
4425 irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
4426 if (irq > 0)
4427 goto out;
4428
4429 if (irq == -EPROBE_DEFER)
4430 goto out;
4431
4432 irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
4433 if (irq > 0)
4434 goto out;
4435
4436 if (irq == -EPROBE_DEFER)
4437 goto out;
4438
4439 irq = platform_get_irq(dwc3_pdev, 0);
4440 if (irq > 0)
4441 goto out;
4442
4443 if (!irq)
4444 irq = -EINVAL;
4445
4446 out:
4447 return irq;
4448 }
4449
dwc_gadget_release(struct device * dev)4450 static void dwc_gadget_release(struct device *dev)
4451 {
4452 struct usb_gadget *gadget = container_of(dev, struct usb_gadget, dev);
4453
4454 kfree(gadget);
4455 }
4456
4457 /**
4458 * dwc3_gadget_init - initializes gadget related registers
4459 * @dwc: pointer to our controller context structure
4460 *
4461 * Returns 0 on success otherwise negative errno.
4462 */
dwc3_gadget_init(struct dwc3 * dwc)4463 int dwc3_gadget_init(struct dwc3 *dwc)
4464 {
4465 int ret;
4466 int irq;
4467 struct device *dev;
4468
4469 irq = dwc3_gadget_get_irq(dwc);
4470 if (irq < 0) {
4471 ret = irq;
4472 goto err0;
4473 }
4474
4475 dwc->irq_gadget = irq;
4476
4477 dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
4478 sizeof(*dwc->ep0_trb) * 2,
4479 &dwc->ep0_trb_addr, GFP_KERNEL);
4480 if (!dwc->ep0_trb) {
4481 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
4482 ret = -ENOMEM;
4483 goto err0;
4484 }
4485
4486 dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
4487 if (!dwc->setup_buf) {
4488 ret = -ENOMEM;
4489 goto err1;
4490 }
4491
4492 dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
4493 &dwc->bounce_addr, GFP_KERNEL);
4494 if (!dwc->bounce) {
4495 ret = -ENOMEM;
4496 goto err2;
4497 }
4498
4499 init_completion(&dwc->ep0_in_setup);
4500 dwc->gadget = kzalloc(sizeof(struct usb_gadget), GFP_KERNEL);
4501 if (!dwc->gadget) {
4502 ret = -ENOMEM;
4503 goto err3;
4504 }
4505
4506
4507 usb_initialize_gadget(dwc->dev, dwc->gadget, dwc_gadget_release);
4508 dev = &dwc->gadget->dev;
4509 dev->platform_data = dwc;
4510 dwc->gadget->ops = &dwc3_gadget_ops;
4511 dwc->gadget->speed = USB_SPEED_UNKNOWN;
4512 dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN;
4513 dwc->gadget->sg_supported = true;
4514 dwc->gadget->name = "dwc3-gadget";
4515 dwc->gadget->lpm_capable = !dwc->usb2_gadget_lpm_disable;
4516
4517 /*
4518 * FIXME We might be setting max_speed to <SUPER, however versions
4519 * <2.20a of dwc3 have an issue with metastability (documented
4520 * elsewhere in this driver) which tells us we can't set max speed to
4521 * anything lower than SUPER.
4522 *
4523 * Because gadget.max_speed is only used by composite.c and function
4524 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
4525 * to happen so we avoid sending SuperSpeed Capability descriptor
4526 * together with our BOS descriptor as that could confuse host into
4527 * thinking we can handle super speed.
4528 *
4529 * Note that, in fact, we won't even support GetBOS requests when speed
4530 * is less than super speed because we don't have means, yet, to tell
4531 * composite.c that we are USB 2.0 + LPM ECN.
4532 */
4533 if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
4534 !dwc->dis_metastability_quirk)
4535 dev_info(dwc->dev, "changing max_speed on rev %08x\n",
4536 dwc->revision);
4537
4538 dwc->gadget->max_speed = dwc->maximum_speed;
4539 dwc->gadget->max_ssp_rate = dwc->max_ssp_rate;
4540
4541 /*
4542 * REVISIT: Here we should clear all pending IRQs to be
4543 * sure we're starting from a well known location.
4544 */
4545
4546 ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
4547 if (ret)
4548 goto err4;
4549
4550 ret = usb_add_gadget(dwc->gadget);
4551 if (ret) {
4552 dev_err(dwc->dev, "failed to add gadget\n");
4553 goto err5;
4554 }
4555
4556 if (DWC3_IP_IS(DWC32) && dwc->maximum_speed == USB_SPEED_SUPER_PLUS)
4557 dwc3_gadget_set_ssp_rate(dwc->gadget, dwc->max_ssp_rate);
4558 else
4559 dwc3_gadget_set_speed(dwc->gadget, dwc->maximum_speed);
4560
4561 return 0;
4562
4563 err5:
4564 dwc3_gadget_free_endpoints(dwc);
4565 err4:
4566 usb_put_gadget(dwc->gadget);
4567 dwc->gadget = NULL;
4568 err3:
4569 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4570 dwc->bounce_addr);
4571
4572 err2:
4573 kfree(dwc->setup_buf);
4574
4575 err1:
4576 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4577 dwc->ep0_trb, dwc->ep0_trb_addr);
4578
4579 err0:
4580 return ret;
4581 }
4582
4583 /* -------------------------------------------------------------------------- */
4584
dwc3_gadget_exit(struct dwc3 * dwc)4585 void dwc3_gadget_exit(struct dwc3 *dwc)
4586 {
4587 if (!dwc->gadget)
4588 return;
4589
4590 usb_del_gadget(dwc->gadget);
4591 dwc3_gadget_free_endpoints(dwc);
4592 usb_put_gadget(dwc->gadget);
4593 dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4594 dwc->bounce_addr);
4595 kfree(dwc->setup_buf);
4596 dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4597 dwc->ep0_trb, dwc->ep0_trb_addr);
4598 }
4599
dwc3_gadget_suspend(struct dwc3 * dwc)4600 int dwc3_gadget_suspend(struct dwc3 *dwc)
4601 {
4602 unsigned long flags;
4603 int ret;
4604
4605 ret = dwc3_gadget_soft_disconnect(dwc);
4606 if (ret)
4607 goto err;
4608
4609 spin_lock_irqsave(&dwc->lock, flags);
4610 if (dwc->gadget_driver)
4611 dwc3_disconnect_gadget(dwc);
4612 spin_unlock_irqrestore(&dwc->lock, flags);
4613
4614 return 0;
4615
4616 err:
4617 /*
4618 * Attempt to reset the controller's state. Likely no
4619 * communication can be established until the host
4620 * performs a port reset.
4621 */
4622 if (dwc->softconnect)
4623 dwc3_gadget_soft_connect(dwc);
4624
4625 return ret;
4626 }
4627
dwc3_gadget_resume(struct dwc3 * dwc)4628 int dwc3_gadget_resume(struct dwc3 *dwc)
4629 {
4630 if (!dwc->gadget_driver || !dwc->softconnect)
4631 return 0;
4632
4633 return dwc3_gadget_soft_connect(dwc);
4634 }
4635
dwc3_gadget_process_pending_events(struct dwc3 * dwc)4636 void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
4637 {
4638 if (dwc->pending_events) {
4639 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
4640 dwc3_thread_interrupt(dwc->irq_gadget, dwc->ev_buf);
4641 pm_runtime_put(dwc->dev);
4642 dwc->pending_events = false;
4643 enable_irq(dwc->irq_gadget);
4644 }
4645 }
4646